## 1 General description

The FXPS7115D4 high-performance, high-precision Barometric Absolute Pressure (BAP) sensor consists of a compact capacitive Micro-Electro-Mechanical Systems (MEMS) device coupled with a digital Integrated Circuit (IC) producing a fully calibrated digital output.

The sensor is based on NXP's high-precision capacitive pressure cell technology. The architecture benefits from redundant pressure transducers as an expanded quality measure. This sensor delivers highly accurate pressure and temperature readings through either a Serial Peripheral Interface (SPI) or an Inter-Integrated Circuit (I<sup>2</sup>C) interface. The FXPS7115D4 uses either a 3.3 V or 5 V power supply. Furthermore, the sensor employs an on-demand digital self-test for the digital IC and the MEMS transducers.

The sensor operates over a pressure range of 40 kPa to 115 kPa and over a wide temperature range of -40 °C to 130 °C.

The sensor comes in an industry-leading 4 mm x 4 mm x 1.98 mm, Restriction of Hazardous Substances (RoHS) compliant, high power quad flat no lead (HQFN) package<sup>[1]</sup> suitable for small PCB integration. Its AEC-Q100<sup>[2]</sup> compliance, high accuracy, reliable performance and high media resistivity make it ideal for use in automotive, industrial, and consumer applications.

#### 2 Features and benefits

- Absolute pressure range: 40 to 115 kPa
- Operating temperature range: –40 °C to 130 °C
- Pressure transducer and digital signal processor (DSP)
  - Redundant pressure transducers
    - Digital self test
- I<sup>2</sup>C compatible serial interface
  - Slave mode operation
  - Standard mode, fast mode, and fast-mode plus support
- · 32-bit SPI compatible serial interface
  - Sensor data transmission commands
    - 12-bit data for absolute pressure
    - 8-bit data for temperature
    - 2-bit basic status and 2-bit detailed status fields
    - 3, 4, or 8-bit configurable CRC
- 32-bit SPI compatible serial interface for self test access, user register access and device configuration
- · Capacitance to voltage converter with anti-aliasing filter
- Sigma delta ADC plus sinc filter



- 800 Hz or 1000 Hz low-pass filter for absolute pressure
- Lead-free, 16-pin HQFN, 4 mm x 4 mm x 1.98 mm package

# 3 Applications

## 3.1 Automotive

- · Engine management digital BAP
- Vacuum measurement
- · Comfort seating
- Small engine control
- · Liquid Propane Gas (LPG) fuel management

#### 3.2 Industrial

- · Compressed air
- · Manufacturing line control
- Gas metering
- · Weather stations

#### 3.3 Medical/Consumer

- · Blood pressure monitor
- · Medicine dispensing systems
- · White goods

# 4 Ordering information

#### Table 1. Ordering information

| Type number                | Package |                                                                                                                   |           |  |  |  |  |  |  |
|----------------------------|---------|-------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--|
|                            | Name    | Description                                                                                                       | Version   |  |  |  |  |  |  |
| FXPS7115DI4<br>FXPS7115DS4 | HQFN16  | HQFN16, plastic, thermal enhanced quad flatpack; no leads; 16 terminals; 0.8 mm pitch; 4 mm x 4 mm x 1.98 mm body | SOT1573-1 |  |  |  |  |  |  |

## 4.1 Ordering options

Table 2. Ordering options

| Device        | Range [kPa]   | Interface        | Temperature range |
|---------------|---------------|------------------|-------------------|
| FXPS7115DI4T1 | 40 to 115 kPa | I <sup>2</sup> C | –40 °C to 130 °C  |
| FXPS7115DS4T1 | 40 to 115 kPa | SPI              | –40 °C to 130 °C  |

# 5 Block diagram



# 6 Pinning information

## 6.1 Pinning



## 6.2 Pin description

Table 3. Pin description

| Pin      | Pin name          | Description                                                                                                                                                                                                                                                                          |
|----------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | INT               | Interrupt output The output can be configured to be active low or active high. If unused, NXP recommends pin 3 be unterminated. Optionally, pin 3 can be tied to $V_{\rm SS}$ .                                                                                                      |
| 1, 16    | V <sub>CC</sub>   | Power supply                                                                                                                                                                                                                                                                         |
| 4, 15    | V <sub>SS</sub>   | Supply return (ground)                                                                                                                                                                                                                                                               |
| 2, 5, 12 | TESTx             | Test pin NXP recommends pins 2, 5, and 12 be unterminated. Optionally, these pins can be tied to V <sub>SS</sub>                                                                                                                                                                     |
| 6, 7, 14 | NC                | No connect                                                                                                                                                                                                                                                                           |
| 8        | SS_B              | Slave / Device select In I $^2$ C mode, input pin 8 must be connected to V $_{CC}$ with an external pull-up resistor, as shown in the application diagram. In SPI mode, input pin 8 provides the slave select for the SPI port. An internal pull-up device is connected to this pin. |
| 9        | SCLK/SCL          | In $I^2C$ mode, input pin 9 provides the serial clock. This pin must be connected to $V_{CC}$ with an external pull-up resistor, as shown in the application diagram. In SPI mode, input pin 9 provides the serial clock. An internal pull-down device is connected to this pin.     |
| 10       | MOSI              | SPI data in In SPI mode, pin 10 functions as the serial data input to the SPI port. An internal pull-down device is connected to this pin.                                                                                                                                           |
| 11       | MISO/SDA          | SPI/I $^2$ C data out In I $^2$ C mode, pin 11 functions as the serial data input/output. Pin 11 must be connected to V $_{CC}$ with an external pull-up resistor, as shown in the application diagram. In SPI mode, pin 11 functions as the serial data output.                     |
| 13       | V <sub>CCIO</sub> | I/O supply Pin 13 must be connected to $V_{\text{CC}}$ , the device supply.                                                                                                                                                                                                          |
| 17       | PAD               | Die attach pad Pin 17 is the die attach flag, and must be connected to V <sub>SS</sub> .                                                                                                                                                                                             |

# 7 Functional description

## 7.1 Voltage regulators

The device derives its internal supply voltage from the  $V_{CC}$  and  $V_{SS}$  pins. An external filter capacitor is required for  $V_{CC}$ , as shown in Figure 25 and Figure 26.

The voltage regulator module includes voltage monitoring circuitry that holds the device in reset following power-on until the internal voltages have increased above the undervoltage detection thresholds. The voltage monitor asserts an internal reset when the external supply or internally regulated voltages fall below the undervoltage detection thresholds. A reference generator provides a reference voltage for the  $\Sigma\Delta$  converter.

NXP Semiconductors FXPS7115D4

#### Digital Absolute Pressure Sensor, 40 to 115 kPa



## 7.1.1 V<sub>CC</sub>, V<sub>REG</sub>, V<sub>REGA</sub>, undervoltage monitor

A circuit is incorporated to monitor the  $V_{CC}$  supply voltage and the internally regulated voltages  $V_{REG}$  and  $V_{REGA}$ . If any of the voltages fall below the specified undervoltage thresholds in Table 106, SPI and I<sup>2</sup>C transactions are terminated. Once the supply returns above the threshold, the device resumes responses.

#### 7.2 Internal oscillator

The device includes a factory trimmed oscillator as specified in Table 107.

#### 7.3 Pressure sensor signal path

#### 7.3.1 Transducer

See <u>Table 106</u> and <u>Table 107</u> for transducer parameters.

#### 7.3.2 Self-test functions

The device includes analog and digital self-test functions to verify the functionality of the transducer and the signal chain. The self-test functions are selected by writing to the ST\_CTRL[3:0] bits in the DSP\_CFG\_U1 register. The ST\_CTRL bits select the desired self-test connection.

Once the ENDINIT bit is set, the ST\_CTRL bits are forced to '0000'. Future writes to the ST\_CTRL bits are disabled until a device reset.

#### 7.3.2.1 PABS common mode verification

When the  $P_{ABS}$  common mode self-test is selected, the ST\_ACTIVE bit is set, the ST\_ERROR is cleared and the device begins an internal measurement of the common mode signal of the P-cells and compares the result against a predetermined limit. If the result exceeds the limit, the ST\_ERROR bit is set. The  $P_{ABS}$  common mode self-test repeats continuously every  $t_{ST\_INIT}$  when the ST\_CTRL bits are set to the specified value. Once the test is disabled, the ST\_ERROR bit updates with the final test result within  $t_{ST\_INIT}$  of disabling the test. The ST\_ACTIVE bit remains set until the final test result is reported. Figure 4 is an example of a user-controlled self-test procedure.

NXP Semiconductors

#### Digital Absolute Pressure Sensor, 40 to 115 kPa



#### 7.3.2.2 Startup digital self-test verification

Four unique fixed values can be forced at the output of the sinc filter by writing to the ST\_CTRL bits as shown in <a href="Table 4">Table 4</a>. The digital self-test values result in a constant value at the output of the signal chain. After a specified period of time the SNS\_DATAx register value can be verified against the specified values in the table below. The values listed below are for the PABS signal. When any of these self-test functions are selected, the ST\_ACTIVE bit is set. These signals can only be selected when the ENDINIT bit is not set.

| Table 4. Self-te | st contro | l register |
|------------------|-----------|------------|
|------------------|-----------|------------|

| Table II Con took on I oglotoi |            |            |            |                      |                                   |  |  |  |  |  |  |  |  |
|--------------------------------|------------|------------|------------|----------------------|-----------------------------------|--|--|--|--|--|--|--|--|
| ST_CTRL[3]                     | ST_CTRL[2] | ST_CTRL[1] | ST_CTRL[0] | Function             | SNS_DATAx<br>register<br>contents |  |  |  |  |  |  |  |  |
| 1                              | 1          | 0          | 0          | Digital self-test #1 | 8171h                             |  |  |  |  |  |  |  |  |
| 1                              | 1          | 0          | 1          | Digital self-test #2 | 6C95h                             |  |  |  |  |  |  |  |  |
| 1                              | 1          | 1          | 0          | Digital self-test #3 | 807Ah                             |  |  |  |  |  |  |  |  |
| 1                              | 1          | 1          | 1          | Digital self-test #4 | 78ACh                             |  |  |  |  |  |  |  |  |

#### 7.3.2.3 Startup sense data fixed value verification

Four unique fixed values can be forced to the SNS\_DATAX\_x registers by writing to the ST\_CTRL bits as shown in <a href="Table 5">Table 5</a>. When any of these values are selected, the ST\_ACTIVE bit is set. These signals can only be selected when the ENDINIT bit is not set.

Table 5. Self-test control bits for sense data fixed value verification

| ST_CTRL[3] | ST_CTRL[2] | ST_CTRL[1] | ST_CTRL[0]                                        | Function                                            | SNS_DATAx<br>register<br>contents |  |  |  |  |  |  |
|------------|------------|------------|---------------------------------------------------|-----------------------------------------------------|-----------------------------------|--|--|--|--|--|--|
| 0          | 1          | 0          | 0 0 DSP write to SNS_DATAx_X registers inhibited. |                                                     |                                   |  |  |  |  |  |  |
| 0          | 1          | 0          | 1                                                 | DSP write to SNS_DATAx_X registers inhibited.       | AAAAh                             |  |  |  |  |  |  |
| 0          | 1          | 1          | 0                                                 | DSP write to SNS_DATAx_X registers inhibited.       | 5555h                             |  |  |  |  |  |  |
| 0          | 1          | 1          | 1                                                 | DSP write to<br>SNS_DATAx_X<br>registers inhibited. | FFFFh                             |  |  |  |  |  |  |

#### 7.3.3 ΣΔ converter

A second order sigma delta modulator converts the voltage from the analog front end to a data stream that is input to the DSP. A simplified block diagram is shown in <u>Figure 5</u>.



FXPS7115D4

All information provided in this document is subject to legal disclaimers.

The sigma delta modulator operates at a frequency of 1 MHz, with the transfer function in Equation 1.

$$H(Z) = \frac{\alpha_1}{Z^2} \tag{1}$$

#### 7.3.4 Digital signal processor (DSP)

A DSP is used to perform signal filtering and compensation. A diagram illustrating the signal processing flow within the DSP is shown in Figure 6.



#### 7.3.4.1 Decimation sinc filter

In Equation 2, the output of the  $\Sigma\Delta$  modulator is decimated and converted to a parallel value by two third-order sinc filters; the first with a decimation ratio of 24 and the second with a decimation ratio of 4.

$$H(Z) = \left(\frac{1}{24^3}\right) \times \left(\frac{1 - Z^{-24}}{1 - Z^{-1}}\right)^3 \quad H(Z) = \left(\frac{1}{4^3}\right) \times \left(\frac{1 - Z^{-4}}{1 - Z^{-1}}\right)^3 \tag{2}$$



FXPS7115D4

#### 7.3.4.2 Signal trim and compensation

The device includes digital trim to compensate for sensor offset, sensitivity, and nonlinearity over temperature.

#### 7.3.4.3 Low-pass filter

Data from the sinc filter is processed by an infinite impulse response (IIR) low-pass filter with the transfer function and coefficients shown in <u>Equation 3</u>.

$$H(Z) = a_0 \times \frac{(n_{11} \times z^0) + (n_{12} \times z^{-1}) + (n_{13} \times z^{-2})}{(d_{11} \times z^0) + (d_{12} \times z^{-1}) + (d_{13} \times z^{-2})} \times \frac{(n_{21} \times z^0) + (n_{22} \times z^{-1}) + (n_{23} \times z^{-2})}{(d_{21} \times z^0) + (d_{22} \times z^{-1}) + (d_{23} \times z^{-2})}$$
(3)

Table 6. IIR low pass filter coefficients

| Filter<br>number | Typical -3 dB frequency | Filter<br>order |                       | Filter coeffic    | ients (2        | 4 bit)                 | Group<br>delay<br>(µs) | Typical attenuation @ 1000 Hz (dB) |  |  |  |  |                 |                   |     |                        |  |
|------------------|-------------------------|-----------------|-----------------------|-------------------|-----------------|------------------------|------------------------|------------------------------------|--|--|--|--|-----------------|-------------------|-----|------------------------|--|
| 1                | 800 Hz                  | 4               | <b>a</b> <sub>0</sub> | 0.088642612609670 | _               | _                      | 418                    | 4.95                               |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>11</sub>       | 0.029638050039039 | d <sub>11</sub> | 1                      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>12</sub>       | 0.059333280736160 | d <sub>12</sub> | -1.422792<br>640957290 |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>13</sub>       | 0.029695285913601 | d <sub>13</sub> | 0.511435253566960      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>21</sub>       | 0.250241278804809 | d <sub>21</sub> | 1                      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>22</sub>       | 0.499999767379068 | d <sub>22</sub> | -1.503329<br>908017845 |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>23</sub>       | 0.249758953816089 | d <sub>23</sub> | 0.621996524706640      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
| 2                | 1000 Hz                 | 4               | <b>a</b> <sub>0</sub> | 0.129604264748411 | _               | <del>-</del>           | 333                    | 2.99                               |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>11</sub>       | 0.043719804402508 | d <sub>11</sub> | 1                      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 |                       |                   |                 |                        |                        |                                    |  |  |  |  | n <sub>12</sub> | 0.087543281056143 | d12 | -1.300502<br>656562698 |  |
|                  |                         |                 | n <sub>13</sub>       | 0.043823599710731 | d <sub>13</sub> | 0.430106921311110      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>21</sub>       | 0.250296586927511 | d <sub>21</sub> | 1                      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>22</sub>       | 0.499999648540934 | d <sub>22</sub> | -1.379959<br>571988366 |                        |                                    |  |  |  |  |                 |                   |     |                        |  |
|                  |                         |                 | n <sub>23</sub>       | 0.249703764531484 | d <sub>23</sub> | 0.555046257157745      |                        |                                    |  |  |  |  |                 |                   |     |                        |  |

**NXP Semiconductors FXPS7115D4** 

## Digital Absolute Pressure Sensor, 40 to 115 kPa



Figure 8. 800 Hz, 4-pole, low-pass filter response





Figure 10. 1000 Hz, 4-pole, low-pass filter response



#### 7.3.4.4 Absolute pressure output data scaling equation

Equation 4 is used to convert absolute pressure readings with the variables as specified in the tables below. Note, the specified values apply only if the P\_CAL\_ZERO value is set to 0000h.

$$PABS_{kPa} = \frac{PABS_{LSB} - 2(PABSOFF_{LSB})}{PABS_{SENSE}}$$
(4)

Where:

 $PABS_{kPa}$  = The absolute pressure output in kPa  $PABS_{LSB}$  = The absolute pressure output in LSB

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

PABSOFF<sub>LSB</sub> = The internal trimmed absolute pressure output value at 0 kPa in LSB PABS<sub>SENSE</sub> = The trimmed absolute pressure sensitivity in LSB/kPa

| Range        | Data reading                  | PABSOff <sub>LSB</sub> (LSB) | PABS <sub>SENSE</sub> (LSB/kPa) |
|--------------|-------------------------------|------------------------------|---------------------------------|
| 40 - 115 kPa | 12-bit register read          | 299                          | 46.64                           |
|              | Interrupt threshold registers | 299                          | 46.64                           |
|              | P-zero calibration registers  | 0                            | 46.64                           |

#### 7.3.5 Temperature sensor

#### 7.3.5.1 Temperature sensor signal chain

The device includes a temperature sensor for signal compensation and user readability. Figure 12 shows a simplified block diagram. Temperature sensor parameters are specified in Table 106 and Table 107.



#### 7.3.5.2 Temperature sensor output scaling equation

<u>Equation 5</u> is used to convert temperature readings with the variables specified in Table 7.

$$T_{DEGC} = \frac{T_{LSB} - T0_{LSB}}{T_{SENSE}} \tag{5}$$

where:

 $T_{DFGC}$  = The temperature output in degrees C

 $T_{LSB}$  = The temperature output in LSB

T0<sub>LSB</sub> = The expected temperature output in LSB at 0 °C

T<sub>SENSE</sub> = The expected temperature sensitivity in LSB/°C

Table 7. Temperature conversion variables

| Data reading        | T0 <sub>LSB</sub> (LSB) | T <sub>SENSE</sub> LSB/C) |  |  |  |  |
|---------------------|-------------------------|---------------------------|--|--|--|--|
| 8-bit register read | 68                      | 1                         |  |  |  |  |

#### 7.3.6 Common mode error detection signal chain

The device includes a continuous pressure transducer common mode error detection. A simplified block diagram is shown in the <u>Figure 13</u>. The common mode error signal is compared against the normal absolute pressure signal. If the comparison falls outside of pre-determined limits, the CM\_ERROR bit in the DSP\_STAT register is set. Once the error condition is removed, the CM\_ERROR bit is cleared as specified in <u>Section 7.7.16</u> "DSP\_STAT - DSP specific status register (address 60h)".

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

NXP Semiconductors FXPS7115D4

## Digital Absolute Pressure Sensor, 40 to 115 kPa



# 7.4 Inter-integrated circuit (I<sup>2</sup>C) interface

The device includes an interface compliant to the NXP I<sup>2</sup>C-bus specification<sup>[3]</sup>. The device operates in slave mode and includes support for standard mode, fast mode and fast mode plus, although the maximum practical operating frequency for I<sup>2</sup>C in a given system implementation depends on several factors including the pull-up resistor values and the total bus capacitance.

## 7.4.1 I<sup>2</sup>C bit transmissions

The state of SDA when SCL is high determines the bit value being transmitted. SDA must be stable when SCL is high and change when SCL is low as shown in <u>Figure 14</u>. After the START signal has been transmitted by the master, the bus is considered busy. Timing for the start condition is specified in <u>Table 107</u>.



## 7.4.2 I<sup>2</sup>C start condition

A bus operation is always started with a start condition (START) from the master. A START is defined as a high to low transition on SDA while SCL is high as shown in <u>Figure 15</u>. After the START signal has been transmitted by the master, the bus is considered busy. Timing for the start condition is specified in <u>Table 107</u>.

A start condition (START) and a repeat START condition (rSTART) are identical.



FXPS7115D4

## 7.4.3 I<sup>2</sup>C byte transmission

Data transfers are completed in byte increments. The number of bytes that can be transmitted per transfer is unrestricted. Each byte must be followed by an acknowledge bit (Section 7.4.4 "I2C acknowledge and not acknowledge transmissions") from the receiver. Data is transferred with the most significant bit (MSB) first (see Figure 16). The master generates all clock pulses, including the ninth clock for the acknowledge bit. Timing for the byte transmissions is specified in Section 7.4.4 "I2C acknowledge and not acknowledge transmissions". All functions for this device are completed within the acknowledge clock pulse. Clock stretching is not used.



## 7.4.4 I<sup>2</sup>C acknowledge and not acknowledge transmissions

Each byte must be followed by an acknowledge bit (ACK) from the receiver. For an ACK, the transmitter releases SDA during the acknowledge clock pulse and the receiver pulls SDA low during the high portion of the clock pulse. Set up and hold times as specified in Table 107 must also be taken into account.

For a not acknowledge bit (NACK), SDA remains high during the entire acknowledge clock pulse. Five conditions lead to a NACK:

- 1. No receiver is present on the bus with the transmitted address.
- 2. The addressed receiver is unable to receive or transmit because it is performing some real-time function and is not ready to start communication with the master.
- 3. The receiver receives unrecognized data or commands.
- 4. The receiver cannot receive any more data bytes.
- 5. The master-receiver signals the end of the transfer to the slave transmitter.

Following a NACK, the master can transmit either a STOP to terminate the transfer, or a repeated START to initiate a new transfer.

An example ACK and NACK are shown in Figure 17.



## 7.4.5 I<sup>2</sup>C stop condition

A bus operation is always terminated with a stop condition (STOP) from the master. A STOP is defined as a low to high transition on SDA while SCL is high as shown in <u>Figure 18</u>. After the STOP has been transmitted by the master, the bus is considered free. Timing for the stop condition is specified in <u>Table 107</u>.



## 7.4.6 I<sup>2</sup>C register transfers

#### 7.4.6.1 Register write transfers

The device supports I<sup>2</sup>C register write data transfers. Register write data transfers are constructed as follows:

- 1. The master transmits a START condition.
- 2. The master transmits the 7-bit slave address.
- 3. The master transmits a '0' for the read/write bit to indicate a write operation.
- 4. The slave transmits an ACK.
- 5. The master transmits the register address to be written.
- 6. The slave transmits an ACK.
- 7. The master transmits the data byte to be written to the register address.
- 8. The slave transmits an ACK.
- 9. The master transmits a STOP condition.



FXPS7115D4

The device automatically increments the register address allowing for multiple register writes to be completed in one transaction. In this case, the register write data transfers are constructed as follows:

- 1. The master transmits a START condition.
- 2. The master transmits the 7-bit slave address.
- 3. The master transmits a '0' for the read/write bit to indicate a write operation.
- 4. The slave transmits an ACK.
- 5. The master transmits the register address to be written.
- 6. The slave transmits an ACK.
- 7. The master transmits the data byte to be written to the register address.
- 8. The slave transmits an ACK.
- 9. The master transmits the data byte to be written to the register address +1.
- 10. The slave transmits an ACK.
- 11. Repeat steps 9 and 10 until all registers are written.
- 12. The master transmits a STOP condition.

#### 7.4.6.2 Register read transfers

The device supports I<sup>2</sup>C register read data transfers. Register read data transfers are constructed as follows:

- 1. The master transmits a START condition.
- 2. The master transmits the 7-bit slave address.
- 3. The master transmits a '0' for the read/write bit to indicate a write operation.
- 4. The slave transmits an ACK.
- 5. The master transmits the register address to be read.
- 6. The slave transmits an ACK.
- 7. The master transmits a repeat START condition.
- 8. The master transmits the 7-bit slave address.
- 9. The master transmits a '1' for the read/write bit to indicate a read operation.
- 10. The slave transmits an ACK.
- 11. The slave transmits the data from the register addressed.
- 12. The master transmits a NACK.
- 13. The master transmits a STOP condition.



#### 7.4.6.3 Sensor data register read wrap around

The device includes automatic sensor data register read wrap-around features to optimize the number of I<sup>2</sup>C transactions necessary for continuous reads of sensor data. Depending on the state of the SIDx\_EN bits in the SOURCEID\_0 and SOURCEID\_1 registers, the register address automatically wraps back to the DEVSTAT\_COPY register as shown in Table 8.

FXPS7115D4

Table 8. Sensor data register read wrap-around description

| SID1_EN | SID0_EN | Address increment and wrap-around effect                        | Optimized register-read sequence                                                                                                       |
|---------|---------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| 0       | 0       | Address wraps around from \$FF to \$00                          | None                                                                                                                                   |
| 0       | 1       | Address wraps from \$63 (SNSDATA0_H) to \$61 (DEVSTAT_COPY)     | DEVSTAT_COPY, SNSDATA0_L,<br>SNSDATA0_H                                                                                                |
| 1       | 0       | Address wraps from \$65 (SNSDATA1_H) to \$61 (DEVSTAT_COPY)     | DEVSTAT_COPY, SNSDATA0_L,<br>SNSDATA0_H, SNSDATA1_L, SNSDATA1_H                                                                        |
| 1       | 1       | Address wraps from \$69 (SNSDATA0_TIME3) to \$61 (DEVSTAT_COPY) | DEVSTAT_COPY, SNSDATA0_L,<br>SNSDATA0_H, SNSDATA1_L, SNSDATA1_<br>H, SNSDATA0_TIME0, SNSDATA0_TIME1,<br>SNSDATA0_TIME2, SNSDATA0_TIME3 |

## 7.4.7 I<sup>2</sup>C timing diagram



## 7.5 Standard 32-bit SPI protocol

The device includes a standard SPI protocol requiring 32-bit data packets. The device is a slave device requires that the base clock value be low (CPOL = 0) with data captured on the rising edge of the clock and data propagated on the falling edge of the clock (CPHA = 0). The most significant bit is transferred first (MSB first). SPI transfers are completed through a sequence of two phases. During the first phase, the command is transmitted from the SPI master to the device. During the second phase, response data is transmitted from the slave device. MOSI and SCLK transitions are ignored when SS\_B is not asserted.



#### 7.5.1 SPI command format

#### Table 9. SPI command format

MSB: bit 31; LSB: bit 0

| 31 | 30                                                                     | 29   | 28 | 27                                   | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19 | 18 | 17  | 16      | 15  | 14  | 13 | 12 | 11    | 10 | 9 | 8            | 7        | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|------------------------------------------------------------------------|------|----|--------------------------------------|----|----|----|----|----|----|-------|----|----|-----|---------|-----|-----|----|----|-------|----|---|--------------|----------|---|---|---|---|---|---|---|
|    | Register access command                                                |      |    |                                      |    |    |    |    |    |    |       |    |    |     |         |     |     |    |    |       |    |   |              |          |   |   |   |   |   |   |   |
| C  | Command Fixed bits: Register address Register data 8-bit CRC must = 0h |      |    |                                      |    |    |    |    |    |    |       |    |    |     |         |     |     |    |    |       |    |   |              |          |   |   |   |   |   |   |   |
|    | C[3                                                                    | 3:0] |    | 0                                    | 0  | 0  | 0  |    |    | R  | A[7:1 | 1] |    |     | RA[0]   |     |     |    | RD | [7:0] |    |   |              | CRC[7:0] |   |   |   |   |   |   |   |
|    |                                                                        |      |    |                                      |    |    |    |    |    |    |       |    | S  | ens | or data | com | man | d  |    |       |    |   |              |          |   |   |   |   |   |   |   |
| C  | omi                                                                    | man  | d  | Fixed bits: must = 0 0000h 8-bit CRC |    |    |    |    |    |    |       |    |    |     |         |     |     |    |    |       |    |   |              |          |   |   |   |   |   |   |   |
|    | C[3                                                                    | 3:0] |    | 0                                    | 0  | 0  | 0  | 0  | 0  | 0  | 0     | 0  | 0  | 0   | 0       | 0   | 0   | 0  | 0  | 0     | 0  | 0 | 0 0 CRC[7:0] |          |   |   |   |   |   |   |   |

Table 10. SPI command bit allocation

|   | C[3 | 3:0] |   | Command type                                 | Data source<br>SOURCEID[2:0] = C[3:1] | Reference      |
|---|-----|------|---|----------------------------------------------|---------------------------------------|----------------|
| 0 | 0   | 0    | 0 | Unused Command (reserved for error response) | Not applicable                        | Not applicable |
| 0 | 0   | 0    | 1 | Sensor Data Request                          | SOURCEID = 0h                         |                |
| 0 | 0   | 1    | 0 | reserved Command                             | Not applicable                        | Not applicable |
| 0 | 0   | 1    | 1 | Sensor Data Request                          | SOURCEID = 1h                         |                |
| 0 | 1   | 0    | 0 | reserved Command                             | Not applicable                        | Not applicable |
| 0 | 1   | 0    | 1 | Sensor Data Request                          | SOURCEID = 2h                         |                |
| 0 | 1   | 1    | 0 | reserved Command                             | Not applicable                        | Not applicable |
| 0 | 1   | 1    | 1 | Sensor Data Request                          | SOURCEID = 3h                         |                |
| 1 | 0   | 0    | 0 | Register Write Request                       | Not applicable                        |                |
| 1 | 0   | 0    | 1 | Sensor Data Request                          | SOURCEID = 4h                         |                |
| 1 | 0   | 1    | 0 | reserved Command                             | Not applicable                        | Not applicable |
| 1 | 0   | 1    | 1 | Sensor Data Request                          | SOURCEID = 5h                         |                |
| 1 | 1   | 0    | 0 | Register Read Request                        | Not applicable                        |                |
| 1 | 1   | 0    | 1 | Sensor Data Request                          | SOURCEID = 6h                         |                |
| 1 | 1   | 1    | 0 | Reserved Command                             | Not applicable                        | Not applicable |
| 1 | 1   | 1    | 1 | Sensor Data Request                          | SOURCEID = 7h                         |                |

## 7.5.2 SPI response format

#### Table 11. SPI response format

MSB: bit 31: LSB: bit 0

| 31   | 30    | 29              | 28 | 27           | 26           | 25 | 24               | 23 | 22    | 21               | 20   | 19    | 18     | 17    | 16    | 15    | 14     | 13    | 12            | 11   | 10               | 9 8              | 7 6 | 5   | ١,    | 4 :   | 3   | 2 | 1 | 0 |
|------|-------|-----------------|----|--------------|--------------|----|------------------|----|-------|------------------|------|-------|--------|-------|-------|-------|--------|-------|---------------|------|------------------|------------------|-----|-----|-------|-------|-----|---|---|---|
|      |       |                 |    |              |              |    |                  |    |       |                  | R    | Resp  | onse   | to F  | Regi  | ster  | Requ   | est   |               |      |                  |                  |     |     |       |       |     |   |   |   |
|      | Com   | mand            |    |              | asic<br>atus | Da | ised<br>ita<br>h |    |       | gister<br>of RA[ |      |       |        |       |       |       |        |       | r da<br>(7:1) |      |                  |                  |     |     | 8-1   | bit C | RC  |   |   |   |
|      | C[0], | [3:1]           |    | ST           | [1:0]        | 0  | 0                |    |       | F                | RD[1 | 5:8]  |        |       |       |       |        |       | RD[           | 7:0] |                  |                  |     |     | C     | RC[7  | :0] |   |   |   |
|      |       |                 |    |              |              |    |                  |    |       |                  | Res  | spo   | nse to | o Se  | nsor  | r Dat | a Red  | ques  | t             |      |                  |                  |     |     |       |       |     |   |   |   |
|      | Com   | mand            |    |              | asic<br>atus |    |                  |    |       |                  |      | S     | ensor  | r Dat | ta    |       |        |       |               |      |                  | Detail<br>Status |     |     | 8-1   | bit C | RC  |   |   |   |
|      | C[0], | C[0], [3:1] ST[ |    |              |              |    |                  |    |       |                  | SD[1 | 1:0]  |        |       |       |       |        | 0     | 0             | 0    | 0                | SF[1:0]          |     |     | C     | RC[7  | :0] |   |   |   |
|      |       |                 |    |              |              |    |                  |    |       |                  | Erro | r Re  | espor  | nse 1 | to Re | egist | er Re  | que   | st            |      |                  |                  |     |     |       |       |     |   |   |   |
|      |       |                 |    |              | asic<br>atus |    |                  |    |       |                  | Un   | nuse  | ed Dat | ta =  | 0000  | )h    |        |       |               |      |                  | Detail<br>Status |     |     | 8-1   | bit C | RC  |   |   |   |
|      | C[0], | [3:1]           |    | 1            | 1            | 0  | 0                | 0  | 0     | 0                | 0    | 0     | 0      | 0     | 0     | 0     | 0      | 0     | 0             | 0    | 0                | SF[1:0]          |     |     | C     | RC[7  | :0] |   |   |   |
|      |       |                 |    |              |              |    |                  | ı  | Error | Resp             | ons  | e to  | Sens   | or E  | ata   | Requ  | uest \ | Vith  | Sen           | sor  | Data             |                  |     |     |       |       |     |   |   |   |
|      | Com   | mand            |    |              | asic<br>atus |    |                  |    |       |                  |      | S     | ensor  | r Dat | ta    |       |        |       |               |      |                  | Detail<br>Status |     |     | 8-1   | bit C | RC  |   |   |   |
| C[0] |       |                 |    |              |              |    |                  |    |       | ,                | SD[1 | 1:0]  |        |       |       |       |        | 0     | 0             | 0    | 0                | SF[1:0]          |     |     | C     | RC[7  | :0] |   |   |   |
|      |       |                 |    | -            |              |    |                  | Er | ror F | Respo            | nse  | to S  | enso   | r Da  | ta R  | eque  | st W   | ithou | ıt Se         | nso  | r Da             | ta               |     |     |       |       |     |   |   |   |
|      | Com   |                 |    | asic<br>atus | x            |    |                  |    |       |                  | Unu  | sed C | Data   | = 00  | )00h  |       |        |       |               |      | Detail<br>Status |                  |     | 8-1 | bit C | RC    |     |   |   |   |
| 0    | 0 0 0 |                 |    | 1            | 1            | х  | 0                | 0  | 0     | 0                | 0    | 0     | 0      | 0     | 0     | 0     | 0      | 0     | 0             | 0    | 0                | SF[1:0]          |     |     | C     | RC[7  | :0] |   |   |   |

#### 7.5.3 Command summary

#### 7.5.3.1 Register read command

The device supports a register read command. The register read command uses the upper 7 bits of the addresses defined in <u>Section 7.6 "User-accessible data array"</u> to address 8-bit registers in the register map.

The response to a register read command is shown in <u>Section 7.5.3.1.2 "Register read response message format"</u>. The response is transmitted on the next SPI message if and only if all of the following conditions are met:

- No SPI error is detected (see Section 7.5.5.3 "SPI error")
- No MISO error is detected (see Section 7.5.5.4 "SPI data output verification error")

If these conditions are met, the device responds to the register read request as shown in <u>Section 7.5.3.1.2</u> "Register read response message format". Otherwise, the device responds with the error response as defined in <u>Section 7.5.5.2</u> "Error responses". The register read response includes the register contents at the rising edge of SS\_B for the register read command.

#### 7.5.3.1.1 Register read command message format

#### Table 12. Register read command message format

MSB: bit 31; LSB: bit 0

| 31 | 30 | 29          | 28 | 27 | 26           | 25 | 24 | 23 | 22 | 21 | 20    | 19    | 18   | 17    | 16       | 15    | 14  | 13  | 12   | 11   | 10  | 9 | 8 | 7 | 6 | 5 | 4    | 3     | 2 | 1 | 0 |
|----|----|-------------|----|----|--------------|----|----|----|----|----|-------|-------|------|-------|----------|-------|-----|-----|------|------|-----|---|---|---|---|---|------|-------|---|---|---|
|    |    |             |    |    |              |    |    |    |    |    |       |       | Re   | giste | er acces | s cor | nma | ınd |      |      |     |   |   |   |   |   |      |       |   |   |   |
| C  |    | man<br>3:0] | d  |    | ixed<br>nust |    |    |    |    | Re | giste | er ac | ddre | SS    |          |       |     | Re  | gist | er d | ata |   |   |   |   | 8 | -bit | CRO   | 2 |   |   |
| 1  | 1  | 0           | 0  | 0  | 0            | 0  | 0  |    |    | R  | A[7:1 | 1]    |      |       | RA[0]    | 0     | 0   | 0   | 0    | 0    | 0   | 0 | 0 |   |   | ( | CRC  | [7:0] | ] |   |   |

Table 13. Register read command message bit field descriptions

| Bit field | Definition                                                    |
|-----------|---------------------------------------------------------------|
| C[3:0]    | Register read command = '1100'                                |
| RA[7:0]   | RA[7:1] contains the word address of the register to be read. |
| CRC[7:0]  | Read CRC Section                                              |

#### 7.5.3.1.2 Register read response message format

## Table 14. Register read response message format

MSB: bit 31; LSB: bit 0



Table 15. Register read response message bit field descriptions

| Tubio To: Trogiotor Tou | ta response message sit nota assemblished                               |
|-------------------------|-------------------------------------------------------------------------|
| Bit field               | Definition                                                              |
| C[0], [3:1]             | Register Read Command = '0110'                                          |
| ST[1:0]                 | Status                                                                  |
| RD[15:8]                | The contents of the register addressed by RA[7:1] high byte (RA[0] = 1) |
| RD[7:0]                 | The contents of the register addressed by RA[7:1] low byte (RA[0] = 0)  |
| CRC[7:0]                | 8-bit CRC                                                               |

#### 7.5.3.2 Register write command

The device supports a register write command. The register write command writes the value specified in RD[7:0] to the register addressed by RA[7:0].

The response to a register write command is shown in <u>Section 7.5.3.2.2 "Register write response message format"</u>. The register write is executed and a response is transmitted on the next SPI message if and only if all of the following conditions are met:

- No SPI error is detected (see Section 7.5.5.3 "SPI error")
- No MISO error is detected (see Section 7.5.5.4 "SPI data output verification error")

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

- The ENDINIT bit is cleared
  - This applies to all registers with the exception of the RESET[1:0] bits in the DEVLOCK WR register
- · No invalid register request is detected as described below

If these conditions are met, the register write is executed and the device responds to the register write request as shown in <u>Section 7.5.3.2.2 "Register write response message format"</u>. Otherwise, no register is written and the device responds with the error response as defined in <u>Section 7.5.2 "SPI response format"</u>. The register is not written until the transfer during which the register write was requested has been completed.

A register write command to a read-only register will not execute, but will result in a valid response.

#### 7.5.3.2.1 Register write command message format

## Table 16. Register write command message format

MSB: bit 31; LSB: bit 0

| 31 | 30         | 29          | 28 | 27 | 26           | 25 | 24 | 23 | 22 | 21 | 20   | 19   | 18   | 17    | 16       | 15    | 14  | 13  | 12   | 11    | 10  | 9 | 8 | 7 | 6 | 5 | 4    | 3     | 2 | 1 | 0 |
|----|------------|-------------|----|----|--------------|----|----|----|----|----|------|------|------|-------|----------|-------|-----|-----|------|-------|-----|---|---|---|---|---|------|-------|---|---|---|
|    |            |             |    |    |              |    |    |    |    |    |      |      | Re   | giste | er acces | s cor | nma | ınd |      |       |     |   |   |   |   |   |      |       |   |   |   |
| C  | omı<br>C[3 | man<br>3:0] | d  |    | ixed<br>nust |    |    |    |    | Re | gist | er a | ddre | ss    |          |       |     | Re  | gist | er da | ata |   |   |   |   | 8 | -bit | CRO   | 3 |   |   |
| 1  | 0          | 0           | 0  | 0  | 0            | 0  | 0  |    |    | R  | A[7: | 1]   |      |       | RA[0]    |       |     |     | RD[  | 7:0]  |     |   |   |   |   | ( | CRC  | [7:0] | ] |   |   |

Table 17. Register write command message bit field descriptions

| Bit field | Definition                                                      |
|-----------|-----------------------------------------------------------------|
| C[3:0]    | Register write command = '1000'                                 |
| RA[7:0]   | RA[7:1] contains the byte address of the register to be written |
| RD[7:0]   | RD[7:0] contains the data byte to be written to address RA[7:0] |
| CRC[7:0]  | 8-bit CRC                                                       |

#### 7.5.3.2.2 Register write response message format

#### Table 18. Register write response message format

MSB: bit 31; LSB: bit 0

| 31 | 30 | 29                   | 28 | 27         | 26   | 25 | 24               | 23 | 22 | 21           | 20   | 19   | 18    | 17    | 16   | 15   | 14  | 13  | 12  | 11   | 10            | 9 | 8 | 7 | 6 | 5 | 4    | 3     | 2 | 1 | 0 |
|----|----|----------------------|----|------------|------|----|------------------|----|----|--------------|------|------|-------|-------|------|------|-----|-----|-----|------|---------------|---|---|---|---|---|------|-------|---|---|---|
|    |    |                      |    |            |      |    |                  |    |    |              |      | Re   | egist | ter a | cces | s co | mma | and |     |      |               |   |   |   |   |   |      |       |   |   |   |
|    |    | <b>man</b><br>, [3:1 |    | Ba:<br>Sta |      |    | ised<br>ata<br>h |    |    | ister<br>RA[ |      |      |       |       |      |      |     |     |     |      | onte<br>v byt |   |   |   |   | 8 | -bit | CRO   | 3 |   |   |
| 0  | 1  | 0                    | 0  | ST[        | 1:0] | 0  | 0                |    |    | F            | RD[1 | 5:8] |       |       |      |      |     |     | RD[ | 7:0] |               |   |   |   |   | ( | CRC  | [7:0] | ] |   |   |

Table 19. Register write response message bit field descriptions

| Bit field   | Definition                                                              |
|-------------|-------------------------------------------------------------------------|
| C[0], [3:1] | Register Read Command = '0100'                                          |
| ST[1:0]     | Status                                                                  |
| RD[15:8]    | The contents of the register addressed by RA[7:1] high byte (RA[0] = 1) |
| RD[7:0]     | The contents of the register addressed by RA[7:1] low byte (RA[0] = 0)  |
| CRC[7:0]    | 8-bit CRC                                                               |

#### 7.5.3.3 Sensor data request commands

The device supports standard sensor data request commands. The sensor data request command format is described in <a href="Section 7.5.3.3.1"Sensor data request command">Section 7.5.3.3.1</a> "Sensor data request command message format". The response to a sensor data request is shown in <a href="Section 7.5.3.3.2"Sensor data request response message format"</a>. The response is transmitted on the next SPI message subject to the error handling conditions specified in <a href="Section 7.5.5"Section handling"</a>. The sensor data included in the response is the sensor data at the falling edge of SS\_B for the sensor data request response.

#### 7.5.3.3.1 Sensor data request command message format

Table 20. Sensor data request command message format

MSB: bit 31; LSB: bit 0

| 31 | 30  | 29   | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21  | 20  | 19   | 18  | 17  | 16  | 15  | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|----|-----|------|----|----|----|----|----|----|----|-----|-----|------|-----|-----|-----|-----|----|----|----|----|----|---|---|---|---|---|------|------|---|---|---|
| C  | om  | man  | d  |    |    |    |    |    |    | Fix | xed | bits | : m | ust | = 0 | 000 | 0h |    |    |    |    |   |   |   |   | 8 | -bit | CR   | С |   |   |
|    | C[3 | 3:0] |    | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0    | 0   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0 | 0 |   |   | C | CRC  | [7:0 | ] |   |   |

Table 21. Sensor data request command message bit field descriptions

| Bit field              | Definition                                               |
|------------------------|----------------------------------------------------------|
| C[0]                   | Sensor data request command = '1'                        |
| C[3:1] = SOURCEID[2:0] | Source identification code for the requested sensor data |
| CRC[7:0]               | 8-bit CRC                                                |

#### 7.5.3.3.2 Sensor data request response message format

#### Table 22. Sensor data request response message format

MSB: bit 31; LSB: bit 0

| 3 | 31 | 30   | 29   | 28 | 27        | 26   | 25 | 24 | 23 | 22 | 21 | 20   | 19    | 18   | 17   | 16  | 15 | 14 | 13 | 12 | 11 | 10 | 9          | 8    | 7 | 6 | 5 | 4     | 3     | 2 | 1 | 0 |
|---|----|------|------|----|-----------|------|----|----|----|----|----|------|-------|------|------|-----|----|----|----|----|----|----|------------|------|---|---|---|-------|-------|---|---|---|
|   | С  | omr  | nan  | d  | Ba<br>Sta |      |    |    |    |    |    |      | Se    | enso | r Da | ita |    |    |    |    |    |    | Det<br>Sta |      |   |   | 8 | 3-bit | CRO   | • |   |   |
|   | C  | [0], | [3:1 | ]  | ST[       | 1:0] |    |    |    |    |    | SD[′ | 11:0] | ]    |      |     |    |    | 0  | 0  | 0  | 0  | SF[        | 1:0] |   |   | ( | CRC   | [7:0] |   |   |   |

Table 23. Sensor data request response message bit field descriptions

| Bit field              | Definition                                               |
|------------------------|----------------------------------------------------------|
| C[0]                   | Sensor data request command = '1'                        |
| C[3:1] = SOURCEID[2:0] | Source identification code for the requested sensor data |
| ST[1:0]                | Basic Status                                             |
| SD[11:0]               | Sensor data                                              |
| SF[1:0]                | Detailed status                                          |
| CRC[7:0]               | 8-bit CRC                                                |

#### 7.5.3.4 Reserved commands

The device responds to reserved commands on the next SPI message subject to the error handling conditions specified in <u>Section 7.5.5 "Exception handling"</u>.

#### 7.5.3.4.1 Reserved command message format

Table 24. Reserved command message format

MSB: bit 31; LSB: bit 0

| 31 | 30  | 29  | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3     | 2 | 1 | 0 |
|----|-----|-----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|------|-------|---|---|---|
| С  | omr | nan | d  | Х  | Х  | Х  | Х  | Х  | Х  | х  | Х  | Х  | х  | х  | х  | Х  | Х  | Х  | х  | Х  | Х  | Х | Х |   |   | 8 | -bit | CRO   | 2 |   |   |
| 0  | 0   | 0   | 0  | Х  | Х  | Х  | Х  | Х  | Х  | х  | Х  | Х  | х  | х  | х  | Х  | Х  | Х  | х  | Х  | Х  | Х | Х |   |   | C | CRC  | [7:0] | ] |   |   |
| 0  | 0   | 1   | 0  | Х  | Х  | Х  | Х  | х  | Х  | х  | х  | Х  | х  | х  | х  | Х  | х  | х  | х  | х  | Х  | Х | Х |   |   | C | CRC  | [7:0] | ] |   |   |
| 0  | 1   | 0   | 0  | Х  | Х  | Х  | Х  | Х  | Х  | х  | Х  | Х  | х  | х  | х  | Х  | Х  | Х  | х  | Х  | Х  | Х | Х |   |   | C | CRC  | [7:0] | ] |   |   |
| 0  | 1   | 1   | 0  | Х  | Х  | Х  | Х  | Х  | Х  | х  | Х  | Х  | х  | х  | х  | Х  | Х  | Х  | х  | Х  | Х  | Х | Х |   |   | C | CRC  | [7:0] | ] |   |   |
| 1  | 0   | 1   | 0  | Х  | Х  | Х  | Х  | Х  | Х  | х  | Х  | Х  | х  | х  | х  | Х  | Х  | Х  | х  | Х  | Х  | Х | х |   |   | C | CRC  | [7:0] | ] |   |   |
| 1  | 1   | 1   | 0  | х  | х  | х  | Х  | х  | Х  | х  | Х  | х  | х  | х  | х  | Х  | х  | х  | х  | х  | х  | х | х |   |   | C | CRC  | [7:0] | ] |   |   |

Table 25. Reserved command message bit field descriptions

| Bit field | Definition       |
|-----------|------------------|
| C[3:0]    | Reserved command |
| CRC[7:0]  | 8-bit CRC        |

#### 7.5.3.4.2 Reserved command response message format

#### Table 26. Reserved command response message format

MSB: bit 15; LSB: bit 0

| 31 | 30 | 29         | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17  | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3    | 2 | 1 | 0 |
|----|----|------------|----|----|----|----|----|----|----|----|----|----|----|-----|----|----|----|----|----|----|----|---|---|---|---|---|------|------|---|---|---|
| C  |    | man<br>:ho | d  |    |    |    |    |    |    |    |    |    | Da | ita |    |    |    |    |    |    |    |   |   |   |   | 8 | -bit | CR   | С |   |   |
| Х  | Х  | Х          | Х  | Х  | Х  | Х  | Х  | Х  | Х  | х  | х  | Х  | х  | Х   | Х  | Х  | х  | х  | Х  | х  | х  | Х | Х |   |   | ( | CRC  | [7:0 | ] |   |   |

Table 27. Reserved command response message bit field descriptions

| Bit field    | Definition                       |
|--------------|----------------------------------|
| Command echo | Reserved command echo. Undefined |
| Data         | Response data. Undefined         |
| CRC[7:0]     | 8-bit CRC                        |

## 7.5.4 Error checking

#### 7.5.4.1 Default 8-bit CRC

#### 7.5.4.1.1 Command error checking

The device calculates an 8-bit CRC on the entire 32 bits of each command. Message data is entered into the CRC calculator MSB first, consistent with the transmission order of the message. If the calculated CRC does not match the transmitted CRC, the command is ignored and the device responds with the SPI error response.

The CRC decoding procedure is as follows:

- 1. A seed value is preset into the LSB of the shift register.
- 2. Using a serial CRC calculation method, the receiver rotates the received message and CRC into the LSB of the shift register in the order received (MSB first).
- 3. When the calculation on the last bit of the CRC is rotated into the shift register, the shift register contains the CRC check result.
- 4. If the shift register contains all zeros, the CRC is correct.
- 5. If the shift register contains a value other than zero, the CRC is incorrect.

The CRC polynomial and seed are shown in Table 28.

Table 28. SPI Command Message CRC

| SPICRCSEED[3:0] | Default Polynomial              | Default non-direct Seed |
|-----------------|---------------------------------|-------------------------|
| 0000            | $x^8 + x^5 + x^3 + x^2 + x + 1$ | 1111 1111               |
| non-zero        | $x^8 + x^5 + x^3 + x^2 + x + 1$ | 1111 SPICRCSEED[3:0]    |

#### 7.5.4.1.2 Response error checking

The device calculates a CRC on the entire 32 bits of each response. Message data is entered into the CRC calculator MSB first, consistent with the transmission order of the message.

The CRC encoding procedure is as follows:

- 1. A seed value is preset into the LSB of the shift register.
- 2. Using a serial CRC calculation method, the transmitter rotates the transmitted message and CRC into the LSB of the shift register (MSB first).
- 3. Following the transmitted message, the transmitter feeds 8 zeros into the shift register, to match the length of the CRC.
- 4. When the last zero is fed into the input adder, the shift register contains the CRC.
- 5. The CRC is transmitted.

The CRC polynomial and seed are shown in <u>Table 29</u>.

FXPS7115D4

Table 29. SPI Response Message CRC

| SPICRCSEED[3:0] | Default Polynomial              | Default non-direct Seed |
|-----------------|---------------------------------|-------------------------|
| 0000            | $x^8 + x^5 + x^3 + x^2 + x + 1$ | 1111 1111               |
| nonzero         | $x^8 + x^5 + x^3 + x^2 + x + 1$ | 1111 SPICRCSEED[3:0]    |

### 7.5.5 Exception handling

#### 7.5.5.1 Basic status field

All responses include a status field (ST[1:0]) that includes the general status of the device and transmitted data as described below. The contents of the status field is a representation of the device status at the rising edge of SS\_B for the previous SPI command.

Table 30. Basic status field for responses to register commands

| ST[ | 1:0] | Status                   | Description                                 | SF[1                   | :0] | Priority |
|-----|------|--------------------------|---------------------------------------------|------------------------|-----|----------|
| 0   | 0    | Device in Initialization | Device in initialization (ENDINIT not set)  | 0                      | 0   | 3        |
| 0   | 1    | Normal Mode              | Normal mode(ENDINIT set)                    | 0                      | 0   | 4        |
| 1   | 0    | Self-test                | Self-test(ST_CTRL[3:0] not equal to '0000') | 0                      | 0   | 2        |
| 1   | 1    | Internal Error Present   | Detailed Status Field                       | Deta<br>Statu<br>Field | IS  | 1        |

## 7.5.5.2 Error responses

Table 31. Error responses bit field descriptions

| Tubic or. | . בווטוונ | sponses bit held descriptions                                                                                       |                                                                              |
|-----------|-----------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| SF[1:0]   |           | Status Sources                                                                                                      | DEVSTAT State                                                                |
| 0         | 0         | Oscillator training error (OSCTRAIN_<br>ERR) Offset error (PABS_HIGH or PABS_<br>LOW or CM_ERROR) Temperature error | Bit set in DEVSTAT3 Bit set in DSP_STAT Bit set in DEVSTAT2                  |
| 0         | 1         | User OTP memory error (UF2 or UF1) User R/W memory error (UF2) NXP OTP Memory error                                 | U_OTP_ERR set in DEVSTAT2 U_RW_ERR set in DEVSTAT2 F_OTP_ERR set in DEVSTAT2 |
| 1         | 0         | Test Mode active<br>Supply error<br>Reset error                                                                     | TESTMODE bit set in DEVSTAT bit set in DEVSTAT1 DEVRES set                   |
| 1         | 1         | MISO error<br>SPI error                                                                                             | Bit set in DEVSTAT3<br>N/A                                                   |

#### 7.5.5.3 SPI error

The following external SPI conditions result in a SPI error:

- SCLK is high when SS\_B is asserted
- The number of SCLK rising edges detected while SS B is asserted is not equal to 16
- SCLK is high when SS\_B is deasserted

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

- CRC error is detected (MOSI)
- A register write command to any register other than the DEVLOCK\_WR register is received while ENDINIT is set

If a SPI error is detected, the device responds with the error response as described in <u>Section 7.5.5.2 "Error responses"</u> with the detailed status field set to "SPI Error" as defined in <u>Section 7.5.5.1 "Basic status field"</u>.

#### 7.5.5.4 SPI data output verification error

The device includes a function to verify the integrity of the data output to the MISO pin. The function compares the data transmitted on the MISO pin to the data intended to be transmitted. If any one bit doesn't match, a SPI MISO mismatch fault is detected and the MISO\_ERR flag in the DEVSTAT2 register is set.

If a valid sensor data request message is received during the SPI transfer with the MISO mismatch failure, the request is ignored and the device responds with the error response as described in <a href="Section 7.5.5.2" "Error responses" with the detailed status field set to "SPI Error" as defined in <a href="Section 7.5.5.1" "Basic status field" during the subsequent SPI message." The subsequent SPI message is received during the SPI transfer with the MISO mismatch failure, the request is ignored and the device responds with the error response as described in <a href="Section 7.5.5.2" "Error responses" with the detailed status field set to "SPI Error" as defined in <a href="Section 7.5.5.1" "Basic status field" during the subsequent SPI message." The subsequent SPI message is received during the SPI transfer with the MISO mismatch failure, the request is ignored and the device responds with the error response as described in <a href="Section 7.5.5.2" "Error responses" with the detailed status field set to "SPI Error" as defined in <a href="Section 7.5.5.1" "Error responses" with the detailed status field set to "SPI Error" as defined in <a href="Section 7.5.5.1" "Error responses" with the detailed status field set to "SPI Error" as defined in <a href="Section 7.5.5.1" "Error responses" with the detailed status field set to "SPI Error" as defined in <a href="Section 7.5.5.1" "Error responses" with the error responses with the error response as described in <a href="Section 7.5.5.1" "Error responses" with the error response as described in <a href="Section 7.5.5.1" "Error responses" with the error response as described in <a href="Section 7.5.5.1" "Error responses" with the error response as described in <a href="Section 7.5.5.1" "Error responses" with the error response as described in <a href="Section 7.5.5.1" "Error responses" with the error response as described in <a href="Section 7.5.5.1" "Error responses" with the error response as described in <a href="Section 7.5.5.1" "Error responses" with the error re

If a valid register write request message is received during the SPI transfer with the MISO mismatch failure, the register write is completed as requested, but the device responds with the error response as described in <a href="Section 7.5.5.2" "Section 7.5.5.2" "Error responses" with the detailed status field set to "SPI Error" as defined in <a href="Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Basic status field" during the subsequent SPI message." "Section 7.5.5.1" "Se

If a valid register read request message is received during the SPI transfer with the MISO mismatch failure, the register read is ignored and the device responds with the error response as described in <u>Section 7.5.5.2 "Error responses"</u> with the detailed status field set to "SPI Error" as defined in <u>Section 7.5.5.1 "Basic status field"</u>, during the subsequent SPI message.



## 7.5.6 SPI timing diagram



## 7.6 User-accessible data array

A user-accessible data array allows each device to be customized. The array consists of a one time programmable (OTP) factory-programmable block, an OTP user-programmable block, and read-only registers for data and device status. The OTP blocks incorporate independent data verification.

Table 32. User-accessible data — sensor specific information

| Address         | Register           | Туре | [1]           |                  |               | В               | it              |                |                 |          |
|-----------------|--------------------|------|---------------|------------------|---------------|-----------------|-----------------|----------------|-----------------|----------|
|                 |                    |      | 7             | 6                | 5             | 4               | 3               | 2              | 1               | 0        |
| General o       | device information |      |               |                  |               |                 |                 |                |                 | ,        |
| \$00            | COUNT              | R    |               |                  |               | COUN            | IT[7:0]         |                |                 |          |
| \$01            | DEVSTAT            | R    | DSP_ERR       | reserved         | COMM_ERR      | MEMTEMP_<br>ERR | SUPPLY_<br>ERR  | TESTMODE       | DEVRES          | DEVINIT  |
| \$02            | DEVSTAT1           | R    | VCCUV_<br>ERR | reserved         | VCCOV_<br>ERR | reserved        | INTREGA_<br>ERR | INTREG_<br>ERR | INTREGF_<br>ERR | CONT_ERR |
| \$03            | DEVSTAT2           | R    | F_OTP_ERR     | U_OTP_<br>ERR    | U_RW_ERR      | U_W_<br>ACTIVE  | reserved        | TEMP0_<br>ERR  | reserved        | reserved |
| \$04            | DEVSTAT3           | R    | MISO_ERR      | OSCTRAIN_<br>ERR | reserved      | reserved        | reserved        | reserved       | reserved        | reserved |
| \$05            | reserved           | R    |               |                  | '             | rese            | rved            |                |                 | '        |
| \$06 to<br>\$0D | reserved           | R    |               |                  |               | rese            | rved            |                |                 |          |
| \$0E            | TEMPERATURE        | R    |               |                  |               | TEM             | P[7:0]          |                |                 |          |
| \$0F            | reserved           | R    |               |                  |               | rese            | rved            |                |                 | _        |

| Address         | Register            | Type <sup>[</sup> | 1]       |           |             | В                | it               |           |              |           |
|-----------------|---------------------|-------------------|----------|-----------|-------------|------------------|------------------|-----------|--------------|-----------|
|                 |                     |                   | 7        | 6         | 5           | 4                | 3                | 2         | 1            | 0         |
| Commun          | ication information |                   |          |           |             |                  |                  |           |              |           |
| \$10            | DEVLOCK_WR          | R/W               | ENDINIT  | reserved  | reserved    | reserved         | SUP_<br>ERR_DIS  | reserved  | RESE         | T[1:0]    |
| \$11 to<br>\$13 | reserved            | R/W               |          |           |             | rese             | rved             |           |              |           |
| \$14            | UF_REGION_W         | R/W               |          | REGION_   | LOAD[3:0]   |                  | 0                | 0         | 0            | 0         |
| \$15            | UF_REGION_R         | R                 |          | REGION_A  | ACTIVE[3:0] |                  | 0                | 0         | 0            | 0         |
| \$16            | COMMTYPE            | UF2               | reserved | reserved  | reserved    | reserved         | reserved         | (         | COMMTYPE[2:0 | )]        |
| \$17 to<br>\$19 | reserved            | UF2               |          |           |             | rese             | rved             |           | _            |           |
| \$1A            | SOURCEID_0          | UF2               | SID0_EN  |           | reserved    |                  |                  | SOURCE    | EID_0[3:0]   |           |
| \$1B            | SOURCEID_1          | UF2               | SID1_EN  |           | reserved    |                  |                  | SOURCE    | EID_1[3:0]   |           |
| \$1C to<br>\$21 | reserved            | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$22            | TIMING_CFG          | UF2               |          | reserved  |             | OSCTRAIN_<br>SEL | CK_CAL_<br>RST   | reserved  | reserved     | CK_CAL_EN |
| \$23 to<br>\$3C | reserved            | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$3D            | SPI_CFG             | UF2               | reserved | DATASIZE  | SPI_CRC     | _LEN[1:0]        |                  | SPICROS   | SEED[3:0]    |           |
| \$3E            | WHO_AM_I            | UF2               |          |           |             | WHO_A            | M_I[7:0]         |           |              |           |
| \$3F            | I2C_ADDRESS         | UF2               |          |           |             | I2C_ADDI         | RESS[7:0]        |           |              |           |
| Sensor s        | pecific information |                   |          |           |             |                  |                  |           |              |           |
| \$40            | DSP_CFG_U1          | UF2               |          | LPF       | [3:0]       |                  | reserved         | reserved  | USER_R/      | ANGE[1:0] |
| \$41            | DSP_CFG_U2          | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$42            | DSP_CFG_U3          | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$43            | DSP_CFG_U4          | UF2               | reserved | reserved  | reserved    | reserved         | A_OUT            | INT_OUT   | reserved     | reserved  |
| \$44            | DSP_CFG_U5          | UF2               |          | ST_CT     | RL[3:0]     |                  | reserved         | reserved  | reserved     | reserved  |
| \$45            | INT_CFG             | UF2               | rese     | erved     | INT_F       | PS[1:0]          | INT_<br>POLARITY |           | reserved     |           |
| \$46            | P_INT_HI_L          | UF2               |          |           |             | P_INT_H          | HI_L[7:0]        |           |              |           |
| \$47            | P_INT_HI_H          | UF2               |          |           |             | P_INT_H          | HI_H[7:0]        |           |              |           |
| \$48            | P_INT_LO_L          | UF2               |          |           |             | P_INT_LC         | O_L[15:8]        |           |              |           |
| \$49            | P_INT_LO_H          | UF2               |          |           |             | P_INT_L          | O_H[7:0]         |           |              |           |
| \$4A            | reserved            | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$4B            | reserved            | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$4C            | P_CAL_ZERO_L        | UF2               |          |           |             | P_CAL_ZE         | RO_L[7:0]        |           |              |           |
| \$4D            | P_CAL_ZERO_H        | UF2               |          |           |             | P_CAL_ZEI        | RO_H[15:8]       |           |              |           |
| \$4E            | reserved            | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$4F to<br>\$5E | reserved            | UF2               |          |           |             | rese             | rved             |           |              |           |
| \$5F            | CRC_UF2             | F                 | LOCK_UF2 | 0         | 0           | 0                |                  | CRC_L     | JF2[3:0]     |           |
| \$60            | DSP_STAT            | R                 | reserved | PABS_HIGH | PABS_LOW    | reserved         | ST_<br>INCMPLT   | ST_ACTIVE | CM_ERROR     | ST_ERROR  |
| \$61            | DEVSTAT_<br>COPY    | R                 | DSP_ERR  | reserved  | COMM_ERR    | MEMTEMP_<br>ERR  | SUPPLY_<br>ERR   | TESTMODE  | DEVRES       | DEVINT    |
| \$62            | SNSDATA0_L          | R                 |          |           |             | SNSDAT           | A0_L[7:0]        |           |              |           |
| \$63            | SNSDATA0_H          | R                 |          |           |             | SNSDATA          | λ0_H[15:8]       |           |              |           |
| \$64            | SNSDATA1_L          | R                 |          |           |             | SNSDAT           | A1_L[7:0]        |           |              |           |
| \$65            | SNSDATA1_H          | R                 |          |           |             | SNSDATA          | 1_H[15:8]        |           |              |           |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

| Address                                                           | Register                                                                      | Type <sup>[</sup>                     | 1]           |               |              | E                                                   | Bit                                                                                 |          |          |          |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|--------------|---------------|--------------|-----------------------------------------------------|-------------------------------------------------------------------------------------|----------|----------|----------|
|                                                                   |                                                                               |                                       | 7            | 6             | 5            | 4                                                   | 3                                                                                   | 2        | 1        | 0        |
| \$66                                                              | SNSDATA0_<br>TIME0                                                            | R                                     |              |               |              | SNSDATA                                             | D_TIME[7:0]                                                                         |          |          |          |
| \$67                                                              | SNSDATA0_<br>TIME1                                                            | R                                     |              |               |              | SNSDATA                                             | _TIME[15:8]                                                                         |          |          |          |
| \$68                                                              | SNSDATA0_<br>TIME2                                                            | R                                     |              |               |              | SNSDATA0                                            | _TIME[23:16]                                                                        |          |          |          |
| \$69                                                              | SNSDATA0_<br>TIME3                                                            | R                                     |              |               |              | SNSDATA0                                            | _TIME[31:24]                                                                        |          |          |          |
| \$6A                                                              | SNSDATA0_<br>TIME4                                                            | R                                     |              |               |              | SNSDATA0                                            | _TIME[39:32]                                                                        |          |          |          |
| \$6B                                                              | SNSDATA0_<br>TIME5                                                            | R                                     |              |               |              | SNSDATA0                                            | _TIME[47:40]                                                                        |          |          |          |
| \$6C                                                              | P_MAX_L                                                                       | R                                     |              |               |              | P_MA                                                | X[7:0]                                                                              |          |          |          |
| \$6D                                                              | P_MAX_H                                                                       | R                                     |              |               |              | P_MA                                                | X[15:8]                                                                             |          |          |          |
| \$6E                                                              | P_MIN_L                                                                       | R                                     |              |               |              | P_MI                                                | N[7:0]                                                                              |          |          |          |
| \$6F                                                              | P_MIN_H                                                                       | R                                     |              |               |              | P_MII                                               | N[15:8]                                                                             |          |          |          |
| \$70 to<br>\$77                                                   | reserved                                                                      | R                                     |              |               |              | rese                                                | erved                                                                               |          |          |          |
| \$78                                                              | FRT0                                                                          | R                                     |              |               |              | FR1                                                 | [7:0]                                                                               |          |          |          |
| \$79                                                              | FRT1                                                                          | R                                     |              |               |              | FRT                                                 | [15:8]                                                                              |          |          |          |
| \$7A                                                              | FRT2                                                                          | R                                     |              |               |              | FRT[                                                | 23:16]                                                                              |          |          |          |
| \$7B                                                              | FRT3                                                                          | R                                     |              |               |              | FRT[                                                | 31:24]                                                                              |          |          |          |
| \$7C                                                              | FRT4                                                                          | R                                     |              |               |              | FRT[                                                | 39:32]                                                                              |          |          |          |
| \$7D                                                              | FRT5                                                                          | R                                     |              |               |              | FRT[                                                | 47:40]                                                                              |          |          |          |
| \$7E to<br>\$9F                                                   | reserved                                                                      | R                                     |              |               |              | rese                                                | erved                                                                               |          |          |          |
| Sensor S                                                          | pecific Information                                                           | n - User                              | Readable Reg | isters with O | ГР           |                                                     |                                                                                     |          |          |          |
| \$A0                                                              | DSP_CFG_F                                                                     | F                                     |              | DEV_RA        | ANGE[3:0]    |                                                     | reserved                                                                            | reserved | reserved | reserved |
| \$A1 to<br>\$AE                                                   | reserved                                                                      | F                                     |              |               |              | rese                                                | erved                                                                               |          |          |          |
| \$AF                                                              | CRC_F_A                                                                       | F                                     | LOCK_F_A     | RE            | GA_BLOCKID[  | 2:0]                                                |                                                                                     | CRC_F    | _A[3:0]  |          |
| \$B0 to<br>\$BE                                                   | reserved                                                                      | F                                     |              |               |              |                                                     |                                                                                     |          |          |          |
| \$BF                                                              |                                                                               |                                       |              |               |              | rese                                                | erved                                                                               |          |          |          |
| ·-·                                                               | CRC_F_B                                                                       | F                                     | LOCK_F_B     | RE            | EGB_BLOCKID[ |                                                     | erved                                                                               | CRC_F    | E_B[3:0] | _        |
|                                                                   | CRC_F_B                                                                       | F                                     | LOCK_F_B     | RE            | EGB_BLOCKID[ |                                                     | erved                                                                               | CRC_F    | F_B[3:0] |          |
|                                                                   |                                                                               | F                                     | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]                                                | EID[7:0]                                                                            | CRC_f    | F_B[3:0] |          |
| Traceabil                                                         | lity Information                                                              |                                       | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]<br>ICTYP                                       |                                                                                     | CRC_F    | F_B[3:0] |          |
| Traceabil                                                         | lity Information                                                              | F                                     | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP  ICRE\                                  | EID[7:0]                                                                            | CRC_f    | =_B[3:0] |          |
| Traceabil<br>\$C0<br>\$C1                                         | ICTYPEID ICREVID                                                              | F<br>F                                | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP  ICRE\ ICMFC                            | EID[7:0]<br>/ID[7:0]                                                                | CRC_F    | F_B[3:0] |          |
| Traceabil<br>\$C0<br>\$C1<br>\$C2<br>\$C3                         | ICTYPEID ICREVID ICMFGID                                                      | F<br>F                                | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP  ICRE\ ICMFC  rese                      | EID[7:0]<br>/ID[7:0]<br>BID[7:0]                                                    | CRC_F    | F_B[3:0] |          |
| Traceabil<br>\$C0<br>\$C1<br>\$C2                                 | ICTYPEID ICREVID ICMFGID reserved                                             | F<br>F<br>F                           | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP  ICRE\ ICMFC  rese                      | EID[7:0]<br>/ID[7:0]<br>BID[7:0]<br>erved                                           | CRC_f    | F_B[3:0] |          |
| Traceabil<br>\$C0<br>\$C1<br>\$C2<br>\$C3<br>\$C4                 | ICTYPEID ICREVID ICMFGID reserved PN0                                         | F<br>F<br>F                           | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP  ICRE  ICMFC  rese  PNC                 | EID[7:0] /ID[7:0] BID[7:0] erved 0[7:0]                                             | CRC_F    | F_B[3:0] |          |
| Traceabil<br>\$C0<br>\$C1<br>\$C2<br>\$C3<br>\$C4                 | Icty Information ICTYPEID ICREVID ICMFGID reserved PN0 PN1                    | F<br>F<br>F<br>F                      | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP ICRE\ ICMFC rese PNC PN1                | EID[7:0] /ID[7:0] BID[7:0] erved D[7:0]                                             | CRC_F    | F_B[3:0] |          |
| Traceabil<br>\$C0<br>\$C1<br>\$C2<br>\$C3<br>\$C4<br>\$C5<br>\$C6 | Icty Information ICTYPEID ICREVID ICMFGID reserved PN0 PN1 SN0                | F F F F F                             | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP ICRE\ ICMFC  rese PNC PN1 SN            | EID[7:0] /ID[7:0] GID[7:0] erved 0[7:0] [7:0]                                       | CRC_F    | F_B[3:0] |          |
| Traceabil \$C0 \$C1 \$C2 \$C3 \$C4 \$C5 \$C6 \$C7 \$C8            | IctyPeID ICREVID ICMFGID reserved PN0 PN1 SN0 SN1                             | F<br>F<br>F<br>F<br>F                 | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP ICREV ICMFC  PNC PN1 SN SN[             | EID[7:0] /ID[7:0] SID[7:0] erved D[7:0] [7:0] [7:0] [7:0]                           | CRC_F    | F_B[3:0] |          |
| Traceabil \$C0 \$C1 \$C2 \$C3 \$C4 \$C5 \$C6 \$C7                 | Icty Information ICTYPEID ICREVID ICMFGID reserved PN0 PN1 SN0 SN1 SN2        | F F F F F F F F F F F F F F F         | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP ICRE\ ICMFC rese PNC PN1 SN SN[2 SN[2   | EID[7:0]  VID[7:0]  EID[7:0]  Erved  D[7:0]  [7:0]  [7:0]  15:8]                    | CRC_F    | F_B[3:0] |          |
| Traceabil \$C0 \$C1 \$C2 \$C3 \$C4 \$C5 \$C6 \$C7 \$C8            | Icty Information ICTYPEID ICREVID ICMFGID reserved PN0 PN1 SN0 SN1 SN2 SN3    | F F F F F F F F                       | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP ICRE\ ICMFC  PNC PN1 SN SN[ SN[2 SN[3   | EID[7:0] /ID[7:0] GID[7:0] GID[7:0] GID[7:0] [7:0] [7:0] [7:0] 15:8] 23:16]         | CRC_F    | F_B[3:0] |          |
| Traceabil \$C0 \$C1 \$C2 \$C3 \$C4 \$C5 \$C6 \$C7 \$C8 \$C9 \$CA  | Ity Information ICTYPEID ICREVID ICMFGID reserved PN0 PN1 SN0 SN1 SN2 SN3 SN4 | F F F F F F F F F F F F F F F F F F F | LOCK_F_B     | RE            | EGB_BLOCKID[ | 2:0]  ICTYP ICREV ICMFC  PNC PNC SN SN[2 SN[3 ASICW | EID[7:0] //ID[7:0] SID[7:0] SID[7:0] SID[7:0] [7:0] [7:0] [7:0] 15:8] S3:16] S1:24] | CRC_F    | F_B[3:0] |          |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

| Address         | Register    | Type | [1]      |    |             | E      | Bit        |       |          |   |
|-----------------|-------------|------|----------|----|-------------|--------|------------|-------|----------|---|
|                 |             |      | 7        | 6  | 5           | 4      | 3          | 2     | 1        | 0 |
| \$CE            | reserved    | F    |          |    |             | rese   | erved      |       | '        |   |
| \$CF            | CRC_F_C     | F    | LOCK_F_C | RE | GC_BLOCKID[ | 2:0]   |            | CRC_F | C[3:0]   |   |
| \$D0            | ASICWLOT_L  | F    |          |    |             | ASICWL | OT_L[7:0]  |       |          | _ |
| \$D1            | ASICWLOT_H  | F    |          |    |             | ASICWL | OT_H[7:0]  |       |          |   |
| \$D2            | TRNS1WFR_X  | F    |          |    |             | TRNS1W | FR_X[7:0]  |       |          |   |
| \$D3            | TRNS1WFR_Y  | F    |          |    |             | TRNS1W | FR_Y[7:0]  |       |          | _ |
| \$D4            | TRNS1LOT_L  | F    |          |    |             | TRNS1L | OT_L[7:0]  |       |          | _ |
| \$D5            | TRNS1LOT_H  | F    |          |    |             | TRNS1L | OT_H[7:0]  |       |          |   |
| \$D6 to<br>\$DE | reserved    | F    |          |    |             | rese   | erved      |       |          |   |
| \$DF            | CRC_F_D     | F    | LOCK_F_D | RE | GD_BLOCKID[ | 2:0]   |            | CRC_F | _D[3:0]  |   |
| \$E0            | USERDATA_0  | UF2  |          |    |             | USERDA | TA_0[7:0]  |       |          |   |
| \$E1            | USERDATA_1  | UF2  |          |    |             | USERDA | TA_1[7:0]  |       |          |   |
| \$E2            | USERDATA_2  | UF2  |          |    |             | USERDA | TA_2[7:0]  |       |          |   |
| \$E3            | USERDATA_3  | UF2  |          |    |             | USERDA | TA_3[7:0]  |       |          |   |
| \$E4            | USERDATA_4  | UF2  |          |    |             | USERDA | TA_4[7:0]  |       |          |   |
| \$E5            | USERDATA_5  | UF2  |          |    |             | USERDA | TA_5[7:0]  |       |          |   |
| \$E6            | USERDATA_6  | UF2  |          |    |             | USERDA | TA_6[7:0]  |       |          |   |
| \$E7            | USERDATA_7  | UF2  |          |    |             | USERDA | TA_7[7:0]  |       |          |   |
| \$E8            | USERDATA_8  | UF2  |          |    |             | USERDA | TA_8[7:0]  |       |          |   |
| \$E9            | USERDATA_9  | UF2  |          |    |             | USERDA | TA_9[7:0]  |       |          |   |
| \$EA            | USERDATA_A  | UF2  |          |    |             | USERDA | TA_A[7:0]  |       |          |   |
| \$EB            | USERDATA_B  | UF2  |          |    |             | USERDA | TA_B[7:0]  |       |          |   |
| \$EC            | USERDATA_C  | UF2  |          |    |             | USERDA | TA_C[7:0]  |       |          |   |
| \$ED            | USERDATA_D  | UF2  |          |    |             | USERDA | .TA_D[7:0] |       |          |   |
| \$EE            | USERDATA_E  | UF2  |          |    |             | USERDA | TA_E[7:0]  |       |          |   |
| \$EF            | CRC_UF0     | F    | LOCK_UF0 | RE | GE_BLOCKID[ | 2:0]   |            | CRC_L | JF0[3:0] |   |
| \$F0            | USERDATA_10 | UF1  |          |    |             | USERDA | TA_10[7:0] |       |          |   |
| \$F1            | USERDATA_11 | UF1  |          |    |             | USERDA | TA_11[7:0] |       |          |   |
| \$F2            | USERDATA_12 | UF1  |          |    |             | USERDA | TA_12[7:0] |       |          |   |
| \$F3            | USERDATA_13 | UF1  |          |    |             | USERDA | TA_13[7:0] |       |          |   |
| \$F4            | USERDATA_14 | UF1  |          |    |             | USERDA | TA_14[7:0] |       |          |   |
| \$F5            | USERDATA_15 | UF1  |          |    |             | USERDA | TA_15[7:0] |       |          |   |
| \$F6            | USERDATA_16 | UF1  |          |    |             | USERDA | TA_16[7:0] |       |          |   |
| \$F7            | USERDATA_17 | UF1  |          |    |             | USERDA | TA_17[7:0] |       |          |   |
| \$F8            | USERDATA_18 | UF1  |          |    |             | USERDA | TA_18[7:0] |       |          |   |
| \$F9            | USERDATA_19 | UF1  |          |    |             | USERDA | TA_19[7:0] |       |          |   |
| \$FA            | USERDATA_1A | UF1  |          |    |             | USERDA | TA_1A[7:0] |       |          |   |
| \$FB            | USERDATA_1B | UF1  |          |    |             |        | TA_1B[7:0] |       |          | _ |
| \$FC            | USERDATA_1C | UF1  |          |    |             | USERDA | TA_1C[7:0] |       |          |   |
| \$FD            | USERDATA_1D | UF1  |          |    |             | USERDA | ΓA_1D[7:0] |       |          |   |
| \$FE            | USERDATA_1E | UF1  |          |    |             | USERDA | TA_1E[7:0] |       |          |   |
| \$FF            | CRC_UF1     | F    | LOCK_UF1 | RE | GF_BLOCKID[ | 2:0]   |            | CRC_L | JF1[3:0] |   |

#### [1] Memory type codes

R — Readable register with no OTP

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

F — User readable register with OTP

UF2 — One time user programmable OTP location region 2

## 7.7 Register information

## 7.7.1 COUNT - rolling counter register (address 00h)

The count register is a read-only register that provides the current value of a free-running 8-bit counter derived from the primary oscillator. A 10-bit prescaler divides the primary oscillator frequency by 1000. Thus, the value in the register increases by one count every  $100 \, \mu s$  and the counter rolls over every  $25.6 \, ms$ .

Table 33. COUNT - rolling counter register (address 00h) bit allocation

| Bit    | 7 | 6          | 5 | 4 | 3 | 2 | 1 | 0 |
|--------|---|------------|---|---|---|---|---|---|
| Symbol |   | COUNT[7:0] |   |   |   |   |   |   |
| Reset  | 0 | 0          | 0 | 0 | 0 | 0 | 0 | 0 |
| Access | R | R          | R | R | R | R | R | R |

#### 7.7.2 Device status registers

The device status registers are read-only registers that contain device status information. These registers are readable in SPI or  $I^2C$  mode.

#### 7.7.2.1 DEVSTAT - device status register (address 01h)

Table 34. DEVSTAT - device status register (address 01h) bit allocation

| Bit    | 7       | 6        | 5            | 4               | 3              | 2            | 1      | 0       |
|--------|---------|----------|--------------|-----------------|----------------|--------------|--------|---------|
| Symbol | DSP_ERR | reserved | COMM_<br>ERR | MEMTEMP_<br>ERR | SUPPLY_<br>ERR | TEST<br>MODE | DEVRES | DEVINIT |
| Reset  | 1       | reserved | 0            | 0               | х              | 0            | 1      | 1       |
| Access | R       | R        | R            | R               | R              | R            | R      | R       |

Table 35. DEVSTAT - device status register (address 01h) bit description

| Bit | Symbol      | Description                                                                                                                                                                                                    |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | DSP_ERR     | The DSP error flag is set if a DSP specific error is present in the pressure signal DSP:  DSP_ERR = DSP_STAT[PABS_HIGH]   DSP_STAT[PABS_LOW]   DSP_STAT[ST_ INCMPLT]   DSP_STAT[CM_ERROR]   DSP_STAT[ST_ERROR] |
| 5   | COMM_ERR    | The communication error flag is set if any bit in DEVSTAT3 is set:  COMM_ERR = MISO_ERR                                                                                                                        |
| 4   | MEMTEMP_ERR | The memory error flag is set if any bit in DEVSTAT2 is set:  MEMTEMP_ERR = F_OTP_ERR   U_OTP_ERR   U_RW_ERR   U_W_ACTIVE   TEMP0_ERR                                                                           |
| 3   | SUPPLY_ERR  | The supply error flag is set if any bit in DEVSTAT1 is set:  SUPPLY_ERR = VCCUV_ERR   VCCOV_ER   INTREG_ERR   INTREGA_ERR   INTREGF_ERR                                                                        |

| Bit | Symbol   | Description                                                                                                                                                                                                                                                                    |
|-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | TESTMODE | The test mode bit is set if the device is in test mode. The TESTMODE bit can be cleared by a test mode operation or by a power cycle.  0 — Test mode is not active  1 — Test mode is active                                                                                    |
| 1   | DEVRES   | The device reset bit is set following a device reset. This error is cleared by a read of the DEVSTAT register through any communication interface or on a data transmission that includes the error in the status field.  0 — Normal operation  1 — Device reset occurred      |
| 0   | DEVINIT  | The device initialization bit is set following a device reset. The bit is cleared once sensor data is valid for read through one of the device communication interfaces (t <sub>POR_DataValid</sub> ). <b>0</b> — Normal operation <b>1</b> — Device initialization in process |

## 7.7.2.2 DEVSTAT1 - device status register (address 02h)

#### Table 36. DEVSTAT1 - device status register (address 02h) bit allocation

|        |               | Ĭ        | <u> </u>      |          |                 |                | T .             |          |
|--------|---------------|----------|---------------|----------|-----------------|----------------|-----------------|----------|
| Bit    | 7             | 6        | 5             | 4        | 3               | 2              | 1               | 0        |
| Symbol | VCCUV_<br>ERR | reserved | VCCOV_<br>ERR | reserved | INTREGA_<br>ERR | INTREG_<br>ERR | INTREGF_<br>ERR | CONT_ERR |
| Reset  | х             | х        | х             | х        | x               | х              | х               | 0        |
| Access | R             | R        | R             | R        | R               | R              | R               | R        |

#### Table 37. DEVSTAT1 - device status register (address 02h) bit description

| Bit | Symbol      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | VCCUV_ERR   | The $V_{CC}$ undervoltage error bit is set if the $V_{CC}$ voltage falls below the voltage specified in Table 106. See Section 7.1 for details on the $V_{CC}$ undervoltage monitor. This bit is cleared once sensor data is valid for read through one of the device communication interfaces ( $t_{POR\_DataValid}$ ).  0 — No error detected 1 — $V_{CC}$ voltage low                                                                                                                                             |
| 5   | VCCOV_ERR   | The $V_{CC}$ overvoltage error bit is set if the $V_{CC}$ voltage rises above the voltage specified in Table 106. See Section 7.1 for details on the $V_{CC}$ overvoltage monitor. A common timer is used for all error bits in the DEVSTAT1 register. If any supply error is present, the timer is reset to $t_{UVOV\_RCV}$ . This bit is cleared once sensor data is valid for read through one of the device communication interfaces ( $t_{POR\_DataValid}$ ).  0 — No error detected  1 — $V_{CC}$ voltage high |
| 3   | INTREGA_ERR | The internal analog regulator voltage out-of-range error bit is set if the internal analog regulator voltage falls outside of expected limits. This bit is cleared once sensor data is valid for read through one of the device communication interfaces (tpOR_DataValid).  0 — No error detected  1 — Internal analog regulator voltage out of range                                                                                                                                                                |

| Bit | Symbol      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | INTREG_ERR  | The internal digital regulator voltage out-of-range error bit is set if the internal digital regulator voltage falls outside of expected limits. This bit is cleared once sensor data is valid for read through one of the device communication interfaces (t <sub>POR_DataValid</sub> ).  0 — No error detected  1 — Internal digital regulator voltage out of range                                                                                                                                                                                                                         |
| 1   | INTREGF_ERR | The internal OTP regulator voltage out-of-range error bit is set if the internal OTP regulator voltage falls outside of expected limits. This bit is cleared once sensor data is valid for read through one of the device communication interfaces (t <sub>POR_DataValid</sub> ).  0 — No error detected  1 — Internal OTP regulator voltage out of range                                                                                                                                                                                                                                     |
| 0   | CONT_ERR    | The continuity monitor passes a low current through a connection around the perimeter of the device and monitors the continuity of the connection. The error bit is set if a discontinuity is detected in the connection. A common timer is used for all error bits in the DEVSTAT1 register. If any supply error is present, the timer is reset to t <sub>UVOV_RCV</sub> . This bit is cleared based on the state of the SUP_ERR_DIS bit in the DEVLOCK_WR register as shown in Section 7.7.4.  0 — No error detected  1 — Error detected in the continuity of the edge seal monitor circuit |

## 7.7.2.3 DEVSTAT2 - device status register (address 03h)

Table 38. DEVSTAT2 - device status register (address 03h) bit allocation

| . 45.0 00. |               | aorioo otatat | rogiotoi (aaa |                | anodation |               |          |          |
|------------|---------------|---------------|---------------|----------------|-----------|---------------|----------|----------|
| Bit        | 7             | 6             | 5             | 4              | 3         | 2             | 1        | 0        |
| Symbol     | F_OTP_<br>ERR | U_OTP_<br>ERR | U_RW_ERR      | U_W_<br>ACTIVE | reserved  | TEMP0_<br>ERR | reserved | reserved |
| Reset      | 0             | 0             | 0             | 0              | reserved  | 0             | reserved | reserved |
| Access     | R             | R             | R             | R              | R         | R             | R        | R        |

Table 39. DEVSTAT2 - device status register (address 03h) bit description

| Bit | Symbol    | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | F_OTP_ERR | The NXP factory OTP array error bit is set if a fault is detected in the factory OTP array. This error is cleared by a read of the DEVSTAT2 register through any communication interface or on a data transmission that includes the error in the status field.  0 — No error detected  1 — Error detected in the NXP factory OTP array                                                                                                                                                                                                                          |
| 6   | U_OTP_ERR | The user OTP array error bit is set if a fault is detected in the user OTP array. This error is cleared by a read of the DEVSTAT2 register through any communication interface or on a data transmission that includes the error in the status field.  0 — No error detected  1 — Error detected in the user OTP array                                                                                                                                                                                                                                           |
| 5   | U_RW_ERR  | When ENDINIT is set, an error detection is enabled for all user writable registers. The error detection code is continuously calculated on the user writable registers and verified against a previously calculated error detection code. If a mismatch is detected in the error detection, the U_RW_ERR bit is set. This error is cleared by a read of the DEVSTAT2 register through any communication interface or on a data transmission that includes the error in the status field.  0 — No error detected  1 — Error detected in the user read/write array |

| Bit | Symbol     | Description                                                                                                                                                                                                                                                                                                                                               |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4   | U_W_ACTIVE | The user OTP write in process status bit is set if a user initiated write to OTP is currently in process. The U_W_ACTIVE bit is automatically cleared once the write to OTP is complete.  0 — No OTP write in process  1 — OTP write in process                                                                                                           |
| 2   | TEMP0_ERR  | The temperature error bit is set if an overtemperature or undertemperature condition exists. This error is cleared by a read of the DEVSTAT2 register through any communication interface or on a data transmission that includes the error in the status field.  0 — No error detected  1 — Overtemperature or undertemperature error condition detected |

#### 7.7.2.4 DEVSTAT3 - device status register (address 04h)

#### Table 40. DEVSTAT3 - device status register (address 04h) bit allocation

| Bit    | 7        | 6                | 5        | 4        | 3        | 2        | 1        | 0        |
|--------|----------|------------------|----------|----------|----------|----------|----------|----------|
| Symbol | MISO_ERR | OSCTRAIN_<br>ERR | reserved | reserved | reserved | reserved | reserved | reserved |
| Reset  | 0        | 0                | reserved | reserved | reserved | reserved | reserved | reserved |
| Access | R        | R                | R        | R        | R        | R        | R        | R        |

Table 41. DEVSTAT3 - device status register (address 04h) bit description

| Bit | Symbol       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | MISO_ERR     | In SPI mode, the MISO data mismatch flag is set when a MISO Data mismatch fault occurs. The MISO_ERROR bit is cleared by a read of the DEVSTAT3 register through any communication interface, or by a status transmission including the error status through the SPI.  0 — No error detected  1 — MISO data mismatch                                                                                                                             |
| 6   | OSCTRAIN_ERR | The oscillator training error bit is set if an error detected in either the oscillator training settings, or the master communication timing. Once the error condition is corrected, the OSCTRAIN_ERR bit is cleared after a read of the OSCTRAIN_ERR bit through any communication interface, or by a status transmission including the error status through any communication interface.  0 — No error detected  1 — Oscillator training error |

### 7.7.3 TEMPERATURE - temperature register (address 0Eh)

The temperature register is a read-only register that provides a temperature value for the IC. The temperature value is specified in the temperature sensor signal chain section of <u>Table 106</u>.

**Note:** The device is only guaranteed to operate within the temperature limits specified in Section 10 "Static characteristics".

Table 42. TEMPERATURE - temperature register (address 0Eh) bit allocation

| Bit    | 7 | 6         | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |  |
|--------|---|-----------|---|---|---|---|---|---|--|--|--|--|--|
| Symbol |   | TEMP[7:0] |   |   |   |   |   |   |  |  |  |  |  |
| Reset  | 0 | 0         | 0 | 0 | 0 | 0 | 0 | 0 |  |  |  |  |  |
| Access | R | R         | R | R | R | R | R | R |  |  |  |  |  |

#### 7.7.4 DEVLOCK\_WR - lock register writes register (address 10h)

The lock register writes register is a read/write register that contains the ENDINIT bit and reset control bits.

Table 43. DEVLOCK\_WR - lock register writes register (address 10h) bit allocation

| Bit             | 7       | 6        | 5        | 4        | 3           | 2        | 1          | 0   |
|-----------------|---------|----------|----------|----------|-------------|----------|------------|-----|
| Symbol          | ENDINIT | reserved | reserved | reserved | SUP_ERR_DIS | reserved | RESET[1:0] |     |
| Factory default | 0       | 0        | 0        | 0        | 0           | 0        | 0          | 0   |
| Access          | R/W     | R/W      | R/W      | R/W      | R/W         | R/W      | R/W        | R/W |

Table 44. DEVLOCK\_WR - lock register writes register (address 10h) bit description

| Bit    | Symbol      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7      | ENDINIT     | The ENDINIT bit is a control bit used to indicate that the user has completed all device and system level initialization tests. Once the ENDINIT bit is set, writes to all writable register bits are inhibited except for the DEVLOCK_WR register. Once set, the ENDINIT bit can only be cleared by a device reset.  When ENDINIT is set, the following occurs:  • An error detection is enabled for all user writable registers. The error detection code is continuously calculated on the user writable registers and verified against a previously calculated error detection code.  • Self-test is disabled and inhibited.  • Register writes are inhibited with the exception of the RESET[1:0] bits in the DEVLOCK WR |
|        |             | register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3      | SUP_ERR_DIS | The supply error disable bit allows the user to disable reporting of the supply errors in the SPI status fields.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1 to 0 | RESET[1:0]  | To reset the device, three consecutive register write operations must be performed in the order shown in <u>Table 45</u> , or the device will not reset.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        |             | The response to a register write returns the new register value, including the values written to the RESET[1:0] bits. After the third register write command, the device initiates a reset and thus does not transmit an acknowledge. The response to a register read returns '00' for RESET[1:0] and terminates the reset sequence. The reset control bits are not included in the read/write array error detection.                                                                                                                                                                                                                                                                                                         |

Table 45. Device reset command sequence

| Register write to DEVLOCK_WR | RESET[0] | RESET[1] | Effect       |
|------------------------------|----------|----------|--------------|
| Register write 1             | 0        | 0        | No effect    |
| Register write 2             | 1        | 1        | No effect    |
| Register write 3             | 0        | 1        | Device RESET |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

# 7.7.5 UF\_REGION\_W, UF\_REGION\_R - UF region selection registers (address 14h, 15h)

The UF region load register is a user read/write register that contains the control bits for the UF0 and UF1 regions to be accessed. This register is included in the user read/write array error detection. The UF region active register is a read only register that contains the status bits for the UF0 and UF1 regions to be accessed. This register is included in the user read/write array error detection.

The UF\_REGION\_W register is readable and writable in SPI mode or I<sup>2</sup>C mode. The UF REGION R register is readable in SPI mode or I<sup>2</sup>C mode.

Table 46. UF\_REGION\_W - UF region selection register (address 14h) bit allocation

| Bit             | 7   | 6        | 5         | 4   | 3   | 2   | 1   | 0   |
|-----------------|-----|----------|-----------|-----|-----|-----|-----|-----|
| Symbol          |     | REGION_I | LOAD[3:0] |     | 0   | 0   | 0   | 0   |
| Factory default | 1   | 1        | 1         | 0   | 0   | 0   | 0   | 0   |
| Access          | R/W | R/W      | R/W       | R/W | R/W | R/W | R/W | R/W |

Table 47. UF\_REGION\_R - UF region selection register (address 15h) bit allocation

| Bit             | 7 | 6        | 5           | 4 | 3 | 2 | 1 | 0 |
|-----------------|---|----------|-------------|---|---|---|---|---|
| Symbol          |   | REGION_A | .CTIVE[3:0] |   | 0 | 0 | 0 | 0 |
| Factory default | 1 | 1        | 1           | 0 | 0 | 0 | 0 | 0 |
| Access          | R | R        | R           | R | R | R | R | R |

The user OTP regions UF0, UF1 and F share a block of 16 registers. Prior to reading the registers via any communication interface, the user must ensure that the desired OTP registers are loaded into the readable registers. Below is the necessary procedure to ensure proper reading of the UF0, UF1 and F registers.

1. Write the desired address range to be read to the REGION\_LOAD[3:0] bits in the UF\_REGION\_W register using one of the communication interfaces available via the COMMTYPE register.

Table 48. REGION\_LOAD Bit Definitions

| RE | GION_I            | _OAD[3 | 3:0] | OTP register addresses loaded into the readable registers |  |  |  |  |  |
|----|-------------------|--------|------|-----------------------------------------------------------|--|--|--|--|--|
| 0  | 0                 | 0      | 0    | not applicable                                            |  |  |  |  |  |
| 0  | 0                 | 0      | 1    | not applicable                                            |  |  |  |  |  |
| 00 | 0010 through 1001 |        | 01   | reserved                                                  |  |  |  |  |  |
| 1  | 0                 | 1      | 0    | Address Range \$A0 through \$AF                           |  |  |  |  |  |
| 1  | 0                 | 1      | 1    | Address Range \$B0 through \$BF                           |  |  |  |  |  |
| 1  | 1                 | 0      | 0    | Address Range \$C0 through \$CF                           |  |  |  |  |  |
| 1  | 1                 | 0      | 1    | Address Range \$D0 through \$DF                           |  |  |  |  |  |
| 1  | 1                 | 1      | 0    | Address Range \$E0 through \$EF                           |  |  |  |  |  |
| 1  | 1                 | 1      | 1    | Address Range \$F0 through \$FF                           |  |  |  |  |  |

2. Add a delay (Refer to appropriate Application Note for specific communication protocol for delay values)

FXPS7115D4

3. Optional: Execute a register read of the UF\_REGION\_R register and confirm the REGION\_ACTIVE[3:0] bits match the values written to the REGION\_LOAD[3:0] bits in the UF\_REGION\_W register.

Table 49. REGION\_ACTIVE Bit Definitions

| Table 40. REGION_ACTIVE By Bollintone |                   |        |      |                                                                       |  |  |  |  |  |  |
|---------------------------------------|-------------------|--------|------|-----------------------------------------------------------------------|--|--|--|--|--|--|
| REC                                   | SION_A            | CTIVE[ | 3:0] | OTP register addresses loaded into the readable registers             |  |  |  |  |  |  |
| 0                                     | 0                 | 0      | 0    | Load of OTP registers is in process                                   |  |  |  |  |  |  |
| 0                                     | 0                 | 0      | 1    | The contents of the shared registers has been over-written I the user |  |  |  |  |  |  |
| 00                                    | 0010 through 1001 |        | 01   | not applicable                                                        |  |  |  |  |  |  |
| 1                                     | 0                 | 1      | 0    | Address Range \$A0 through \$AF                                       |  |  |  |  |  |  |
| 1                                     | 0                 | 1      | 1    | Address Range \$B0 through \$BF                                       |  |  |  |  |  |  |
| 1                                     | 1                 | 0      | 0    | Address Range \$C0 through \$CF                                       |  |  |  |  |  |  |
| 1                                     | 1                 | 0      | 1    | Address Range \$D0 through \$DF                                       |  |  |  |  |  |  |
| 1                                     | 1                 | 1      | 0    | Address Range \$E0 through \$EF                                       |  |  |  |  |  |  |
| 1                                     | 1                 | 1      | 1    | Address Range \$F0 through \$FF                                       |  |  |  |  |  |  |

- 4. Execute a Register Read of the desired registers from the UF0, UF1 or F register section. Complete all desired Register Reads of the selected UF Region.
- 5. Repeat steps 1 through 4 for the next desired UF region to read.

#### Notes:

- The user must take care to ensure that the desired registers are addressed. For example, if the REGION\_LOAD bits are set to Ah and the user executes a read of address \$C2, the contents of registers \$A2 will be transmitted. No error detection is included other than a read of the REGION ACTIVE bits.
- For COMMTYPE options with multiple protocol options (COMMTYPE = '000' or '001'), no error detection is included other than a read of the REGION\_ACTIVE bits. The user must take care to ensure that the REGION\_LOAD, bits are not inadvertently changed by an alternative protocol while executing register reads.
- In SPI and I<sup>2</sup>C modes, once the ENDINIT bit is set, writes to registers other than the RESET[1:0] bits are inhibited. For this reason, reads of the UF0, UF1 and F registers will only be possible for the region selected by the REGION\_ACTIVE bits at the time ENDINIT is set.

#### 7.7.6 COMMTYPE - communication type register (address 16h)

When writing to this register, care must be taken to prevent from inadvertently disabling the desired communication mode. Communication mode register value changes, that disable a protocol, including writes to OTP, will not take effect until a device reset occurs to prevent disabling a necessary communication method.

Table 50. COMMTYPE - communication type register (address 16h) bit allocation

| Bit    | 7        | 6        | 5        | 4        | 3        | 2             | 1   | 0   |  |
|--------|----------|----------|----------|----------|----------|---------------|-----|-----|--|
| Symbol | reserved | reserved | reserved | reserved | reserved | COMMTYPE[2:0] |     |     |  |
| Access | R/W      | R/W      | R/W      | R/W      | R/W      | R/W           | R/W | R/W |  |
| Reset  | 0        | 0        | 0        | 0        | 0        | 0             | 0   | 0   |  |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

Table 51. COMMTYPE - communication type register (address 16h) bit description

| Bit    | Symbol        | Descri | ption                                          |  |  |  |  |  |
|--------|---------------|--------|------------------------------------------------|--|--|--|--|--|
| 2 to 0 | COMMTYPE[2:0} | Comm   | Communication protocol selection               |  |  |  |  |  |
|        |               | 000    | 32-bit SPI (no internal self test, debug mode) |  |  |  |  |  |
|        |               | 001    | 32-bit SPI (with start up internal self test)  |  |  |  |  |  |
|        |               | 010    | 32-bit SPI (no internal self test, debug mode) |  |  |  |  |  |
|        |               | 011    | reserved                                       |  |  |  |  |  |
|        |               | 100    | 32-bit SPI (no internal self test, debug mode) |  |  |  |  |  |
|        |               | 101    | reserved                                       |  |  |  |  |  |
|        |               |        | I <sup>2</sup> C (pin 3 acts as an Interrupt)  |  |  |  |  |  |
|        |               | 111    | I <sup>2</sup> C (pin 3 acts as an interrupt)  |  |  |  |  |  |

#### 7.7.7 SOURCEID\_x - source identification registers (address 1Ah, 1Bh)

The source identification registers are user programmed read/write registers that contain the source identification information used in SPI Mode. These registers are included in the read/write array error detection. These registers are readable and writable in SPI mode or I<sup>2</sup>C mode.

Table 52. SOURCEID\_0 - source identification register (address 1Ah) bit allocation

| Bit             | 7       | 6        | 5        | 4        | 3               | 2   | 1   | 0   |  |
|-----------------|---------|----------|----------|----------|-----------------|-----|-----|-----|--|
| Symbol          | SID0_EN | reserved | reserved | reserved | SOURCEID_0[3:0] |     |     |     |  |
| Factory default | 0       | 0        | 0        | 0        | 0               | 0   | 0   | 0   |  |
| Access          | R/W     | R/W      | R/W      | R/W      | R/W             | R/W | R/W | R/W |  |

Table 53. SOURCEID\_1 - source identification register (address 1Bh) bit allocation

| Bit             | 7       | 6        | 5        | 4        | 3               | 2   | 1   | 0   |
|-----------------|---------|----------|----------|----------|-----------------|-----|-----|-----|
| Symbol          | SID1_EN | reserved | reserved | reserved | SOURCEID_1[3:0] |     |     |     |
| Factory default | 0       | 0        | 0        | 0        | 0               | 0   | 0   | 0   |
| Access          | R/W     | R/W      | R/W      | R/W      | R/W             | R/W | R/W | R/W |

#### 7.7.8 TIMING\_CFG - communication timing register (address 22h)

The communication timing configuration register is a user programmed read/write register that contains user specific configuration information for protocol timing. This register is included in the read/write array error detection. This register is readable and writable in SPI mode or I<sup>2</sup>C mode.

Table 54. TIMING\_CFG - communication timing register (address 22h) bit allocation

| Bit             | 7        | 6   | 5   | 4                | 3              | 2        | 1        | 0         |
|-----------------|----------|-----|-----|------------------|----------------|----------|----------|-----------|
| Symbol          | reserved |     |     | OSCTRAIN_<br>SEL | CK_CAL_<br>RST | reserved | reserved | CK_CAL_EN |
| Factory default | 0        | 0   | 0   | 0                | 0              | 0        | 0        | 0         |
| Access          | R/W      | R/W | R/W | R/W              | R/W            | R/W      | R/W      | R/W       |

FXPS7115D4

#### 7.7.9 SPI Configuration Control Register (SPI\_CFG, Address 3Dh)

In SPI mode, the SPI configuration control register is a user programmed read/write register that contains the SPI protocol configuration information. This register is included in the read/write array error detection. This register is readable and writable in SPI mode or I<sup>2</sup>C mode

Table 55. SPI\_CFG Register (address 3Dh) bit allocation

| Bit             | 7        | 6        | 5       | 4         | 3               | 2   | 1   | 0   |  |
|-----------------|----------|----------|---------|-----------|-----------------|-----|-----|-----|--|
| Symbol          | reserved | DATASIZE | SPI_CRC | _LEN[1:0] | SPICRCSEED[3:0] |     |     |     |  |
| Factory default | 0        | 0        | 0       | 0         | 0               | 0   | 0   | 0   |  |
| Access          | R/W      | R/W      | R/W     | R/W       | R/W             | R/W | R/W | R/W |  |

#### 7.7.9.1 SPI Data Field Size (DATASIZE)

The SPI data field size bit controls the size of the SPI data field as shown below.

**Table 56. DATASIZE Bit Definition** 

| DATASIZE | SPI Data Field Size |
|----------|---------------------|
| 0        | 12-Bits             |
| 1        | 16-Bits             |

#### 7.7.9.2 SPI CRC Length and Seed Bits

The SPI\_CRC\_LEN[1:0] bits select the CRC length for SPI Mode as shown in the table below. The SPI CRC seed bits contain the seed used for the SPI Mode. The default SPI CRC is an 8-bit. When the SPI\_CRC\_LEN[1:0] bits are set to a non-zero value using a Register Write command, the SPI CRC changes as defined in the table. The new polynomial value is enabled for both MISO and MOSI on the next SPI Mode command. The default seed (SPICRCSEED[3:0] = 0h) is FFh for an 8-bit CRC. When the value is changed to a non-zero value using a Register Write command, the SPI CRC seed changes to the value programmed as shown in the table. The new seed value is enabled for both MISO and MOSI on the next SPI Mode command.

Table 57. SPI CRC Definition

| SPI_CRC | _LEN[1:0] | SPICRCSEED | CRC Polynomial                  | CRC Seed              |
|---------|-----------|------------|---------------------------------|-----------------------|
| 0       | 0         | 0          | $x^8 + x^5 + x^3 + x^2 + x + 1$ | 1111, 1111            |
| 0       | 0         | non-zero   | $x^8 + x^5 + x^3 + x^2 + x + 1$ | 0000, SPICRCSEED[3:0] |
| 0       | 1         | 0          | x <sup>4</sup> + 1              | 1010                  |
| 0       | 0         | non-zero   | x <sup>4</sup> + 1              | SPICRCSEED[3:0]       |
| 1       | 0         | 0          | $x^3 + x + 1$                   | 111                   |
| 1       | 0         | non-zero   | $x^3 + x + 1$                   | SPICRCSEED[2:0]       |
| 1       | 1         | 0          | $x^3 + x + 1$                   | 111                   |
| 1       | 1         | non-zero   | $x^3 + x + 1$                   | SPICRCSEED[2:0]       |

#### 7.7.10 WHO\_AM\_I - who am I register (address 3Eh)

The WHO\_AM\_I register is a user programmed read/write register that contains the unique product identifier. This register is included in the read/write array error detection.

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

Table 58. WHO AM I - device identification register (address 3Eh) bit allocation

|                                |               | 3.000 | (uuurooo o=ii) bir uiroouuroii |     |     |     |     |     |
|--------------------------------|---------------|-------|--------------------------------|-----|-----|-----|-----|-----|
| Bit                            | 7             | 6     | 5                              | 4   | 3   | 2   | 1   | 0   |
| Symbol                         | WHO_AM_I[7:0] |       |                                |     |     |     |     |     |
| Factory default (stored value) | 0             | 0     | 0                              | 0   | 0   | 0   | 0   | 0   |
| Factory default (read value)   | 0             | 1     | 1                              | 0   | 0   | 1   | 0   | 0   |
| Access                         | R/W           | R/W   | R/W                            | R/W | R/W | R/W | R/W | R/W |

The default register value is 00h. If the register value is 00h, a value of C4h is transmitted in response to a read command. For all other register values, the actual register value is transmitted in response to a read command.

Table 59. WHO\_AM\_I register values

| WHO_AM_I register value (hex) | Response to a register read command |
|-------------------------------|-------------------------------------|
| 00h                           | C4h                                 |
| 01h to FFh                    | Actual register value               |

## 7.7.11 I2C\_ADDRESS - I<sup>2</sup>C slave address register (address 3Fh)

The I<sup>2</sup>C slave address register is a user programmed read/write register that contains the unique I<sup>2</sup>C slave address. The register is readable in all modes. This register is included in the read/write array error detection.

Table 60. I2C ADDRESS - I<sup>2</sup>C slave address register (address 3Fh) bit allocation

| able to: 120_/125/1250 1 to clare addition regions. (addition to the discountry bit allocation |                  |     |     |     |     |     |     |     |
|------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|-----|-----|-----|-----|
| Bit                                                                                            | 7                | 6   | 5   | 4   | 3   | 2   | 1   | 0   |
| Symbol                                                                                         | I2C_ADDRESS[7:0] |     |     |     |     |     |     |     |
| Factory Default (stored value)                                                                 | 0                | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| Factory Default (read value)                                                                   | 0                | 1   | 1   | 0   | 0   | 0   | 0   | 0   |
| Access                                                                                         | R/W              | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

The default register value is 00h. If the register value is 00h, the I<sup>2</sup>C slave address is 60h and a value of 60h is transmitted in response to a read command. If the register is written to a value other than 00h, the I<sup>2</sup>C slave address is the lower seven bits of the actual register value and the actual register value is transmitted in response to a read command.

#### 7.7.12 DSP Configuration Registers (DSP\_CFG\_Ux)

The DSP Configuration registers (DSP\_CFG\_Ux) are a series of registers that affect the DSP datapath.

There are 5 DSP Configuration registers, however, only DSP\_CFG\_U1, DSP\_CFG\_U4 and DSP\_CFG\_U5 are used when the device is in SPI or I<sup>2</sup>C mode. The DSP\_CFG\_U2 and DSP\_CFG\_U3 registers are for factory use only and are used for internal tests.

#### 7.7.12.1 Self-test control bits

The self test control bits select one of the various analog and digital self test features of the device as shown in the table below. The self test control bits are not included in the read/write array error detection.

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

Table 61. Self Test Control Bits (ST CTRL[3:0])

| ST_<br>CTRL[3] | ST_<br>CTRL[2] | ST_<br>CTRL[1] | ST_<br>CTRL[0] | Function                                      | SNS_DATAx_X Contents (16-bit data) |
|----------------|----------------|----------------|----------------|-----------------------------------------------|------------------------------------|
|                |                |                |                | Narmal Procesure Circust                      | 16 bit Absolute Pressure Data      |
| 0              | 0              | 0              | 0              | Normal Pressure Signal                        | To bit Absolute Pressure Data      |
| 0              | 0              | 0              | 1              | P-Cell Common Mode Verification               | 16 bit Absolute Pressure Data      |
| 0              | 0              | 1              | 0              | reserved                                      | reserved                           |
| 0              | 0              | 1              | 1              | reserved                                      | reserved                           |
| 0              | 1              | 0              | 0              | DSP write to SNS_DATAx_X registers inhibited. | 0000h                              |
| 0              | 1              | 0              | 1              | DSP write to SNS_DATAx_X registers inhibited. | AAAAh                              |
| 0              | 1              | 1              | 0              | DSP write to SNS_DATAx_X registers inhibited. | 5555h                              |
| 0              | 1              | 1              | 1              | DSP write to SNS_DATAx_X registers inhibited. | FFFFh                              |
| 1              | 0              | 0              | 0              | reserved                                      | reserved                           |
| 1              | 0              | 0              | 1              | reserved                                      | reserved                           |
| 1              | 0              | 1              | 0              | reserved                                      | reserved                           |
| 1              | 0              | 1              | 1              | reserved                                      | reserved                           |
| 1              | 1              | 0              | 0              | Digital Self Test 0                           | Digital Self Test Output           |
| 1              | 1              | 0              | 1              | Digital Self Test 1                           | Digital Self Test Output           |
| 1              | 1              | 1              | 0              | Digital Self Test 2                           | Digital Self Test Output           |
| 1              | 1              | 1              | 1              | Digital Self Test 3                           | Digital Self Test Output           |

#### 7.7.12.2 DSP\_CFG\_U1 - DSP user configuration #1 register (address 40h)

The DSP user configuration register #1 is a user programmable read/write register that contains DSP specific configuration information. This register is included in the read/write array error detection.

Changes to this register reset the DSP data path. The contents of the SNSDATA\_x registers are not guaranteed until the DSP has completed initialization as specified in <u>Table 107</u>. Reads of the SNSDATA\_x registers and sensor data requests should be prevented during this time.

Table 62. DSP\_CFG\_U1 - DSP user configuration #1 register (address 40h) bit allocation

| Bit             | 7        | 6   | 5   | 4   | 3        | 2        | 1             | 0             |
|-----------------|----------|-----|-----|-----|----------|----------|---------------|---------------|
| Symbol          | LPF[3:0] |     |     |     | reserved | reserved | USER_RANGE[1] | USER_RANGE[0] |
| Factory default | 0        | 0   | 0   | 0   | 0        | 0        | 0             | 0             |
| Access          | R/W      | R/W | R/W | R/W | R/W      | R/W      | R/W           | R/W           |

Table 63. Low-pass filter selection bits (LPF[3:0])

| LPF[3] | LPF[2] | LPF[1] | LPF[0] | Low Pass Filter Type |
|--------|--------|--------|--------|----------------------|
| 0      | 0      | 0      | 0      | 370 Hz, 2-Pole       |
| 0      | 0      | 0      | 1      | 400 Hz, 3 Pole       |
| 0      | 0      | 1      | 0      | 800 Hz, 4-Pole       |
| 0      | 1      | 0      | 0      | 1000 Hz, 4-Pole      |
| 0      | 1      | 0      | 1      | reserved             |
| 0      | 1      | 1      | 0      | reserved             |
| 0      | 1      | 1      | 1      | reserved             |
| 1      | 0      | 0      | 0      | reserved             |
| 1      | х      | х      | х      | reserved             |

Table 64. User range selection bits (USER\_RANGE[1:0])

| USER_RANGE[1] | USER_RANGE[0] | Absolute Pressure Range | Notes                 |
|---------------|---------------|-------------------------|-----------------------|
| 0             | 0             | reserved                | For Internal use Only |
| 0             | 1             | reserved                | For Internal use Only |
| 1             | 0             | reserved                | For Internal use Only |
| 1             | 1             | reserved                | For Internal use Only |

#### 7.7.12.3 DSP\_CFG\_U4 - DSP user configuration #4 register (address 43h)

The DSP user configuration register #4 is a user programmable read/write register that contains DSP specific configuration information. This register is included in the read/write array error detection.

Table 65. DSP\_CFG\_U4 - DSP user configuration #4 register (address 43h) bit allocation

| Bit    | 7        | 6        | 5        | 4        | 3        | 2       | 1        | 0        |
|--------|----------|----------|----------|----------|----------|---------|----------|----------|
| Symbol | reserved | reserved | reserved | reserved | reserved | INT_OUT | reserved | reserved |
| Reset  | 0        | 0        | 0        | 0        | 0        | 0       | 0        | 0        |
| Access | R/W      | R/W      | R/W      | R/W      | R/W      | R/W     | R/W      | R/W      |

Table 66. DSP\_CFG\_U4 - DSP user configuration #4 register (address 43h) bit description

| Bit    | Symbol   | Description                                                                                                                                                                                              |
|--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 4 | reserved | These bits are reserved.                                                                                                                                                                                 |
| 2      | INT_OUT  | The interrupt pin configuration bit selects the mode of operation for the interrupt pin. <b>0</b> — Open drain, active high with pull-down current <b>1</b> — Open drain, active low with pullup current |
| 1 to 0 | reserved | These bits are reserved.                                                                                                                                                                                 |

#### 7.7.12.4 DSP\_CFG\_U5 - DSP user configuration #5 register (address 44h)

The DSP user configuration register #5 is a read/write register that contains DSP specific configuration information. This register is included in the read/write array error detection.

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

Table 67. DSP\_CFG\_U5 - DSP user configuration #5 register (address 44h) bit allocation

| Bit             | 7   | 6     | 5       | 4   | 3        | 2   | 1   | 0   |  |
|-----------------|-----|-------|---------|-----|----------|-----|-----|-----|--|
| Symbol          |     | ST_CT | RL[3:0] |     | reserved |     |     |     |  |
| Factory default | 0   | 0     | 0       | 0   | 0        | 0   | 0   | 0   |  |
| Access          | R/W | R/W   | R/W     | R/W | R/W      | R/W | R/W | R/W |  |

#### Table 68. DSP\_CFG\_U5 - DSP user configuration #5 register (address 44h) bit description

| Bit    | Symbol       | Description                                                                                                                                                                                                                                 |
|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 4 | ST_CTRL[3:0] | The self-test control bits select one of the various analog and digital self-test features of the device as shown in <a href="Table 61">Table 61</a> . The self-test control bits are not included in the read/write array error detection. |
| 3 to 0 | reserved     | These bits are reserved.                                                                                                                                                                                                                    |

#### Table 69. Self-test control bits

| ST_CTRL[3] ST_ | 0<br>0 | ST_CTRL[1] | ST_CTRL[0] | Function                                      | SNS_DATAx_X contents |
|----------------|--------|------------|------------|-----------------------------------------------|----------------------|
| 0              | 0      | 0          |            |                                               | 16-bit data          |
|                |        | U          | 0          | Normal pressure signal                        | reserved             |
| 0              | 0      | 0          | 1          | P-cell common mode verification               | reserved             |
| 0              | 0      | 1          | 0          | reserved                                      | reserved             |
| 0              | 0      | 1          | 1          | reserved                                      | reserved             |
| 0              | 1      | 0          | 0          | DSP write to SNS_DATAx_X registers inhibited. | 0000h                |
| 0              | 1      | 0          | 1          | DSP write to SNS_DATAx_X registers inhibited. | AAAAh                |
| 0              | 1      | 1          | 0          | DSP write to SNS_DATAx_X registers inhibited. | 5555h                |
| 0              | 1      | 1          | 1          | DSP write to SNS_DATAx_X registers inhibited. | FFFFh                |
| 1              | 0      | 0          | 0          | reserved                                      | reserved             |
| 1              | 0      | 0          | 1          | reserved                                      | reserved             |
| 1              | 0      | 1          | 0          | reserved                                      | reserved             |
| 1              | 0      | 1          | 1          | reserved                                      | reserved             |
| 1              | 1      | 0          | 0          | Digital self test 0                           | 8171h                |
| 1              | 1      | 0          | 1          | Digital self test 1                           | 6C95h                |
| 1              | 1      | 1          | 0          | Digital self test 2                           | 807Ah                |
| 1              | 1      | 1          | 1          | Digital self test 3                           | 78ACh                |

### 7.7.13 INT\_CFG - interrupt configuration register (address 45h)

The interrupt configuration register contains configuration information for the interrupt output. This register can be written during initialization but is locked once the ENDINIT bit is set (see <a href="Section 7.7.4">Section 7.7.4 "DEVLOCK\_WR - lock register writes register (address 10h)"</a>). The register is included in the read/write array error detection.

Table 70. INT\_CFG - interrupt configuration register (address 45h) bit allocation

| Bit    | 7    | 6    | 5     | 4      | 3                | 2          | 1 | 0   |
|--------|------|------|-------|--------|------------------|------------|---|-----|
| Symbol | rese | rved | INT_P | S[1:0] | INT_<br>POLARITY | reserved   |   |     |
| Reset  | 0    | 0    | 0     | 0      | 0                | 0          | 0 | 0   |
| Access | R/W  | R/W  | R/W   | R/W    | R/W              | R/W R/W R/ |   | R/W |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

Table 71. INT CFG - interrupt configuration register (address 45h) bit description

|        | <del>-</del> | upt configuration register (address 45h) bit description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | Symbol       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 5 to 4 | INT_PS[1:0]  | The INT_PS[1:0] bits set the programmable pulse stretch time for the interrupt output. Pulse stretch times are derived from the internal oscillator, so the tolerance on this oscillator applies.  00 — 0 ms  01 —16.000 ms to 16.512 ms  10 — 64.000 ms to 64.512 ms  11 — 256.000 ms to 256.512 ms  If the pulse stretch function is programmed to '00', the interrupt pin is asserted if and only if the interrupt condition exists after the most recent evaluated sample. The interrupt pin is deasserted if and only if an interrupt condition does not exist after the most recent evaluated sample.  If the pulse stretch function is programmed to a non-zero value, the interrupt pin is controlled only by the value of the pulse stretch timer value. If the pulse stretch timer value is non-zero, |
|        |              | the interrupt pin is asserted. If the pulse stretch timer is zero, the interrupt pin is deasserted. The pulse stretch counter continuously decrements until it reaches zero. The pulse stretch counter is reset to the programmed pulse stretch value if and only if an interrupt condition exists after the most recent evaluated sample.                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 3      | INT_POLARITY | The interrupt polarity bit controls whether the interrupt is activated for values within or outside of the window selected by the high and low threshold registers. With this bit and the programmable thresholds, a window comparator can be programmed for activation either within or outside of a window.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|        |              | 0 — Interrupt activated if the value is outside the window                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|        |              | 1 — Interrupt activated if the value is inside the window                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# 7.7.14 P\_INT\_HI, P\_INT\_LO - interrupt window comparator threshold registers (address 46h to 49h)

The interrupt threshold registers contain the high and low window comparator thresholds for pressure to be used to activate and deactivate the interrupt output. These registers can be written during initialization but are locked once the ENDINIT bit is set (see <a href="Section 7.7.4">Section 7.7.4 "DEVLOCK\_WR - lock register writes register (address 10h)"</a>). The register is included in the read/write array error detection.

Table 72. P\_INT\_HI, P\_INT\_LO - interrupt window comparator threshold registers (address 46h to 49h) bit allocation

| Location |              | Bit |                  |     |     |           |       |     |     |     |
|----------|--------------|-----|------------------|-----|-----|-----------|-------|-----|-----|-----|
| Address  | Register     | 8   | 7                | 6   | 5   | 4         | 3     | 2   | 1   | 0   |
| 46h      | PIN_INT_HI_L |     | PIN_INT_HI[7:0]  |     |     |           |       |     |     |     |
| 47h      | PIN_INT_HI_H |     | PIN_INT_HI[15:8] |     |     |           |       |     |     |     |
| 48h      | PIN_INT_LO_L |     |                  |     | PIN | I_INT_LO[ | 7:0]  |     |     |     |
| 49h      | PIN_INT_LO_H |     |                  |     | PIN | _INT_LO[′ | 15:8] |     |     |     |
| Reset    |              | 0   | 0                | 0   | 0   | 0         | 0     | 0   | 0   | 0   |
| Access   |              | R/W | R/W              | R/W | R/W | R/W       | R/W   | R/W | R/W | R/W |

The pressure threshold registers hold independent unsigned 16-bit values for a high and a low threshold. The window comparator threshold alignment is shown in <u>Section 7.3.4.4</u> "Absolute pressure output data scaling equation".

If either the high or low threshold is programmed to 0000h, comparisons are disabled for that threshold only. The interrupt comparison still functions for the opposite threshold.

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

If both the high and low thresholds are programmed to 0000h, the interrupt output is disabled.

<u>Table 73</u> shows examples of some threshold register values and the corresponding threshold.

Table 73. Threshold register values

| Progra       | ammed threshold         | s                        | Interrupt type           | Pressure thresholds |                      |  |
|--------------|-------------------------|--------------------------|--------------------------|---------------------|----------------------|--|
| INT_POLARITY | Low threshold (decimal) | High threshold (decimal) |                          | Low threshold (kPa) | High threshold (kPa) |  |
| 1            | 2924                    | 3624                     | Interrupt inside window  | 90                  | 110                  |  |
| 0            | 2924                    | 3624                     | Interrupt outside window | 90                  | 110                  |  |
| 1            | 1174                    | 3799                     | Interrupt inside window  | 40                  | 115                  |  |
| 0            | 1174                    | 3799                     | Interrupt outside window | 40                  | 115                  |  |

#### 7.7.15 P CAL ZERO - pressure calibration registers (address 4Ch, 4Dh)

The pressure calibration registers contain user programmable values to adjust the offset of the absolute pressure.

These registers can be written during initialization but are locked once the ENDINIT bit is set (see <a href="Section 7.7.4" "DEVLOCK\_WR - lock register writes register (address 10h)"</a>). These registers are included in the read/write array error detection. Changes to these registers reset the DSP data path. The contents of the SNSDATA\_x registers are not guaranteed until the DSP has completed initialization, as specified in <a href="Table 107">Table 107</a>. Reads of the SNSDATA\_x registers and sensor data requests should be prevented during this time.

Table 74. P CAL ZERO - pressure calibration registers (address 4Ch, 4Dh) bit allocation

| Location         |              | Bit |                 |     |          |           |     |     |     |
|------------------|--------------|-----|-----------------|-----|----------|-----------|-----|-----|-----|
| Address Register |              | 7   | 6               | 5   | 4        | 3         | 2   | 1   | 0   |
| 4Ch              | P_CAL_ZERO_L |     | P_CAL_ZERO[7:0] |     |          |           |     |     |     |
| 4Dh              | P_CAL_ZERO_H |     |                 |     | P_CAL_ZI | ERO[15:8] |     |     |     |
| Reset            |              | 0   | 0               | 0   | 0        | 0         | 0   | 0   | 0   |
| Access           |              | R/W | R/W             | R/W | R/W      | R/W       | R/W | R/W | R/W |

The P\_CAL\_ZERO register value is a signed 16-bit value that is directly added to the internally calibrated pressure signal value as shown in <u>Equation 6</u>. The equation applies to the values in the 16-bit SNSDATA registers.

$$PABS_{kPa} = \left[ \frac{PABS_{LSB} - PABSOFF_{LSB} + UserOffset}{PABS_{SENSE} \times UserGain} \right]$$
 (6)

Where:

 $PABS_{kPa}$  = The absolute pressure output in kPa

PABS<sub>LSB</sub> = The internal trimmed absolute pressure output in LSB

PABSOFF<sub>LSB</sub> = The internal trimmed absolute pressure output value at 0 kPa in LSB

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

PABS<sub>SENSE</sub> = The trimmed absolute pressure sensitivity in LSB/kPa
UserOffset = The 16-bit signed value programmed into the P\_CAL\_ZERO register

**Note:** The pressure calibration registers enable range and resolution options beyond the specified values of the device. The user must take care to ensure that the value stored in this register does not result in a compressed output range or a railed output.

#### 7.7.16 DSP\_STAT - DSP specific status register (address 60h)

The DSP status register is a read-only register that contains sensor data specific status information.

Table 75. DSP STAT - DSP specific status register (address 60h) bit allocation

| Bit             | 7        | 6             | 5            | 4        | 3              | 2             | 1            | 0            |
|-----------------|----------|---------------|--------------|----------|----------------|---------------|--------------|--------------|
| Symbol          | reserved | PABS_<br>HIGH | PABS_<br>LOW | reserved | ST_<br>INCMPLT | ST_<br>ACTIVE | CM_<br>ERROR | ST_<br>ERROR |
| Factory default | 0        | 0             | 0            | 0        | 1              | 0             | 0            | 0            |
| Access          | R        | R             | R            | R        | R              | R             | R            | R            |

Table 76. DSP STAT - DSP specific status register (address 60h) bit description

| Bit | Symbol     | Description                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | PABS_HIGH  | The absolute pressure out-of-range high status bit is set if the absolute pressure exceeds the absolute pressure out-of-range high limit. The PABS_HIGH bit is cleared on a read of the DSP_STAT register through any communication interface or on a data transmission that includes the error in the status field.                                                                                     |
| 5   | PABS_LOW   | The absolute pressure out-of-range low status bit is set if the absolute pressure exceeds the absolute pressure out-of-range low limit. The PABS_LOW bit is cleared on a read of the DSP_STAT register through any communication interface or on a data transmission that includes the error in the status field.                                                                                        |
| 3   | ST_INCMPLT | The self-test incomplete bit is set after a device reset and is only cleared when one of the analog or digital self-test modes is enabled in the ST_CTRL register (ST_CTRL[3] = '1'   ST_CTRL[2] = '1'   ST_CTRL[1] = '1'   ST_CTRL[0] = '1').  1 — An analog or digital self-test has been activated since the last reset.  1 — No analog or digital self-test has been activated since the last reset. |
| 2   | ST_ACTIVE  | The self-test active bit is set if any self-test mode is currently active. The self-test active bit is cleared when no self-test mode is active.  ST_ACTIVE= ST_CTRL[3]   ST_CTRL[2]   ST_CTRL[1]   ST_CTRL[0]                                                                                                                                                                                           |
| 1   | CM_ERROR   | The absolute pressure common mode error status bit is set if the common mode value of the analog front end exceeds predetermined limits. The CM_ERROR bit is cleared on a read of the DSP_STAT register through any communication interface or on a data transmission that includes the error in the status field.                                                                                       |
| 0   | ST_ERROR   | The self-test error flag is set if an internal self test fails as described in <u>Section 7.3.2</u> . This bit can only be cleared by a device reset.                                                                                                                                                                                                                                                    |

#### 7.7.17 DEVSTAT\_COPY - device status copy register (address 61h)

The device status copy register is a read-only register that contains a copy of the device status information contained in the DEVSTAT register. See <a href="Section 7.7.2.1" "DEVSTAT">Section 7.7.2.1 "DEVSTAT">Section 7.7.2.1 "DEVSTAT</a> device status register (address 01h)" for details regarding the DEVSTAT register

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

contents. A read of the DEVSTAT\_COPY register has the same effect as a read of the DEVSTAT register.

Table 77. DEVSTAT\_COPY - device status copy register (address 61h) bit allocation

| Bit    | 7       | 6        | 5            | 4               | 3              | 2        | 1      | 0       |
|--------|---------|----------|--------------|-----------------|----------------|----------|--------|---------|
| Symbol | DSP_ERR | reserved | COMM_<br>ERR | MEMTEMP_<br>ERR | SUPPLY_<br>ERR | TESTMODE | DEVRES | DEVINIT |
| Reset  | 0       | 0        | 0            | 0               | 0              | 0        | 0      | 0       |
| Access | R       | R        | R            | R               | R              | R        | R      | R       |

#### 7.7.18 SNSDATA0\_L, SNSDATA0\_H - sensor data #0 registers (address 62h, 63h)

The sensor data #0 registers are read-only registers that contain the 16-bit sensor data. See <u>Section 7.3.4.4 "Absolute pressure output data scaling equation"</u> for details regarding the 16-bit sensor data.

The SNSDATA0\_H register value is latched on a read of the SNSDATA0\_L register value until the SNSDATA0\_H register is read. To avoid data mismatch, the user is required to always read the registers in sequence, SNSDATA0\_L register first, followed by the SNSDATA0\_H register.

Table 78. SNSDATA0\_L, SNSDATA0\_H - sensor data #0 registers (addresses 62h, 63h) bit allocation

|            |            |   |                     |   | - ( | , | , |   |   |  |
|------------|------------|---|---------------------|---|-----|---|---|---|---|--|
| Location   |            |   | Bit 7 6 5 4 3 2 4 0 |   |     |   |   |   |   |  |
| Address    | Symbol     | 7 | 7 6 5 4 3 2 1       |   |     |   |   |   |   |  |
| 62h        | SNSDATA0_L |   | SNSDATA0_L[7:0]     |   |     |   |   |   |   |  |
| 63h        | SNSDATA0_H |   | SNSDATA0_H[15:8]    |   |     |   |   |   |   |  |
| Factory de | efault     | 0 | 0                   | 0 | 0   | 0 | 0 | 0 | 0 |  |
| Access     |            | R | R                   | R | R   | R | R | R | R |  |

#### 7.7.19 SNSDATA1 L, SNSDATA1 H - sensor data #1 registers (address 64h, 65h)

The sensor data #1 registers are read-only registers that contain the 16-bit sensor data. See <u>Section 7.3.4.4 "Absolute pressure output data scaling equation"</u> for details regarding the 16-bit sensor data.

The SNSDATA1\_H register value is latched on a read of the SNSDATA1\_L register value until the SNSDATA1\_H register is read. To avoid data mismatch, the user is required to always read the registers in sequence, SNSDATA1\_L register first, followed by the SNSDATA1\_H register.

Table 79. SNSDATA1\_L, SNSDATA1\_H - sensor data #1 registers (address 64h, 65h) bit allocation

| Tubio 70. | ONODATAT_E, ONODA | 171_11 - 30 | noor data       | r i icgistoi | 3 (dddicoo | 0411, 0011) | Dit anocat | 1011 |   |  |  |
|-----------|-------------------|-------------|-----------------|--------------|------------|-------------|------------|------|---|--|--|
| Location  | Location          |             | Bit             |              |            |             |            |      |   |  |  |
| Address   | Symbol            | 7           | 7 6 5 4 3 2 1   |              |            |             |            |      |   |  |  |
| 64h       | SNSDATA1_L        |             | SNSDATA1_L[7:0] |              |            |             |            |      |   |  |  |
| 65h       | SNSDATA1_H        |             |                 |              | SNSDATA    | 1_H[15:8]   |            |      |   |  |  |
| Factory d | efault            | 0           | 0               | 0            | 0          | 0           | 0          | 0    | 0 |  |  |
| Access    |                   | R           | R               | R            | R          | R           | R          | R    | R |  |  |

FXPS7115D4

#### 7.7.20 SNSDATA0\_TIMEx - time stamp registers (address 66h to 6Bh)

The sensor data 0 time stamp registers are read-only registers that contain a 48-bit time stamp.

The value of the 48-bit free running timer register is copied to the sensor data 0 time stamp registers each time sensor data 0 data is latched for transmission. The time stamp is updated at the start of the sensor data 0 register value transmission for a register read of the SNSDATA0 L register.

The time stamp register is organized to allow for optimized reading of the time stamp in I<sup>2</sup>C automatic sensor data register read wrap-around mode as documented in <u>Table 8</u>.

The sensor data 0 time stamp registers are read-only registers that contain a 48-bit time stamp.

The value of the 48-bit free running timer register is copied to the sensor data 0 time stamp registers each time sensor data 0 data is latched for transmission via SPI.

Table 80. SNSDATA0 TIMEx - time stamp register (address 66h to 6Bh) bit allocation

| Location   |                |   |                    |    | В        | it         |     |   |   |  |
|------------|----------------|---|--------------------|----|----------|------------|-----|---|---|--|
| Address    | Symbol         | 7 | 7 6 5 4 3 2 1 0    |    |          |            |     |   |   |  |
| 66h        | SNSDATA0_TIME0 |   | SNSDATA0_TIME[7:0] |    |          |            |     |   |   |  |
| 67h        | SNSDATA0_TIME1 |   |                    | S  | NSDATA0  | _TIME[15:8 | 3]  |   |   |  |
| 68h        | SNSDATA0_TIME2 |   |                    | SI | NSDATA0_ | _TIME[23:1 | 6]  |   |   |  |
| 69h        | SNSDATA0_TIME3 |   |                    | SI | NSDATA0_ | _TIME[31:2 | 4]  |   |   |  |
| 6Ah        | SNSDATA0_TIME4 |   |                    | SI | NSDATA0_ | _TIME[39:3 | 2]  |   |   |  |
| 6Bh        | SNSDATA0_TIME5 |   |                    | SI | NSDATA0_ | _TIME[47:4 | .0] |   |   |  |
| Factory de | efault         | 0 | 0                  | 0  | 0        | 0          | 0   | 0 | 0 |  |
| Access     |                | R | R                  | R  | R        | R          | R   | R | R |  |

# 7.7.21 P\_MAX, P\_MIN - maximum and minimum absolute pressure value registers (address 6Ch to 6Fh)

The minimum and maximum absolute pressure value registers are read-only registers that contain a sample-by-sample continuously updated minimum and maximum 16-bit absolute pressure value. The value is reset to 0000h on a write to a DSP\_CFG\_U1 register that changes the value of the LPF[2:0] or ST\_CTRL[3:0].

These registers are readable in SPI mode or I<sup>2</sup>C mode. In I<sup>2</sup>C mode the P\_xxx\_H register value is latched on a read of the P\_xxx\_L register value until the P\_xxx\_H register is read. To avoid data mismatch, the user is required to always read the registers in sequence, P\_xxx\_L register first, followed by the P\_xxx\_H register.

Table 81. SNSDATA0 TIMEx - time stamp register (address 66h to 6Bh) bit allocation

| Location   |         |   |               |   | В     | it      |   |   | 0 |  |  |  |  |  |
|------------|---------|---|---------------|---|-------|---------|---|---|---|--|--|--|--|--|
| Address    | Symbol  | 7 | 7 6 5 4 3 2 1 |   |       |         |   |   |   |  |  |  |  |  |
| 6Ch        | P_MAX_L |   | P_MAX[7:0]    |   |       |         |   |   |   |  |  |  |  |  |
| 6Dh        | P_MAX_H |   | P_MAX[15:8]   |   |       |         |   |   |   |  |  |  |  |  |
| 6Eh        | P_MIN_L |   |               |   | P_MI  | N[7:0]  |   |   |   |  |  |  |  |  |
| 6Fh        | P_MIN_H |   |               |   | P_MIN | N[15:8] |   |   |   |  |  |  |  |  |
| Factory de | efault  | 0 | 0             | 0 | 0     | 0       | 0 | 0 | 0 |  |  |  |  |  |
| Access     |         | R | R             | R | R     | R       | R | R | R |  |  |  |  |  |

#### 7.7.22 FRT - free running timer registers (addresses 78h to 7Dh)

The free running timer registers are read-only registers that contain a 48-bit free running timer. The free running timer is clocked by the main oscillator frequency and increments every 100 ns.

Table 82. FRT - free running timer registers (addresses 78h to 7Dh) bit allocation

| Location |        |   |               |   | В     | it     |   |   |   |  |  |
|----------|--------|---|---------------|---|-------|--------|---|---|---|--|--|
| Address  | Symbol | 7 | 7 6 5 4 3 2 1 |   |       |        |   |   |   |  |  |
| 78h      | FRT0   |   | FRT[7:0]      |   |       |        |   |   |   |  |  |
| 79h      | FRT1   |   |               |   | FRT[  | [15:8] |   |   |   |  |  |
| 7Ah      | FRT2   |   |               |   | FRT[2 | 23:16] |   |   |   |  |  |
| 7Bh      | FRT3   |   |               |   | FRT[3 | 31:24] |   |   |   |  |  |
| 7Ch      | FRT4   |   |               |   | FRT[3 | 39:32] |   |   |   |  |  |
| 7Dh      | FRT5   |   | FRT[47:40]    |   |       |        |   |   |   |  |  |
| Access   |        | R | R             | R | R     | R      | R | R | R |  |  |

#### 7.7.23 DSP\_CFG\_F Register

The DSP configuration register is a factory programmable OTP register that contains DSP-specific configuration information. This register is included in the factory programmed OTP array error detection. This register is readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 83. Range Indication Bits (RANGE[3:0])

| RANGE[3] | RANGE[2] | RANGE[1] | RANGE[0] | Absolute Pressure Range (kPa) |
|----------|----------|----------|----------|-------------------------------|
| 0        | 0        | 0        | 0        | Rated Pressure Range          |
| 0        | 0        | 0        | 1        | reserved                      |
| 0        | 0        | 1        | 0        | reserved                      |
| 0        | 0        | 1        | 1        | reserved                      |
| 0        | 1        | 0        | 0        | reserved                      |
| 0        | 1        | 0        | 1        | reserved                      |
| 0        | 1        | 1        | 0        | reserved                      |
| 0        | 1        | 1        | 1        | reserved                      |
| 1        | 0        | 0        | 0        | reserved                      |
| 1        | 0        | 0        | 1        | reserved                      |
| 1        | 0        | 1        | 0        | reserved                      |
| 1        | 0        | 1        | 1        | reserved                      |
| 1        | 1        | 0        | 0        | reserved                      |
| 1        | 1        | 0        | 1        | reserved                      |
| 1        | 1        | 1        | 0        | reserved                      |
| 1        | 1        | 1        | 1        | reserved                      |

#### 7.7.24 IC type register (Address C0h)

The IC type register is a factory programmable OTP register that contains the IC type as defined below. This register is included in the factory programmed OTP array error detection. This register is readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 84. IC TYPE REGISTER (ICTYPEID address C0h) bit allocation

| Bit    | 7 | 6             | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |  |
|--------|---|---------------|---|---|---|---|---|---|--|--|--|--|
| Symbol |   | ICTYPEID[7:0] |   |   |   |   |   |   |  |  |  |  |
| Reset  | 0 | 0             | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  |  |
| Access | R | R             | R | R | R | R | R | R |  |  |  |  |

#### 7.7.25 IC manufacturer revision register (Address C1h)

The IC manufacturer revision register is a factory programmable OTP register that contains the IC revision. The upper nibble contains the main IC revision. The lower nibble contains the sub IC revision. This register is included in the factory programmed OTP array error detection. This register is readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 85. IC MANUFACTURER REVISION REGISTER (ICREVID address C1h) bit allocation

| Bit    | 7   | 6            | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |
|--------|-----|--------------|-----|-----|-----|-----|-----|-----|--|--|--|
| Symbol |     | ICREVID[7:0] |     |     |     |     |     |     |  |  |  |
| Reset  | N/A | N/A          | N/A | N/A | N/A | N/A | N/A | N/A |  |  |  |
| Access | R   | R            | R   | R   | R   | R   | R   | R   |  |  |  |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

#### 7.7.26 IC manufacturer identification register (address C2h)

The IC manufacturer identification register is a factory programmable OTP register that identifies NXP as the IC manufacturer. This register is included in the factory programmed OTP array error detection. This register is readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 86. IC MANUFACTURER IDENTIFICATION REGISTER (ICMFGID address C2h) bit allocation

| Bit    | 7 | 6            | 5 | 4 | 3 | 2 | 1 | 0 |  |  |  |
|--------|---|--------------|---|---|---|---|---|---|--|--|--|
| Symbol |   | ICMFGID[7:0] |   |   |   |   |   |   |  |  |  |
| Reset  | 0 | 0            | 0 | 0 | 0 | 0 | 1 | 0 |  |  |  |
| Access | R | R            | R | R | R | R | R | R |  |  |  |

#### 7.7.27 Part number register (address C4h, C5h)

The part number registers are factory programmed OTP registers that include the numeric portion of the device part number. These registers are included in the factory programmed OTP array error detection. These register are readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 87. PN0 Register (address C4h) bit allocation

| Bit    | 7   | 6        | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|--------|-----|----------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Symbol |     | PN0[7:0] |     |     |     |     |     |     |  |  |  |  |
| Reset  | N/A | N/A      | N/A | N/A | N/A | N/A | N/A | N/A |  |  |  |  |
| Access | R   | R        | R   | R   | R   | R   | R   | R   |  |  |  |  |

Table 88. PN1 Register (address C5h) bit allocation

| Bit    | 7   | 6        | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|--------|-----|----------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Symbol |     | PN1[7:0] |     |     |     |     |     |     |  |  |  |  |
| Reset  | N/A | N/A      | N/A | N/A | N/A | N/A | N/A | N/A |  |  |  |  |
| Access | R   | R        | R   | R   | R   | R   | R   | R   |  |  |  |  |

#### 7.7.28 Device serial number registers

The serial number registers are factory programmed OTP registers that include the unique serial number of the device. Serial numbers begin at 1 for all produced devices in each lot and are sequentially assigned. Lot numbers begin at 1 and are sequentially assigned. No lot will contain more devices than can be uniquely identified by the 14-bit serial number. Depending on lot size and quantities, all possible lot numbers and serial numbers might not be assigned. These registers are included in the factory programmed OTP array error detection. These registers are readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 89. SN0 Register (address C6h) bit allocation

| Bit    | 7   | 6       | 5   | 4   | 3   | 2   | 1   | 0   |  |  |  |  |
|--------|-----|---------|-----|-----|-----|-----|-----|-----|--|--|--|--|
| Symbol |     | SN[7:0] |     |     |     |     |     |     |  |  |  |  |
| Reset  | N/A | N/A     | N/A | N/A | N/A | N/A | N/A | N/A |  |  |  |  |
| Access | R   | R       | R   | R   | R   | R   | R   | R   |  |  |  |  |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

Table 90. SN1 Register (address C7h) bit allocation

| Bit    | 7   | 6       | 5   | 4   | 3   | 2   | 1   | 0   |
|--------|-----|---------|-----|-----|-----|-----|-----|-----|
| Symbol |     | SN[7:0] |     |     |     |     |     |     |
| Reset  | N/A | N/A     | N/A | N/A | N/A | N/A | N/A | N/A |
| Access | R   | R       | R   | R   | R   | R   | R   | R   |

#### Table 91. SN2 Register (address C8h) bit allocation

| Bit    | 7   | 6   | 5   | 4   | 3    | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|------|-----|-----|-----|
| Symbol |     |     |     | SN[ | 7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A | N/A  | N/A | N/A | N/A |
| Access | R   | R   | R   | R   | R    | R   | R   | R   |

#### Table 92. SN3 Register (address C9h) bit allocation

| Bit    | 7   | 6   | 5   | 4   | 3    | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|------|-----|-----|-----|
| Symbol |     |     |     | SN[ | 7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A | N/A  | N/A | N/A | N/A |
| Access | R   | R   | R   | R   | R    | R   | R   | R   |

#### Table 93. SN4 Register (address CAh) bit allocation

| Bit    | 7   | 6   | 5   | 4   | 3    | 2   | 1   | 0   |
|--------|-----|-----|-----|-----|------|-----|-----|-----|
| Symbol |     |     |     | SN[ | 7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A | N/A  | N/A | N/A | N/A |
| Access | R   | R   | R   | R   | R    | R   | R   | R   |

#### 7.7.29 ASIC wafer ID registers

The ASIC wafer ID registers are factory programmed OTP registers that include the wafer number, wafer X and Y coordinates and the wafer lot number for the device ASIC. These registers are included in the factory programmed OTP array error detection. These registers are readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 94. ASICWFR# Register (address CBh) bit allocation

| Bit    | 7   | 6             | 5   | 4   | 3   | 2   | 1   | 0   |  |
|--------|-----|---------------|-----|-----|-----|-----|-----|-----|--|
| Symbol |     | ASICWFR#[7:0] |     |     |     |     |     |     |  |
| Reset  | N/A | N/A           | N/A | N/A | N/A | N/A | N/A | N/A |  |
| Access | R   | R             | R   | R   | R   | R   | R   | R   |  |

#### Table 95. ASICWFR\_X Register (address CCh) bit allocation

| Bit    | 7   | 6              | 5   | 4   | 3   | 2   | 1   | 0   |  |
|--------|-----|----------------|-----|-----|-----|-----|-----|-----|--|
| Symbol |     | ASICWFR_X[7:0] |     |     |     |     |     |     |  |
| Reset  | N/A | N/A            | N/A | N/A | N/A | N/A | N/A | N/A |  |
| Access | R   | R              | R   | R   | R   | R   | R   | R   |  |

FXPS7115D4

Table 96. ASICWFR\_Y Register (address CDh) bit allocation

| Bit    | 7   | 6   | 5   | 4      | 3        | 2   | 1   | 0   |
|--------|-----|-----|-----|--------|----------|-----|-----|-----|
| Symbol |     |     |     | ASICWF | R_Y[7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A    | N/A      | N/A | N/A | N/A |
| Access | R   | R   | R   | R      | R        | R   | R   | R   |

#### Table 97. ASICWLOT\_L Register (address D0h) bit allocation

| Bit    | 7   | 6   | 5   | 4       | 3         | 2   | 1   | 0   |
|--------|-----|-----|-----|---------|-----------|-----|-----|-----|
| Symbol |     |     |     | ASICWLO | DT_L[7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A     | N/A       | N/A | N/A | N/A |
| Access | R   | R   | R   | R       | R         | R   | R   | R   |

#### Table 98. ASICWLOT H Register (address D1h) bit allocation

|        | _   | ٠ ,             |     |     |     |     |     |     |  |
|--------|-----|-----------------|-----|-----|-----|-----|-----|-----|--|
| Bit    | 7   | 6               | 5   | 4   | 3   | 2   | 1   | 0   |  |
| Symbol |     | ASICWLOT_H[7:0] |     |     |     |     |     |     |  |
| Reset  | N/A | N/A             | N/A | N/A | N/A | N/A | N/A | N/A |  |
| Access | R   | R               | R   | R   | R   | R   | R   | R   |  |

#### 7.7.30 Transducer wafer ID registers

The Transducer Wafer ID Registers are factory programmed OTP registers that include the wafer number, wafer X and Y coordinates and the wafer lot number for the device transducers. These registers are included in the factory programmed OTP array error detection. These registers are readable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

Table 99. TRNS1WFR\_X Register (address D2h) bit allocation

| Bit    | 7   | 6   | 5   | 4       | 3         | 2   | 1   | 0   |
|--------|-----|-----|-----|---------|-----------|-----|-----|-----|
| Symbol |     |     |     | TRNS1WI | FR_X[7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A     | N/A       | N/A | N/A | N/A |
| Access | R   | R   | R   | R       | R         | R   | R   | R   |

#### Table 100. TRNS1WFR\_Y Register (address D3h) bit allocation

| Bit    | 7   | 6   | 5   | 4      | 3         | 2   | 1   | 0   |
|--------|-----|-----|-----|--------|-----------|-----|-----|-----|
| Symbol |     |     |     | TRNS1W | FR_Y[7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A    | N/A       | N/A | N/A | N/A |
| Access | R   | R   | R   | R      | R         | R   | R   | R   |

#### Table 101. TRNS1LOT\_L Register (address D4h) bit allocation

| Bit    | 7   | 6   | 5   | 4       | 3         | 2   | 1   | 0   |
|--------|-----|-----|-----|---------|-----------|-----|-----|-----|
| Symbol |     |     |     | TRNS1L0 | DT_L[7:0] |     |     |     |
| Reset  | N/A | N/A | N/A | N/A     | N/A       | N/A | N/A | N/A |
| Access | R   | R   | R   | R       | R         | R   | R   | R   |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

Table 102. TRNS1LOT\_H Register (address D5h) bit allocation

| Bit    | 7   | 6               | 5   | 4   | 3   | 2   | 1   | 0   |  |
|--------|-----|-----------------|-----|-----|-----|-----|-----|-----|--|
| Symbol |     | TRNS1LOT_H[7:0] |     |     |     |     |     |     |  |
| Reset  | N/A | N/A             | N/A | N/A | N/A | N/A | N/A | N/A |  |
| Access | R   | R               | R   | R   | R   | R   | R   | R   |  |

#### 7.7.31 USERDATA\_0 to USERDATA\_E - user data registers

User data registers are user programmable OTP registers that contain user specific information. These registers are included in the user programmed OTP array error detection. These registers are readable and writable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

#### 7.7.32 USERDATA\_10 to USERDATA\_1E - user data registers

User data registers are user programmable OTP registers that contain user specific information. These registers are included in the user programmed OTP array error detection. These registers are readable and writable in SPI mode or I<sup>2</sup>C mode when ENDINIT is not set.

#### 7.7.33 Lock and CRC Registers

The lock and CRC Registers are automatically programmed OTP registers that include the lock bit, the block identifier and the block OTP array CRC use for error detection. These registers are automatically programmed when the corresponding data array is programmed to OTP using the Write OTP Enable register.

Table 103. Lock and CRC Register bit definitions

| Location     |          |          |                   |              | В            | it           |              |         |   |
|--------------|----------|----------|-------------------|--------------|--------------|--------------|--------------|---------|---|
| Address      | Register | 7        | 6                 | 5            | 4            | 3            | 2            | 1       | 0 |
| \$5F         | CRC_UF2  | LOCK_UF2 | 0                 | 0            | 0            | CRC_UF2[3:0] |              |         | , |
| Factory Defa | ault     | 0        | 0                 | 0            | 0            | 0            | 0            | 0       | 0 |
| \$AF         | CRC_F_A  | LOCK_F_A | RE                | GA_BLOCKID[2 | 2:0]         |              | CRC_F_A[3:0] |         | , |
| Factory Defa | ault     | 1        | 0                 | 0            | 1            |              | va           | ries    |   |
| \$BF         | CRC_F_B  | LOCK_F_B | REGB_BLOCKID[2:0] |              | CRC_F_B[3:0] |              |              |         |   |
| Factory Defa | ault     | 1        | 0                 | 1            | 0            |              | va           | ries    |   |
| \$CF         | CRC_F_C  | LOCK_F_C | RE                | GC_BLOCKID[2 | 2:0]         |              | CRC_F        | _C[3:0] |   |
| Factory Defa | ault     | 1        | 0                 | 1            | 1            |              | va           | ries    |   |
| \$DF         | CRC_F_D  | LOCK_F_D | RE                | GD_BLOCKID[2 | 2:0]         |              | CRC_F        | _D[3:0] |   |
| Factory Defa | ault     | 1        | 1                 | 0            | 1            |              | va           | ries    |   |
| \$EF         | CRC_F_E  | LOCK_F_E | RE                | GE_BLOCKID[2 | 2:0]         | CRC_F_E[3:0] |              |         |   |
| Factory Defa | ault     | 0        | 0                 | 0            | 0            | 0            | 0            | 0       | 0 |
| \$FF         | CRC_F_F  | LOCK_F_F | RE                | GF_BLOCKID[2 | 2:0]         | CRC_F_F[3:0] |              | •       |   |
| Factory Defa | ault     | 0        | 0                 | 0            | 0            | 0            | 0            | 0       | 0 |

#### 7.7.34 Reserved registers

A register read command to a reserved register or a register with reserved bits results in a valid response. The data for reserved bits may be '0' or '1'.

A register write command to a reserved register or a register with reserved bits executes and results in a valid response. The data for the reserved bits may be '0' or '1'. A write to the reserved bits must always be '0' for normal device operation and performance.

#### 7.7.35 Invalid register addresses

A register read command to a register address outside of the addresses listed in <u>Section 7.6 "User-accessible data array"</u> results in a valid response. The data for the registers will be '00h'.

A register write command to a register address outside of the addresses listed in <u>Section 7.6 "User-accessible data array"</u> will not execute, but results in a valid response. The data for the registers will be '00h'.

A register write command to a read-only register will not execute, but results in a valid response. The data for the registers is the current content of the registers.

#### 7.8 Read/write register array CRC verification

The writable registers (all registers with the exception of the DEVLOCK\_WR register) are verified by a continuous 4-bit CRC that is calculated on the entire array once ENDINIT is set. The CRC verification uses a generator polynomial of  $g(x) = X^4 + X^3 + 1$ , with a seed value = '0000'.

## 8 Maximum ratings

Absolute maximum ratings are the limits the device can be exposed to without permanently damaging it. Absolute maximum ratings are stress ratings only; functional operation at these ratings is not guaranteed. Exposure to absolute maximum ratings conditions for extended periods might affect device reliability.

This device contains circuitry to protect against damage due to high static voltage or electrical fields. NXP advises that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit.

Table 104. Maximum ratings

| Symbol             | Parameter                 | Conditions                                                    |         | Min  | Max                   | Unit |
|--------------------|---------------------------|---------------------------------------------------------------|---------|------|-----------------------|------|
| VCC <sub>MAX</sub> | Supply Voltage            | V <sub>CC</sub> , V <sub>CCIO</sub>                           | [1]     | _    | +6.0                  | V    |
| V <sub>IOMAX</sub> |                           | INT, TESTx, SS_B, SCLK/SCL, MOSI , MISO/SDA                   | [1]     | -0.3 | V <sub>CC</sub> + 0.3 | V    |
| h <sub>DROP</sub>  | Drop shock                | To concrete, tile or steel surface, 10 drops, any orientation | [2]     | _    | 1.2                   | m    |
| T <sub>stg</sub>   | Temperature range         | Storage                                                       | [2]     | -40  | +130                  | °C   |
| T <sub>J</sub>     |                           | Junction                                                      | [2] [3] | -40  | +150°C                | °C   |
| P <sub>MAX</sub>   | Maximum absolute          | Continuous (tested at 10 s)                                   | [2]     | _    | 150                   | kPa  |
| P <sub>BURST</sub> | pressure                  | Burst (tested at 100 ms)                                      | [2]     | _    |                       | kPa  |
| P <sub>MIN</sub>   | Minimum absolute pressure | Continuous                                                    | [4]     |      | 40                    | kPa  |
| f <sub>SEAL</sub>  | Pressure sealing force    | Applied to top face of package                                | [3]     | _    | 10                    | N    |
| $\theta_{JA}$      | Thermal resistance        |                                                               | [3] [5] | _    | 120                   | °C/W |

FXPS7115D4

All information provided in this document is subject to legal disclaimers

| Symbol                                      | Parameter                              | Conditions                                        | Min   | Max  | Unit |  |  |
|---------------------------------------------|----------------------------------------|---------------------------------------------------|-------|------|------|--|--|
| ESD and latch-up protection characteristics |                                        |                                                   |       |      |      |  |  |
| V <sub>ESD</sub>                            | Electrostatic discharge (per AEC-Q100) | Human body model (HBM) [2] (100 pF, 1.5 kΩ)       | -2000 | 2000 | V    |  |  |
| V <sub>ESD</sub>                            |                                        | Charge device model (CDM) $^{[2]}$ $(0 \ \Omega)$ | -500  | 500  | V    |  |  |

- Parameter verified by characterization.
- Parameter verified by qualification testing.
  Functionality verified by modeling, simulation and/or design verification.
- Parameter verified by functional evaluation.
- [4] [5] Thermal resistance provided with device mounted to a two-layer, 1.6 mm FR-4 PCB as documented in AN1902 with one signal layer and one ground layer.



#### Caution

This device is sensitive to mechanical shock. Improper handling can cause permanent damage to the part.



#### Caution

This is an ESD sensitive device. Improper handling can cause permanent damage to the part.

## **Operating range**

#### Table 105. Electrical characteristics—supply and I/O

 $V_{\text{CC\_min}} \leq (V_{\text{CC}} - V_{\text{SS}}) \leq V_{\text{CC\_max}}, \ T_L \leq T_A \leq T_H, \ \Delta T \leq 25 \ ^{\circ}\text{C/min}, \ unless \ otherwise \ specified.$ 

| Symbol                   | Parameter                   | Conditions                                                                                                                         |             | Min                   | Max                    | Units |
|--------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------------|------------------------|-------|
| V <sub>CC</sub>          | Supply voltage              | Measured at V <sub>CC</sub>                                                                                                        | [1] [2] [3] | 3.10                  | 5.25                   | V     |
| T <sub>A</sub>           | Operating temperature range | Temperature = -40 °C and 130 °C , V <sub>CC</sub> = 3.1 V, unless otherwise stated.  Production tested operating temperature range | [4]         | T <sub>L</sub><br>-40 | T <sub>H</sub><br>+130 | °C    |
| T <sub>A</sub>           |                             | Guaranteed operating temperature range                                                                                             | [1] [2] [3] | -40                   | +130                   | °C    |
| V <sub>CC_RAMP_SPI</sub> | Supply power on ramp rate   |                                                                                                                                    | [2]         | 0.00001               | 10                     | V/µs  |

- Parameter verified by qualification testing.
- [2] Parameter verified by characterization.
- Functionality verified by modeling, simulation and/or design verification.
- Parameter tested 100 % at final test.

## 10 Static characteristics

#### Table 106. Static characteristics

 $V_{\text{CC\_min}} \leq (V_{\text{CC}} - V_{\text{SS}}) \leq V_{\text{CC\_max}}, \ T_L \leq T_A \leq T_H, \ \Delta T \leq 25 \ ^{\circ}\text{C/min}, \ unless \ otherwise \ specified.$ 

| Symbol                 | Parameter                              | Condition                                                                                                                                                |                   | Min                    | Тур   | Max             | Units   |
|------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------|-------|-----------------|---------|
| Supply and I/          | /0                                     |                                                                                                                                                          |                   | '                      |       | <u> </u>        |         |
| I <sub>IH</sub>        | Input current high                     | At V <sub>IH</sub> ; SCLK/SCL                                                                                                                            | [1]<br>[2]        | 10                     | 20    | 70              | μΑ      |
| I <sub>IL</sub>        | Input current low                      | At V <sub>IL</sub> ; SS_B                                                                                                                                | [1]<br>[2]        | -70                    | -20   | -10             | μА      |
| I <sub>MISO_Lkg</sub>  | MISO output leakage                    |                                                                                                                                                          | [2]               | -5                     | _     | 5               | μΑ      |
| I <sub>q_31</sub>      | Quiescent supply current               | V <sub>CC</sub> = 3.1 V                                                                                                                                  | [1]<br>[2]        | _                      | _     | 8.0             | mA      |
| V <sub>CC_UV_F</sub>   | Low-voltage detection threshold        | V <sub>CC</sub> falling                                                                                                                                  | [1]<br>[2]        | 2.64                   | 2.74  | 2.84            | V       |
| V <sub>I_HYST</sub>    | Input voltage hysteresis               | SCLK/SCL, SS_B, MOSI                                                                                                                                     | [1]               | 0.125                  | _     | 0.500           | V       |
| V <sub>IH</sub>        | Input high voltage                     | SCLK/SCL, SS_B, MOSI                                                                                                                                     | [1]<br>[2]        | 2.0                    | _     | _               | V       |
| V <sub>IL</sub>        | Input low voltage                      | SCLK/SCL, SS_B, MOSI                                                                                                                                     | [1]<br>[2]        | _                      | _     | 1.0             | V       |
| V <sub>INT / _OH</sub> | Output high voltage                    | I <sub>Load</sub> = -100 μA                                                                                                                              | [1]<br>[2]        | V <sub>CC</sub> – 0.35 | _     | V <sub>CC</sub> | V       |
| V <sub>INT / _OL</sub> | Output low voltage                     | I <sub>Load</sub> = 100 μA                                                                                                                               | [1]<br>[2]        |                        | _     | 0.1             | V       |
| V <sub>OH</sub>        | Output high voltage                    | MISO/SDA,<br>I <sub>Load</sub> = -1 mA                                                                                                                   | [1]<br>[2]        | V <sub>CC</sub> - 0.2  | _     | _               | V       |
| V <sub>REGA</sub>      | Internally regulated voltage           |                                                                                                                                                          | [1]<br>[2]        | 2.85                   | 3.00  | 3.15            | V       |
| Temperature            | sensor signal chain                    |                                                                                                                                                          |                   |                        |       |                 |         |
| T <sub>RANGE</sub>     | Temperature measurement range          |                                                                                                                                                          | [3]<br>[4]        | -50                    | _     | +160            | °C      |
| T <sub>25</sub>        | Temperature output                     | At 25 °C                                                                                                                                                 | [2]<br>[3]        | 83                     | 93    | 103             | LSB     |
| T <sub>RANGE</sub>     | Range of output (8-bit)                | Unsigned temperature                                                                                                                                     | [3]<br>[4]<br>[5] | 0                      | _     | 255             | LSB     |
| T <sub>SENSE</sub>     | Temperature output sensitivity (8-bit) |                                                                                                                                                          | [2]<br>[3]        | _                      | 1.00  | _               | LSB/°C  |
| T <sub>ACC</sub>       | Temperature output accuracy (8-bit)    |                                                                                                                                                          | [2]<br>[3]        | -10                    | _     | +10             | °C      |
| T <sub>RMS</sub>       | Temperature output noise RMS (8-bit)   | Standard deviation of 50 readings, f <sub>Samp</sub> = 8 kHz                                                                                             | [2]<br>[3]        | _                      | _     | +2              | LSB     |
| Absolute pres          | ssure sensor signal chain              | <u> </u>                                                                                                                                                 |                   | 1                      | 1     |                 |         |
| P <sub>ABS</sub>       | Absolute pressure range                |                                                                                                                                                          | [2]<br>[3]        | 40                     | _     | 115             | kPa     |
| P <sub>SENS</sub>      | Absolute pressure output sensitivity   | P_CAL_ZERO = 0h Temperature = -40 °C and 130 °C, V <sub>CC</sub> = 3.1 V. 12-bit at 0 Hz, tested at P <sub>ABS</sub> = 100 kPa ± 10 % and 110 kPa ± 10 % | [6]               | _                      | 46.64 | _               | LSB/kPa |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

| Symbol                               | Parameter                                 | Condition                                                                                                                                           |                   | Min   | Тур | Max   | Units |
|--------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|-----|-------|-------|
| P <sub>ACC_HiT</sub>                 | Absolute pressure accuracy <sup>[7]</sup> | Temperature = $-40$ °C and 130 °C, V <sub>CC</sub> = 3.1 V.<br>85 °C < T <sub>A</sub> ≤ 130 °C                                                      | [6]<br>[8]        | -1.75 | _   | +1.75 | kPa   |
| P <sub>ACC_Typ</sub>                 | Absolute pressure accuracy <sup>[7]</sup> | Temperature = $-40$ °C and 130 °C, V <sub>CC</sub> = 3.1 V.<br>0° C $\leq$ T <sub>A</sub> $\leq$ 85 °C                                              | [6]<br>[8]        | -1.25 | _   | +1.25 | kPa   |
| P <sub>ACC_LoT</sub>                 | Absolute pressure accuracy <sup>[7]</sup> | Temperature = $-40$ °C and 130 °C, V <sub>CC</sub> = 3.1 V.<br>$-40$ °C $\leq$ T <sub>A</sub> $<$ 0 °C                                              | [6]<br>[8]        | -1.75 | _   | +1.75 | kPa   |
| P <sub>ABS_DErr</sub>                | Absolute pressure output range            | Digital error response                                                                                                                              | [3]               | _     | 0   | _     | LSB   |
| P <sub>ABS_DRng</sub>                | Absolute pressure output range            | Digital, 12-bit                                                                                                                                     | [3]               | 1     | _   | 4095  | LSB   |
| P <sub>ABS_DRng</sub>                | Absolute pressure output range            | Digital error response                                                                                                                              | [3]               | _     | 0   | _     | LSB   |
| PABS <sub>DNL</sub>                  | Absolute pressure nonlinearity            | Absolute pressure DNL, 12-bit monotonic with no missing codes                                                                                       | [2]               | _     | _   | +1    | LSB   |
| PABS <sub>INL</sub>                  | Absolute pressure nonlinearity            | Absolute pressure INL, 12-bit (least squares BFSL)                                                                                                  | [2]               | _     | _   | +20   | LSB   |
| PABS <sub>Peak</sub>                 | Absolute pressure noise peak (12-bit)     | Temperature = -40 °C and 130 °C, V <sub>CC</sub> = 3.1 V.  Maximum deviation from mean, 50 readings, f <sub>Samp</sub> = 8 kHz, LPF = 800Hz, 4-pole | [6]               | -8    | _   | +8    | LSB   |
| PABS <sub>RMS</sub>                  | Absolute pressure noise<br>RMS (12-bit)   | Temperature = -40 °C and 130 °C, V <sub>CC</sub> = 3.1 V.<br>Standard deviation of 50 readings, f <sub>Samp</sub> = 8 kHz, LPF = 800 Hz, 4-pole     | [6]               | _     | _   | +2    | LSB   |
| P <sub>OFF_D12</sub>                 | Absolute pressure offset                  | At minimum rated pressure, P_CAL_<br>ZERO = 0h,<br>Temperature = -40 °C and 130 °C, V <sub>CC</sub><br>= 3.1 V,<br>12-bit                           | [3]<br>[6]<br>[4] | _     | 299 | _     | LSB   |
| PSC <sub>3</sub> PSC <sub>SPI3</sub> | Digital power supply coupling             | $C_{VCC}$ = 0.1 $\mu$ f, 12-bit data<br>1 kHz $\leq$ f <sub>n</sub> $\leq$ 100 MHz, $V_{CC}$ = 3.3 V $\pm$ 0.1<br>V                                 | [2]               | _     | _   | 2     | LSB   |
| PSC <sub>5</sub> PSC <sub>SPI5</sub> | Digital power supply coupling             | $C_{VCC}$ = 0.1 µf, 12-bit data<br>1 kHz ≤ f <sub>n</sub> ≤ 100 MHz, $V_{CC}$ = 5.0 V ± 0.1<br>V                                                    | [2]               | _     | _   | 2     | LSB   |

<sup>[1]</sup> [2] [3] [4] [5] [6] [7]

Parameter verified by pass/fail testing at final test.
Parameter verified by characterization.
Functionality verified by modeling, simulation and/or design verification.
Parameter verified by functional evaluation.
Circuit integrity assured through IDDQ and scan testing. Timing is determined by internal system clock frequency.
Parameter tested 100 % at final test.
See Section 13 for accuracy over temperature and life, including nonlinearity, full scale = P<sub>ABS</sub> range.
Parameter does not include lifetime drift. For complete pressure drift over temperature and life, review Section 13.

## 11 Dynamic characteristics

Table 107. Dynamic characteristics

 $V_{\text{CC\_min}} \leq (V_{\text{CC}} - V_{\text{SS}}) \leq V_{\text{CC\_max}}, \ T_{L} \leq T_{A} \leq T_{H}, \ \Delta T \leq 25 \ ^{\circ}\text{C/min}, \ unless \ otherwise \ specified.$ 

| Symbol                                                                      | Parameter                                                                                      | Condition    | I                       | Min                  | Тур         | Max                  | Units          |
|-----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--------------|-------------------------|----------------------|-------------|----------------------|----------------|
| I <sup>2</sup> C                                                            |                                                                                                |              |                         |                      |             |                      |                |
| tscl_100<br>tsclk_400<br>tsclk_1000                                         | Clock (SCL) period (30 % of V <sub>CC</sub> to 30 % of V <sub>CC</sub> )                       | 400 kHz mode | [1] 2                   | 9.50<br>2.37<br>1.00 |             |                      | μs<br>μs<br>μs |
| tsclh_100<br>tsclh_400<br>tsclh_1000                                        | Clock (SCL) high time (70 % of V <sub>CC</sub> to 70 % of V <sub>CC</sub> )                    | 400 kHz mode | [1] (                   | 4.00<br>0.60<br>0.50 |             |                      | µs<br>µs       |
| tscll_100<br>tscll_400<br>tscll_1000                                        | Clock (SCL) low time (30 % of V <sub>CC</sub> to 30 % of V <sub>CC</sub> )                     | 400 kHz mode | [1]                     | 4.70<br>1.30<br>0.50 |             |                      | μs<br>μs<br>μs |
| tsrise_100<br>tsrise_400<br>tsrise_1000                                     | Clock (SCL) and data (SDA) rise time (30 % of V <sub>CC</sub> to 70 % of V <sub>CC</sub> )     | 400 kHz mode | [1]<br>[1]<br>[1]<br>-  | _                    |             | 1000<br>300<br>120   | ns<br>ns<br>ns |
| t <sub>SFALL_100</sub><br>t <sub>SFALL_400</sub><br>t <sub>SFALL_1000</sub> | Clock (SCL) and data (SDA) fall time (70 % of V <sub>CC</sub> to 30 % of V <sub>CC</sub> )     | 400 kHz mode | [1]<br>[1]<br>[1]<br>-  | _                    |             | 300<br>300<br>120    | ns<br>ns<br>ns |
| t <sub>SETUP_100</sub><br>t <sub>SETUP_400</sub><br>t <sub>SETUP_1000</sub> | Data input setup time (SDA = $30/70$ % of $V_{CC}$ to SCL = $30$ % of $V_{CC}$ )               | 400 kHz mode | [1] ,                   | 250<br>100<br>50     |             |                      | ns<br>ns<br>ns |
| t <sub>HOLD_100</sub><br>t <sub>HOLD_400</sub><br>t <sub>HOLD_1000</sub>    | Data input hold time (SCL = 70 % of $V_{CC}$ to SDA = 30/70 % of $V_{CC}$ )                    | 400 kHz mode | [1]                     | 0<br>0<br>0          |             | 900<br>900<br>300    | ns<br>ns<br>ns |
| tstartsetup_100<br>tstartsetup_400<br>tstartsetup_1000                      | Start condition setup time (SDA = $30/70$ % of $V_{CC}$ to SCL = $30$ % of $V_{CC}$ )          | 400 kHz mode | <sup>[1]</sup> (        | 4.70<br>0.60<br>0.26 | _<br>_<br>_ |                      | μs<br>μs<br>μs |
| tstarthold_100<br>tstarthold_400<br>tstarthold_1000                         | Start condition hold time (SCL = 70 % of $V_{CC}$ to SDA = 30/70 % of $V_{CC}$ )               | 400 kHz mode | [1]                     | 4.00<br>0.60<br>0.26 | _<br>_<br>_ |                      | μs<br>μs<br>μs |
| tstopsetup_100<br>tstopsetup_400<br>tstopsetup_1000                         | Stop condition setup time (SDA = $30/70$ % of $V_{CC}$ to SCL = $30$ % of $V_{CC}$ )           | 400 kHz mode | [1]                     | 4.00<br>0.60<br>0.26 |             |                      | μs<br>μs<br>μs |
| t <sub>VALID_100</sub><br>t <sub>VALID_400</sub><br>t <sub>VALID_1000</sub> | SCLK low to data valid<br>(SCL = 30 % of V <sub>CC</sub> to SDA = 30/70 % of V <sub>CC</sub> ) | 400 kHz mode | [1] _<br>[1] _<br>[1] _ | _<br>_<br>_          |             | 3.45<br>0.90<br>0.45 | μs<br>μs<br>μs |
| t <sub>FREE_100</sub><br>t <sub>FREE_400</sub><br>t <sub>FREE_1000</sub>    | Bus free time (SDA = 70 % of $V_{CC}$ to SDA = 70 % of $V_{CC}$ )                              | 400 kHz mode | [1] ,                   | 4.00<br>1.30<br>0.50 |             |                      | μs<br>μs<br>μs |
| C <sub>BUS</sub>                                                            | Bus capacitive load                                                                            | [2]          | [3]                     | _                    | _           | 400                  | pF             |

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

**NXP Semiconductors** 

## **FXPS7115D4**

## Digital Absolute Pressure Sensor, 40 to 115 kPa

| Symbol                | Parameter                              | Condition                                                                                                  |     | Min | Тур | Max | Units |
|-----------------------|----------------------------------------|------------------------------------------------------------------------------------------------------------|-----|-----|-----|-----|-------|
| SPI                   |                                        |                                                                                                            |     |     |     | l l |       |
| t <sub>SCLK</sub>     | Serial interface timing <sup>[4]</sup> | Clock (SCLK) period (10 % of $V_{CC}$ to 10 % of $V_{CC}$ )                                                | [1] | 90  | _   | _   | ns    |
| t <sub>SCLKH</sub>    | Serial interface timing <sup>[4]</sup> | Clock (SCLK) period (90 % of $V_{CC}$ to 90 % of $V_{CC}$ )                                                | [1] |     | _   | _   | ns    |
| t <sub>SCLKL</sub>    |                                        | Clock (SCLK) period (10 % of $V_{CC}$ to 10 % of $V_{CC}$ )                                                |     | 30  | _   | _   | ns    |
| t <sub>SCLKR</sub>    | Serial interface timing <sup>[4]</sup> | Clock (SCLK) period (10 % of $V_{CC}$ to 90 % of $V_{CC}$ )                                                | [2] | _   | 10  | 25  | ns    |
| t <sub>SCLKF</sub>    |                                        | Clock (SCLK) period (90 % of $V_{CC}$ to 10 % of $V_{CC}$ )                                                | [2] | _   | 10  | 25  | ns    |
| t <sub>LEAD</sub>     | Serial interface timing <sup>[4]</sup> | SS_B asserted to<br>SCLK high (SS_B =<br>10 % of V <sub>CC</sub> to SCLK<br>= 10 % of V <sub>CC</sub> )    | [1] | 50  | _   | _   | ns    |
| t <sub>ACCESS</sub>   | Serial interface timing <sup>[4]</sup> | SS_B asserted to<br>SCLK high (SS_B =<br>10 % of V <sub>CC</sub> to MISO<br>= 10/90 % of V <sub>CC</sub> ) | [1] | _   | _   | 50  | ns    |
| t <sub>SETUP</sub>    | Serial interface timing <sup>[4]</sup> | SS_B asserted to<br>SCLK high (MOSI<br>= 10/90 % of V <sub>CC</sub> to<br>SCLK = 10 % of V <sub>CC</sub> ) | [1] | 20  | _   | _   | ns    |
| t <sub>HOLD_IN</sub>  | Serial interface timing <sup>[4]</sup> | MOSI data hold time (SCLK = 90 % of $V_{CC}$ to MOSI = 10/90 % of $V_{CC}$ )                               | [1] | 10  | _   | _   | ns    |
| t <sub>HOLD_OUT</sub> |                                        | MOSI data hold time (SCLK = 90 % of $V_{CC}$ to MISO = 10/90 % of $V_{CC}$ )                               | [1] | 0   | _   | _   | ns    |
| t <sub>VALID</sub>    | Serial interface timing <sup>[4]</sup> | SCLK low to data valid (SCLK = 10 % of $V_{CC}$ to MISO = 10/90 % of $V_{CC}$ )                            | [1] | _   | _   | 30  | ns    |
| t <sub>LAG</sub>      | Serial interface timing <sup>[4]</sup> | SCLK low to SS_B<br>high (SCLK = 10 %<br>of $V_{CC}$ to SS_B = 90<br>% of $V_{CC}$ )                       | [1] | 60  | _   | _   | ns    |
| t <sub>DISABLE</sub>  | Serial interface timing <sup>[4]</sup> | SS_B high to MISO disable (SS_B = 90 % of V <sub>CC</sub> to MISO = Hi Z)                                  | [1] | _   | _   | 60  | ns    |

**NXP Semiconductors** 

## Digital Absolute Pressure Sensor, 40 to 115 kPa

| Symbol                      | Parameter                                                                                                                  | Condition                                                                                           |             | Min | Тур  | Max   | Units |
|-----------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------|-----|------|-------|-------|
| t <sub>SSN</sub>            | Serial interface timing <sup>[4]</sup>                                                                                     | SS_B high to SS_B<br>low (SS_B = 90 % of<br>$V_{CC}$ to SS_B = 90 %<br>of $V_{CC}$ )                | [1]         | 500 | _    | _     | ns    |
| t <sub>SLKSS</sub>          | Serial interface timing <sup>[4]</sup>                                                                                     | SCLK low to SS_B low (SCLK = 10 % of $V_{CC}$ to SS_B = 90 % of $V_{CC}$ )                          | [1]         | 50  | _    | _     | ns    |
| t <sub>SSCLK</sub>          | Serial interface timing <sup>[4]</sup>                                                                                     | SS_B high to SCLK<br>high (SS_B = 90 %<br>of V <sub>CC</sub> to SCLK = 90<br>% of V <sub>CC</sub> ) | [2]         | 50  | _    | _     | ns    |
| t <sub>LAT_SPI</sub>        | Data latency                                                                                                               |                                                                                                     | [2] [5]     | _   | _    | 1     | ns    |
| Signal chain                |                                                                                                                            |                                                                                                     |             | I   |      |       |       |
| t <sub>SigChain</sub>       | P <sub>ABS</sub> low-pass filter                                                                                           | Signal chain sample time                                                                            | [2] [5]     | _   | 48   | _     | μs    |
| $f_{c0}$                    |                                                                                                                            | Cutoff frequency, filter option #0, 4-pole                                                          | [2] [5] [6] | _   | 800  | _     | Hz    |
| f <sub>c1</sub>             |                                                                                                                            | Cutoff frequency, filter option #1, 4-pole                                                          | [2] [5] [6] | _   | 1000 | _     | Hz    |
| t <sub>SigDelay</sub>       | Signal delay (sinc filter to output delay, excluding the P <sub>ABS</sub> LPF)                                             |                                                                                                     | [2] [5]     | _   | _    | 128   | μs    |
| t <sub>ST_INIT</sub>        | P <sub>ABS</sub> startup common mode verification test time                                                                |                                                                                                     | [2] [5]     | _   | _    | 20    | ms    |
| tsт_смсонт                  | P <sub>ABS</sub> continuous common<br>mode verification response<br>time<br>P <sub>ABS</sub> error equivalent to 50<br>kPa |                                                                                                     | [2] [5]     | _   | _    | 4     | s     |
| t <sub>ST_Resp_1000_4</sub> | Self-test response time: self-test activation/deactivation to final value                                                  | LPF = 1000 Hz, 4-<br>pole                                                                           | [2] [5]     | _   | _    | 2.016 | ms    |
| t <sub>ST_FP_Resp</sub>     | Fixed pattern response time: self-test activation/ deactivation                                                            |                                                                                                     | [2] [5]     |     | _    | 100   | μs    |
| f <sub>Package</sub>        | Package resonance frequency                                                                                                |                                                                                                     | [2]         | 100 | _    | _     | kHz   |

NXP Semiconductors FXPS7115D4

#### Digital Absolute Pressure Sensor, 40 to 115 kPa

| Symbol                       | Parameter                                                              | Condition                                              |             | Min   | Тур | Max   | Units |
|------------------------------|------------------------------------------------------------------------|--------------------------------------------------------|-------------|-------|-----|-------|-------|
| Supply and suppor            | t circuitry                                                            |                                                        |             |       | '   | '     |       |
| t <sub>VCC_POR</sub>         | Reset recovery (all modes, excluding V <sub>CC</sub> voltage ramp      | V <sub>CC</sub> = V <sub>CCMIN</sub> to<br>POR release | [2] [5] [6] | _     | _   | 1     | ms    |
| t <sub>POR_I2C/POR_SPI</sub> | time)                                                                  | POR to first SPI command                               | [2] [5] [6] | 0.400 | _   | 0.700 | ms    |
| t <sub>POR_DataValid</sub>   | _                                                                      | POR to sensor data valid                               | [2] [5] [6] | _     | _   | 6     | ms    |
| t <sub>RANGE_DataValid</sub> | -                                                                      | DSP setting change to sensor data valid                | [2] [5] [6] | _     | _   | 6     | ms    |
| t <sub>SOFT_RESET_I2C</sub>  | Soft reset activation time, command complete to reset (no ACK follows) |                                                        | [2] [5]     | _     | _   | 700   | ns    |
| t <sub>SOFT_RESET_SPI</sub>  | Soft reset activation time, SS_<br>B high to reset                     |                                                        | [2] [5]     | _     | _   | 700   | ns    |
| t <sub>CC_POR</sub>          | V <sub>CC</sub> undervoltage detection delay                           |                                                        | [2]         | _     | _   | 5     | μs    |
| t <sub>UVOV_RCV</sub>        | Undervoltage/overvoltage recovery delay                                |                                                        | [2]         | _     | 100 | _     | μs    |

- [1] Parameter verified by characterization.
- [2] Functionality verified by modeling, simulation and/or design verification.
- [3] Parameter verified by functional evaluation
- [4] See Section 7.5.6,  $C_{MISO} \le 80 \text{ pF}$ ,  $R_{MISO} \ge 10 \text{ k}\Omega$
- 5] Circuit integrity assured through IDDQ and scan testing. Timing is determined by internal system clock frequency.
- 6] Parameter verified by functional evaluation.

## 12 Media compatibility—pressure sensors only

For more information regarding media compatibility information, contact your local sales representative.

## 13 Pressure sensor accuracy (drift over temperature and life)

The absolute pressure accuracy is specified in Figure 23 and Figure 24.

<u>Figure 23</u> shows the absolute pressure drift over the entire specified temperature range. The absolute pressure drift over temperature is guaranteed by production testing.

<u>Figure 24</u> shows a multiplying factor that accounts for the life time drift of the pressure sensor. The results in <u>Figure 24</u> have been obtained by qualification testing to conform to the AEC-Q100<sup>[2]</sup> standards.

As an example, at room temperature, the worst case drift that the pressure sensor might have after accounting for lifetime performance is  $(1 \text{ kPa} \times \text{multiplying factor}) = 2 \text{ kPa}$ .

**NXP Semiconductors FXPS7115D4** 

#### Digital Absolute Pressure Sensor, 40 to 115 kPa



Figure 23. Absolute pressure accuracy as a function of temperature



## 14 Application information

The FXPS7115D4 sensor can operate in two modes: I<sup>2</sup>C and SPI. The application diagrams in Figure 25 and Figure 26 show the modes and their respective biasing and bypass components.

The sensor can be configured to operate in SPI mode to read the user registers, self-test and diagnostics information. The application diagram in Figure 26 shows the SPI and the respective biasing and bypass components.

NXP Semiconductors FXPS7115D4

#### Digital Absolute Pressure Sensor, 40 to 115 kPa



Table 108. External component recommendations for I<sup>2</sup>C

| Name | Туре            | Description                     | Purpose                                         |
|------|-----------------|---------------------------------|-------------------------------------------------|
| C1   | Ceramic         | 0.1 μF, 10 %, 10 V minimum, X7R | V <sub>CC</sub> power supply decoupling         |
| R1   | General purpose | 1000 Ω, 5 %, 200 PPM            | I <sup>2</sup> C selection pin pull-up resistor |
| R2   | General purpose | 1000 Ω, 5 %, 200 PPM            | Serial clock pull-up resistor                   |
| R3   | General purpose | 1000 Ω, 5 %, 200 PPM            | Serial data pull-up resistor                    |



Table 109. External component recommendations for SPI

| Name | Туре    | Description                     | Purpose                                 |
|------|---------|---------------------------------|-----------------------------------------|
| C1   | Ceramic | 0.1 μF, 10 %, 10 V minimum, X7R | V <sub>CC</sub> power supply decoupling |

## 15 Package outline





Figure 28. Package outline detail HQFN (SOT1573-1)

MECHANICAL OUTLINE

PRINT VERSION NOT TO SCALE

STANDARD:

NON-JEDEC

DRAWING NUMBER:

SOT1573-1

REVISION:

В

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. COPLANARITY APPLIES TO LEADS AND DIE ATTACH PAD.
- A. DIMENSION APPLIES ONLY FOR TERMINALS.
- 5. MIN METAL GAP SHOULD BE 0.2 MM.

© NXP SEMICONDUCTORS N.V. ALL RIGHTS RESERVED

MECHANICAL OUTLINE STANDARD: DRAWING NUMBER: REVISION: PRINT VERSION NOT TO SCALE NON-JEDEC SOT1573-1 B

Figure 29. Package outline note HQFN (SOT1573-1)

#### 16 References

- [1] Assembly guidelines for quad flat no-lead (HQFN) and small outline no-lead (SON) packages NXP Application Note (AN) 1902, Rev. 8.0 6 February 2018, 51 pages, https://www.nxp.com/docs/en/application-note/AN1902.pdf
- [2] Failure Mechanism Based Stress Test Qualification For Integrated Circuits AEC Component Technical Committee document AEC-Q100, Rev H, September 11, 2014, 48 pages,

  http://www.aecouncil.com/Documents/AEC Q100 Rev H Base Document.pdf
- [3] I<sup>2</sup>C-Bus specification and user manual NXP User Manual (UM) 10204, Rev. 6 4 April 2014, 64 pages, https://www.nxp.com/docs/en/user-guide/UM10204.pdf

## 17 Revision history

#### Table 110. Revision history

| Document ID    | Release date | Data sheet status  | Change notice | Supercedes |
|----------------|--------------|--------------------|---------------|------------|
| FXPS7115D4 v.1 | 20180816     | Product data sheet | -             | -          |

## 18 Legal information

#### 18.1 Data sheet status

| Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition                                                                            |
|-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet      | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet    | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet        | Production                    | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

#### 18.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 18.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without

notice. This document supersedes and replaces all information supplied prior to the publication hereof.

 $\ensuremath{\mathbf{Applications}}$  — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

Suitability for use in automotive applications — This NXP Semiconductors product has been qualified for use in automotive applications. Unless otherwise agreed in writing, the product is not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected

FXPS7115D4

All information provided in this document is subject to legal disclaimers.

to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

### 18.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

## **Tables**

| Tab. 1.       | Ordering information                         | 2   | Tab. 37. | DEVSTAT1 - device status register (address |    |
|---------------|----------------------------------------------|-----|----------|--------------------------------------------|----|
| Tab. 2.       | Ordering options                             | 2   |          | 02h) bit description                       | 34 |
| Tab. 3.       | Pin description                              |     | Tab. 38. | DEVSTAT2 - device status register (address |    |
| Tab. 4.       | Self-test control register                   | 8   |          | 03h) bit allocation                        | 35 |
| Tab. 5.       | Self-test control bits for sense data fixed  |     | Tab. 39. | DEVSTAT2 - device status register (address |    |
|               | value verification                           | 8   |          | 03h) bit description                       | 35 |
| Tab. 6.       | IIR low pass filter coefficients             | 10  | Tab. 40. | DEVSTAT3 - device status register (address |    |
| Tab. 7.       | Temperature conversion variables             | 13  |          | 04h) bit allocation                        | 36 |
| Tab. 8.       | Sensor data register read wrap-around        |     | Tab. 41. | DEVSTAT3 - device status register (address |    |
|               | description                                  |     |          | 04h) bit description                       | 36 |
| Tab. 9.       | SPI command format                           | 19  | Tab. 42. | TEMPERATURE - temperature register         |    |
| Tab. 10.      | SPI command bit allocation                   | 20  |          | (address 0Eh) bit allocation               | 37 |
| Tab. 11.      | SPI response format                          |     | Tab. 43. | DEVLOCK_WR - lock register writes          |    |
| Tab. 12.      | Register read command message format         | 22  |          | register (address 10h) bit allocation      | 37 |
| Tab. 13.      | Register read command message bit field      |     | Tab. 44. | DEVLOCK_WR - lock register writes          |    |
|               | descriptions                                 | 22  |          | register (address 10h) bit description     |    |
| Tab. 14.      | Register read response message format        | 22  | Tab. 45. | Device reset command sequence              | 37 |
| Tab. 15.      | Register read response message bit field     |     | Tab. 46. | UF_REGION_W - UF region selection          |    |
|               | descriptions                                 |     |          | register (address 14h) bit allocation      | 38 |
| Tab. 16.      | Register write command message format        | 23  | Tab. 47. | UF_REGION_R - UF region selection          |    |
| Tab. 17.      | Register write command message bit field     |     |          | register (address 15h) bit allocation      |    |
|               | descriptions                                 |     | Tab. 48. | REGION_LOAD Bit Definitions                |    |
| Tab. 18.      | Register write response message format       | 23  | Tab. 49. | REGION_ACTIVE Bit Definitions              | 39 |
| Tab. 19.      | Register write response message bit field    |     | Tab. 50. | COMMTYPE - communication type register     |    |
|               | descriptions                                 | 24  |          | (address 16h) bit allocation               | 39 |
| Tab. 20.      | Sensor data request command message          |     | Tab. 51. | COMMTYPE - communication type register     |    |
|               | format                                       | 24  |          | (address 16h) bit description              | 40 |
| Tab. 21.      | Sensor data request command message bit      |     | Tab. 52. | SOURCEID_0 - source identification         |    |
|               | field descriptions                           | 24  |          | register (address 1Ah) bit allocation      | 40 |
| Tab. 22.      | Sensor data request response message         |     | Tab. 53. | SOURCEID_1 - source identification         |    |
|               | format                                       | 24  |          | register (address 1Bh) bit allocation      | 40 |
| Tab. 23.      | Sensor data request response message bit     |     | Tab. 54. | TIMING_CFG - communication timing          |    |
|               | field descriptions                           |     |          | register (address 22h) bit allocation      | 40 |
| Tab. 24.      | Reserved command message format              | 25  | Tab. 55. | SPI_CFG Register (address 3Dh) bit         |    |
| Tab. 25.      | Reserved command message bit field           |     |          | allocation                                 |    |
|               | descriptions                                 | 25  | Tab. 56. | DATASIZE Bit Definition                    |    |
| Tab. 26.      | Reserved command response message            |     | Tab. 57. | SPI CRC Definition                         | 41 |
|               | format                                       | 25  | Tab. 58. | WHO_AM_I - device identification register  |    |
| Tab. 27.      | Reserved command response message bit        |     |          | (address 3Eh) bit allocation               |    |
| <b>T</b> 1 00 | field descriptions                           |     | Tab. 59. | 0                                          | 42 |
| Tab. 28.      | <u> </u>                                     |     | Tab. 60. | _                                          |    |
| Tab. 29.      | SPI Response Message CRC                     | 27  | T . 04   | (address 3Fh) bit allocation               |    |
| Tab. 30.      | Basic status field for responses to register |     | Tab. 61. | Self Test Control Bits (ST_CTRL[3:0])      | 43 |
|               | commands                                     |     | Tab. 62. | DSP_CFG_U1 - DSP user configuration #1     |    |
| Tab. 31.      | Error responses bit field descriptions       | 27  | <b>T</b> | register (address 40h) bit allocation      |    |
| Tab. 32.      | User-accessible data — sensor specific       |     | Tab. 63. | Low-pass filter selection bits (LPF[3:0])  | 44 |
| <b>T</b> 1 00 | information                                  | 29  | Tab. 64. | User range selection bits (USER_           |    |
| Tab. 33.      | COUNT - rolling counter register (address    | 00  | T . 05   | RANGE[1:0])                                | 44 |
| T 1 04        | 00h) bit allocation                          | 33  | Tab. 65. | DSP_CFG_U4 - DSP user configuration #4     |    |
| Tab. 34.      | DEVSTAT - device status register (address    | 00  | T 1 00   | register (address 43h) bit allocation      | 44 |
| T-1-05        | 01h) bit allocation                          | 33  | Tab. 66. | DSP_CFG_U4 - DSP user configuration #4     |    |
| Tab. 35.      | DEVSTAT - device status register (address    | 00  | T 1 07   | register (address 43h) bit description     | 44 |
| T-1- 00       | 01h) bit description                         | 33  | Tab. 67. | DSP_CFG_U5 - DSP user configuration #5     | 4- |
| Tab. 36.      | DEVSTAT1 - device status register (address   | 0.4 | T-1- 00  | register (address 44h) bit allocation      | 45 |
|               | 02h) bit allocation                          | 34  | Tab. 68. | DSP_CFG_U5 - DSP user configuration #5     |    |
|               |                                              |     |          | register (address 44h) bit description     | 45 |

**NXP Semiconductors** 

## **FXPS7115D4**

## Digital Absolute Pressure Sensor, 40 to 115 kPa

| Tab. 69.                                                                      | Self-test control bits45                                                      | Tab. 87.                                              | PN0 Register (address C4h) bit allocation                                                                                                                                                                                                                          | 53                   |
|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|
| Tab. 70.                                                                      | INT_CFG - interrupt configuration register                                    | Tab. 88.                                              | PN1 Register (address C5h) bit allocation                                                                                                                                                                                                                          | 53                   |
|                                                                               | (address 45h) bit allocation45                                                | Tab. 89.                                              | SN0 Register (address C6h) bit allocation                                                                                                                                                                                                                          | 53                   |
| Tab. 71.                                                                      | INT_CFG - interrupt configuration register                                    | Tab. 90.                                              | SN1 Register (address C7h) bit allocation                                                                                                                                                                                                                          | 54                   |
|                                                                               | (address 45h) bit description46                                               | Tab. 91.                                              | SN2 Register (address C8h) bit allocation                                                                                                                                                                                                                          | 54                   |
| Tab. 72.                                                                      | P_INT_HI, P_INT_LO - interrupt window                                         | Tab. 92.                                              | SN3 Register (address C9h) bit allocation                                                                                                                                                                                                                          | 54                   |
|                                                                               | comparator threshold registers (address 46h                                   | Tab. 93.                                              | SN4 Register (address CAh) bit allocation                                                                                                                                                                                                                          | 54                   |
|                                                                               | to 49h) bit allocation46                                                      | Tab. 94.                                              | ASICWFR# Register (address CBh) bit                                                                                                                                                                                                                                |                      |
| Tab. 73.                                                                      | Threshold register values47                                                   |                                                       | allocation                                                                                                                                                                                                                                                         | 54                   |
| Tab. 74.                                                                      | P CAL ZERO - pressure calibration                                             | Tab. 95.                                              | ASICWFR_X Register (address CCh) bit                                                                                                                                                                                                                               |                      |
|                                                                               | registers (address 4Ch, 4Dh) bit allocation47                                 |                                                       | allocation                                                                                                                                                                                                                                                         | 54                   |
| Tab. 75.                                                                      | DSP_STAT - DSP specific status register                                       | Tab. 96.                                              | ASICWFR_Y Register (address CDh) bit                                                                                                                                                                                                                               |                      |
|                                                                               | (address 60h) bit allocation48                                                |                                                       | allocation                                                                                                                                                                                                                                                         | . 55                 |
| Tab. 76.                                                                      | DSP_STAT - DSP specific status register                                       | Tab. 97.                                              | ASICWLOT_L Register (address D0h) bit                                                                                                                                                                                                                              |                      |
|                                                                               | (address 60h) bit description48                                               |                                                       | allocation                                                                                                                                                                                                                                                         | . 55                 |
| Tab. 77.                                                                      | DEVSTAT_COPY - device status copy                                             | Tab. 98.                                              | ASICWLOT_H Register (address D1h) bit                                                                                                                                                                                                                              |                      |
| 100.77.                                                                       | register (address 61h) bit allocation                                         | 145.00.                                               | allocation                                                                                                                                                                                                                                                         | 55                   |
| Tab. 78.                                                                      | SNSDATAO_L, SNSDATAO_H - sensor data                                          | Tab. 99.                                              | TRNS1WFR_X Register (address D2h) bit                                                                                                                                                                                                                              | 00                   |
| 145.70.                                                                       | #0 registers (addresses 62h, 63h) bit                                         | 145. 55.                                              | allocation                                                                                                                                                                                                                                                         | 55                   |
|                                                                               | allocation                                                                    | Tab 100                                               | TRNS1WFR Y Register (address D3h) bit                                                                                                                                                                                                                              | 00                   |
| Tab. 79.                                                                      | SNSDATA1_L, SNSDATA1_H - sensor data                                          | 1ab. 100.                                             | allocation                                                                                                                                                                                                                                                         | 55                   |
| 1 ab. 13.                                                                     | #1 registers (address 64h, 65h) bit allocation49                              | Tab 101                                               | TRNS1LOT_L Register (address D4h) bit                                                                                                                                                                                                                              | J                    |
| Tab 00                                                                        |                                                                               | 1ab. 101.                                             | allocation                                                                                                                                                                                                                                                         | 55                   |
| Tab. 80.                                                                      | SNSDATA0_TIMEx - time stamp register                                          | Tab 102                                               | TRNS1LOT_H Register (address D5h) bit                                                                                                                                                                                                                              | 50                   |
| Tab 01                                                                        | (address 66h to 6Bh) bit allocation50<br>SNSDATA0 TIMEx - time stamp register | 140. 102.                                             |                                                                                                                                                                                                                                                                    | 56                   |
| Tab. 81.                                                                      |                                                                               | Tab 102                                               | allocation                                                                                                                                                                                                                                                         |                      |
| T-L 00                                                                        | (address 66h to 6Bh) bit allocation51                                         |                                                       | Lock and CRC Register bit definitions                                                                                                                                                                                                                              |                      |
| Tab. 82.                                                                      | FRT - free running timer registers                                            |                                                       | Maximum ratings                                                                                                                                                                                                                                                    |                      |
| T-1- 00                                                                       | (addresses 78h to 7Dh) bit allocation51                                       |                                                       | Electrical characteristics—supply and I/O                                                                                                                                                                                                                          |                      |
| Tab. 83.                                                                      | Range Indication Bits (RANGE[3:0])                                            |                                                       | Static characteristics                                                                                                                                                                                                                                             |                      |
| Tab. 84.                                                                      | IC TYPE REGISTER (ICTYPEID address                                            |                                                       | Dynamic characteristics                                                                                                                                                                                                                                            | 61                   |
| T . 05                                                                        | C0h) bit allocation                                                           | Tab. 108.                                             | External component recommendations for                                                                                                                                                                                                                             |                      |
| Tab. 85.                                                                      | IC MANUFACTURER REVISION                                                      | T 1 100                                               | 12C                                                                                                                                                                                                                                                                | 60                   |
|                                                                               | REGISTER (ICREVID address C1h) bit                                            | Tab. 109.                                             | External component recommendations for                                                                                                                                                                                                                             |                      |
| <b>T</b> 1 00                                                                 | allocation                                                                    | T 1 110                                               | SPI                                                                                                                                                                                                                                                                |                      |
| Tab. 86.                                                                      | IC MANUFACTURER IDENTIFICATION                                                | Tab. 110.                                             | Revision history                                                                                                                                                                                                                                                   | / (                  |
|                                                                               | REGISTER (ICMFGID address C2h) bit                                            |                                                       |                                                                                                                                                                                                                                                                    |                      |
|                                                                               | allocation53                                                                  |                                                       |                                                                                                                                                                                                                                                                    |                      |
|                                                                               |                                                                               |                                                       |                                                                                                                                                                                                                                                                    |                      |
| <b>Figur</b>                                                                  | es                                                                            |                                                       |                                                                                                                                                                                                                                                                    |                      |
|                                                                               |                                                                               |                                                       |                                                                                                                                                                                                                                                                    |                      |
| Fig. 1.                                                                       | Block diagram of FXPS7115D43                                                  | Fig. 16.                                              | I2C byte transmissions                                                                                                                                                                                                                                             | 15                   |
| Fig. 2.                                                                       | Pin configuration for 16-pin HQFN3                                            | Fig. 17.                                              | I2C acknowledge and not acknowledge                                                                                                                                                                                                                                |                      |
| Fig. 3.                                                                       | Voltage regulation and monitoring5                                            |                                                       | transmission                                                                                                                                                                                                                                                       | 16                   |
| Fig. 4.                                                                       | User-controlled PABS common mode self-                                        | Fig. 18.                                              | I2C stop condition                                                                                                                                                                                                                                                 | 16                   |
|                                                                               | test flowchart7                                                               | Fig. 19.                                              | I2C timing diagram                                                                                                                                                                                                                                                 | 18                   |
| Fig. 5.                                                                       | ΣΔ converter block diagram8                                                   | Fig. 20.                                              | Standard 32-Bit SPI protocol timing diagram .                                                                                                                                                                                                                      | 19                   |
| Fig. 6.                                                                       | Signal chain diagram 9                                                        | Fig. 21.                                              | SPI data output verification                                                                                                                                                                                                                                       |                      |
|                                                                               |                                                                               |                                                       |                                                                                                                                                                                                                                                                    |                      |
|                                                                               |                                                                               | Fig. 22.                                              | SPI timing diagram                                                                                                                                                                                                                                                 | ∠⋷                   |
| Fig. 7.                                                                       | Sinc filter response9                                                         | Fig. 22.<br>Fig. 23.                                  | SPI timing diagram                                                                                                                                                                                                                                                 | ∠8                   |
| Fig. 7.<br>Fig. 8.                                                            | Sinc filter response                                                          | Fig. 22.<br>Fig. 23.                                  | Absolute pressure accuracy as a function of                                                                                                                                                                                                                        |                      |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.                                                 | Sinc filter response                                                          | Fig. 23.                                              | Absolute pressure accuracy as a function of temperature                                                                                                                                                                                                            |                      |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.<br>Fig. 10.                                     | Sinc filter response                                                          |                                                       | Absolute pressure accuracy as a function of temperature                                                                                                                                                                                                            | 65                   |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.<br>Fig. 10.<br>Fig. 11.                         | Sinc filter response                                                          | Fig. 23.                                              | Absolute pressure accuracy as a function of temperature                                                                                                                                                                                                            | 65<br>65             |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.<br>Fig. 10.                                     | Sinc filter response                                                          | Fig. 23.<br>Fig. 24.<br>Fig. 25.                      | Absolute pressure accuracy as a function of temperature                                                                                                                                                                                                            | 65<br>65             |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.<br>Fig. 10.<br>Fig. 11.<br>Fig. 12.             | Sinc filter response                                                          | Fig. 23. Fig. 24. Fig. 25. Fig. 26.                   | Absolute pressure accuracy as a function of temperature  Absolute pressure accuracy multiplier over life  I2C application diagram of FXPS7115D4  SPI application diagram for FXPS7115D4                                                                            | 65<br>65<br>66       |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.<br>Fig. 10.<br>Fig. 11.                         | Sinc filter response                                                          | Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27.          | Absolute pressure accuracy as a function of temperature  Absolute pressure accuracy multiplier over life  I2C application diagram of FXPS7115D4 SPI application diagram for FXPS7115D4 Package outline HQFN (SOT1573-1)                                            | 65<br>66<br>66       |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.<br>Fig. 10.<br>Fig. 11.<br>Fig. 12.<br>Fig. 13. | Sinc filter response                                                          | Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27. Fig. 28. | Absolute pressure accuracy as a function of temperature  Absolute pressure accuracy multiplier over life  I2C application diagram of FXPS7115D4  SPI application diagram for FXPS7115D4  Package outline HQFN (SOT1573-1)  Package outline detail HQFN (SOT1573-1) | 65<br>65<br>66<br>67 |
| Fig. 7.<br>Fig. 8.<br>Fig. 9.<br>Fig. 10.<br>Fig. 11.<br>Fig. 12.             | Sinc filter response                                                          | Fig. 23. Fig. 24. Fig. 25. Fig. 26. Fig. 27.          | Absolute pressure accuracy as a function of temperature  Absolute pressure accuracy multiplier over life  I2C application diagram of FXPS7115D4 SPI application diagram for FXPS7115D4 Package outline HQFN (SOT1573-1)                                            | 65<br>65<br>66<br>67 |

## **Contents**

| 1       | General description                          |    | 7.5.5.1  | Basic status field                                   |      |
|---------|----------------------------------------------|----|----------|------------------------------------------------------|------|
| 2       | Features and benefits                        |    | 7.5.5.2  | Error responses                                      | 27   |
| 3       | Applications                                 | 2  | 7.5.5.3  | SPI error                                            |      |
| 3.1     | Automotive                                   | 2  | 7.5.5.4  | SPI data output verification error                   | 28   |
| 3.2     | Industrial                                   | 2  | 7.5.6    | SPI timing diagram                                   | 29   |
| 3.3     | Medical/Consumer                             | 2  | 7.6      | User-accessible data array                           | 29   |
| 4       | Ordering information                         | 2  | 7.7      | Register information                                 | 33   |
| 4.1     | Ordering options                             |    | 7.7.1    | COUNT - rolling counter register (address            |      |
| 5       | Block diagram                                |    |          | 00h)                                                 | 33   |
| 6       | Pinning information                          |    | 7.7.2    | Device status registers                              |      |
| 6.1     | Pinning                                      |    | 7.7.2.1  | DEVSTAT - device status register (address            |      |
| 6.2     | Pin description                              |    |          | 01h)                                                 | 33   |
| 7       | Functional description                       |    | 7.7.2.2  | DEVSTAT1 - device status register (address           |      |
| 7.1     | Voltage regulators                           |    |          | 02h)                                                 | 34   |
| 7.1.1   | VCC, VREG, VREGA, undervoltage monitor .     |    | 7.7.2.3  | DEVSTAT2 - device status register (address           |      |
| 7.2     | Internal oscillator                          |    |          | 03h)                                                 | 35   |
| 7.3     | Pressure sensor signal path                  |    | 7.7.2.4  | DEVSTAT3 - device status register (address           |      |
| 7.3.1   | Transducer                                   |    | 7.7.2.1  | 04h)                                                 | 36   |
| 7.3.2   | Self-test functions                          |    | 7.7.3    | TEMPERATURE - temperature register                   | 00   |
| 7.3.2.1 | PABS common mode verification                |    | 7.7.0    | (address 0Eh)                                        | 36   |
| 7.3.2.2 | Startup digital self-test verification       |    | 7.7.4    | DEVLOCK_WR - lock register writes register           | 00   |
| 7.3.2.2 | Startup sense data fixed value verification  |    | 1.1.4    | (address 10h)                                        | 27   |
| 7.3.2.3 | ΣΔ converter                                 |    | 7.7.5    | UF_REGION_W, UF_REGION_R - UF                        | . 51 |
| 7.3.4   | Digital signal processor (DSP)               |    | 1.1.5    |                                                      | 20   |
| 7.3.4.1 | Decimation sinc filter                       |    | 7.7.6    | region selection registers (address 14h, 15h).       | 30   |
| 7.3.4.1 |                                              |    | 7.7.0    | COMMTYPE - communication type register (address 16h) | 20   |
| 7.3.4.2 | Signal trim and compensation                 |    | 777      |                                                      | . ა9 |
|         | Low-pass filter                              | 10 | 7.7.7    | SOURCEID_x - source identification                   | 40   |
| 7.3.4.4 | Absolute pressure output data scaling        | 40 | 770      | registers (address 1Ah, 1Bh)                         | 40   |
| 705     | equation                                     |    | 7.7.8    | TIMING_CFG - communication timing                    | 40   |
| 7.3.5   | Temperature sensor                           |    | 770      | register (address 22h)                               | . 40 |
| 7.3.5.1 | Temperature sensor signal chain              |    | 7.7.9    | SPI Configuration Control Register (SPI_             |      |
| 7.3.5.2 | Temperature sensor output scaling equation . |    |          | CFG, Address 3Dh)                                    |      |
| 7.3.6   | Common mode error detection signal chain     |    | 7.7.9.1  | SPI Data Field Size (DATASIZE)                       |      |
| 7.4     | Inter-integrated circuit (I2C) interface     |    | 7.7.9.2  | SPI CRC Length and Seed Bits                         | . 41 |
| 7.4.1   | I2C bit transmissions                        |    | 7.7.10   | WHO_AM_I - who am I register (address                |      |
| 7.4.2   | I2C start condition                          |    |          | 3Eh)                                                 | . 41 |
| 7.4.3   | I2C byte transmission                        | 15 | 7.7.11   | I2C_ADDRESS - I2C slave address register             |      |
| 7.4.4   | I2C acknowledge and not acknowledge          |    |          | (address 3Fh)                                        | 42   |
|         | transmissions                                |    | 7.7.12   | DSP Configuration Registers (DSP_CFG_                |      |
| 7.4.5   | I2C stop condition                           |    |          | Ux)                                                  |      |
| 7.4.6   | I2C register transfers                       |    | 7.7.12.1 | Self-test control bits                               | 42   |
| 7.4.6.1 | Register write transfers                     |    | 7.7.12.2 | DSP_CFG_U1 - DSP user configuration #1               |      |
| 7.4.6.2 | Register read transfers                      |    |          | register (address 40h)                               | . 43 |
| 7.4.6.3 | Sensor data register read wrap around        |    | 7.7.12.3 | DSP_CFG_U4 - DSP user configuration #4               |      |
| 7.4.7   | I2C timing diagram                           |    |          | register (address 43h)                               | . 44 |
| 7.5     | Standard 32-bit SPI protocol                 | 18 | 7.7.12.4 | DSP_CFG_U5 - DSP user configuration #5               |      |
| 7.5.1   | SPI command format                           | 19 |          | register (address 44h)                               | . 44 |
| 7.5.2   | SPI response format                          | 21 | 7.7.13   | INT_CFG - interrupt configuration register           |      |
| 7.5.3   | Command summary                              | 21 |          | (address 45h)                                        | . 45 |
| 7.5.3.1 | Register read command                        |    | 7.7.14   | P_INT_HI, P_INT_LO - interrupt window                |      |
| 7.5.3.2 | Register write command                       |    |          | comparator threshold registers (address 46h          |      |
| 7.5.3.3 | Sensor data request commands                 |    |          | to 49h)                                              | . 46 |
| 7.5.3.4 | Reserved commands                            |    | 7.7.15   | P CAL ZERO - pressure calibration                    |      |
| 7.5.4   | Error checking                               |    |          | registers (address 4Ch, 4Dh)                         | . 47 |
| 7.5.4.1 | Default 8-bit CRC                            |    | 7.7.16   | DSP_STAT - DSP specific status register              |      |
| 7.5.5   | Exception handling                           |    |          | (address 60h)                                        | . 48 |
|         |                                              | •  |          |                                                      |      |

| 7.7.17   | DEVSTAT_COPY - device status copy                                    |      |
|----------|----------------------------------------------------------------------|------|
| 7740     | register (address 61h)                                               | . 48 |
| 7.7.18   | SNSDATA0_L, SNSDATA0_H - sensor data #0 registers (address 62h, 63h) | 40   |
| 7.7.19   | SNSDATA1 L, SNSDATA1 H - sensor data                                 | 49   |
| 1.1.19   | #1 registers (address 64h, 65h)                                      | 49   |
| 7.7.20   | SNSDATA0_TIMEx - time stamp registers                                | 10   |
| 20       | (address 66h to 6Bh)                                                 | 50   |
| 7.7.21   | P_MAX, P_MIN - maximum and minimum                                   |      |
|          | absolute pressure value registers (address                           |      |
|          | 6Ch to 6Fh)                                                          | 50   |
| 7.7.22   | FRT - free running timer registers                                   |      |
|          | (addresses 78h to 7Dh)                                               |      |
| 7.7.23   | DSP_CFG_F Register                                                   |      |
| 7.7.24   | IC type register (Address C0h)                                       | 52   |
| 7.7.25   | IC manufacturer revision register (Address                           |      |
| 7 7 00   | C1h)                                                                 | 52   |
| 7.7.26   | IC manufacturer identification register                              | E 2  |
| 7.7.27   | (address C2h)<br>Part number register (address C4h, C5h)             |      |
| 7.7.28   | Device serial number registers                                       |      |
| 7.7.29   | ASIC wafer ID registers                                              |      |
| 7.7.30   | Transducer wafer ID registers                                        |      |
| 7.7.31   | USERDATA 0 to USERDATA E - user data                                 | 00   |
|          | registers                                                            | 56   |
| 7.7.32   | USERDATA_10 to USERDATA_1E - user                                    |      |
|          | data registers                                                       |      |
| 7.7.33   | Lock and CRC Registers                                               |      |
| 7.7.34   | Reserved registers                                                   |      |
| 7.7.35   | Invalid register addresses                                           |      |
| 7.8      | Read/write register array CRC verification                           |      |
| 8        | Maximum ratings                                                      |      |
| 9        | Operating range                                                      |      |
| 10<br>11 | Static characteristics                                               |      |
| 12       | Media compatibility—pressure sensors                                 | 0 1  |
| 12       | only                                                                 | 64   |
| 13       | Pressure sensor accuracy (drift over                                 | •    |
|          | temperature and life)                                                | . 64 |
| 14       | Application information                                              |      |
| 15       | Package outline                                                      |      |
| 16       | References                                                           |      |
| 17       | Revision history                                                     |      |
| 18       | Legal information                                                    | 71   |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.