# 2048 × 2pixel CCD Linear Sensor (Color)

## **Descriptions**

The ILX522K is a reduction type CCD linear sensor designed for color image scanner use. This sensor reads B4 size documents at a density of 200 DPI. (Dot Per Inch), and has 2lines analog memories to adjust the position of green line and red/blue line. A built-in timing generator and clock-drivers ensure direct drive at 5V logic.

# 22 pin DIP (Cer-DIP)

## **Block Diagram**

# **Features**

- Number of effective pixels: 2048 × 2pixels
- Pixel size

Red/Blue pixel:  $14\mu m \times 12\mu m$  ( $14\mu m$  pitch) Green pixel:  $14\mu m \times 14\mu m$  ( $14\mu m$  pitch)

- Built-in timing generator, clock-drivers
- Ultra-low lag
- · Good linearity
- · High sensitivity
- Input Clock Pulse: CMOS 5V drive

## **Absolute Maximum Ratings**

• Supply voltage VDD1 11 V

# Pin Configuration (Top View)





Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

# **Pin Description**

| Pin No. | Symbol           | Description       |
|---------|------------------|-------------------|
| 1       | φRS              | Clock pulse input |
| 2       | V <sub>DD1</sub> | 9V power supply   |
| 3       | Vout-r/b         | R/B signal out    |
| 4       | Vouт-g           | G signal out      |
| 5       | V <sub>DD1</sub> | 9V power supply   |
| 6       | NC               | NC                |
| 7       | NC               | NC                |
| 8       | V <sub>DD1</sub> | 9V power supply   |
| 9       | φROG             | Clock pulse input |
| 10      | GND              | GND               |
| 11      | φV2              | Clock pulse input |
| 12      | φV1              | Clock pulse input |
| 13      | V <sub>DD2</sub> | 5V power supply   |
| 14      | GND              | GND               |
| 15      | GND              | GND               |
| 16      | φCLK             | Clock pulse input |
| 17      | NC               | NC                |
| 18      | GND              | GND               |
| 19      | Vgg              | Output gate bias  |
| 20      | V <sub>DD2</sub> | 5V power supply   |
| 21      | GND              | GND               |
| 22      | NC               | NC                |

# **Recommended Supply Voltage**

| Item             | Min. | Тур. | Max. | Unit |
|------------------|------|------|------|------|
| V <sub>DD1</sub> | 8.5  | 9.0  | 9.5  | V    |
| V <sub>DD2</sub> | 4.75 | 5.0  | 5.25 | V    |

Note) Rules for raising and lowering power supply voltage.

To raise power supply voltage, first raise VDD1 (9V) and then VDD2 (5V).

To lower voltage, first lower VDD2 (5V) and then VDD1 (9V).

## **Clock Characteristics**

| Item                                     | Symbol      | Min. | Тур. | Max. | Unit |
|------------------------------------------|-------------|------|------|------|------|
| Input capacity of φRS, φCLK              | CφRS, CφCLK | _    | 10   | _    | pF   |
| Input capacity of \$\psi V1, \$\psi V2\$ | CφV1, CφV2  |      | 10   |      | pF   |
| Input capacity of                        | C∳ROG       |      | 10   |      | pF   |
| Input clock frequency                    | fφRS, fφCLK | _    | _    | 3.5  | MHz  |

## Electrical Characteristics (Note 1)

 $(Ta = 25^{\circ}C, V_{DD1} = 9V, V_{DD2} = 5V \text{ } f\phi RS = 3.5 \text{MHz} \text{ } Light \text{ } source = 3200 \text{K}, IR \text{ } cut \text{ } filter \text{ } CM-500 \text{S} \text{ } (t = 1.0 \text{mm}))$ 

| Item                      |          | Symbol   | Min. | Тур. | Max. | Unit       | Remarks |
|---------------------------|----------|----------|------|------|------|------------|---------|
|                           | Red      | RR       | 5.2  | 8.0  | 10.8 |            |         |
| Sensitivity               | Green    | Rg       | 6.5  | 10.0 | 13.5 | V/(lx · s) | Note 2  |
|                           | Blue     | Rв       | 2.8  | 4.3  | 5.8  |            |         |
| Sensitivity nonuniformity |          | PRNU     | _    | 5.0  | 15.0 | %          | Note 3  |
| Saturation output voltage |          | VSAT     | 1.0  | 1.5  | _    | V          | Note 4  |
| Dork voltage everage      | Green    | Vdrk-g   | _    | 0.3  | 1.5  |            |         |
| Dark voltage average      | Red/Blue | Vdrk-r/b | _    | 1.5  | 9.0  | mV         | Note 5  |
| Dark signal nanuniformity | Green    | DSNU-G   | _    | 0.6  | 3.0  | IIIV       | Note 5  |
| Dark signal nonuniformity | Red/Blue | DSNU-R/B | _    | 2.0  | 12.0 |            |         |
| Image lag                 |          | IL       | _    | 0.02 | _    | %          | Note 6  |
| 9V supply current         |          | IVDD1    | _    | 20   | 40   | mA         | _       |
| 5V supply current         |          | IVDD2    | _    | 16.0 | 32.0 | mA         | _       |
| Total transfer efficiency |          | TTE      | 92.0 | 98.0 | _    | %          | _       |
| Output impedance          |          | Zo       | _    | 150  | _    | Ω          | _       |
| Offset level              |          | Vos      | _    | 5.4  | _    | V          | Note 7  |

#### Note:

- In accordance with the given electrooptical characteristics, the black level is defined as the average of D3, D4, to D10.
- 2) For the sensitivity test light is applied with a uniform intensity of illumination.
- 3) PRNU is defined as indicated below in each color. Ray incidence conditions are the same as for Note 2.

$$PRNU = \frac{(V_{MAX} - V_{MIN})/2}{V_{AVE}} \times 100 [\%]$$

The maximum output of each color is set to  $V_{MAX}$ , the minimum output to  $V_{MIN}$ , and the average output to  $V_{AVE}$ .

- 4) Use below the minimum value of the saturation output voltage.
- 5) Optical signal accumulated time τint stands at 5ms.
- 6) Vout-g = 500mV (Typ.)
- 7) Vos is defined as indicated below.



<sup>\*</sup> Vout indicates Vout-g and Vout-R/B.



Note)  $\phi$ CLK,  $\phi$ RS pulses must have more than 2094 cycles.

# **♦ROG, ♦V1, ♦V2, ♦CLK Timing**



| Item                                      | Symbol | Min. | Тур. | Max. | Unit |
|-------------------------------------------|--------|------|------|------|------|
| φROG, φV2 – φCLK pulse timing             | t1     | 1    | 2    | _    | μs   |
| φROG, φV1, φV2 pulse period               | t2, t4 | 28   | 30   | _    | μs   |
| φROG – φV1 pulse timing                   | t3     | 1    | 2    | _    | μs   |
| φV1 – φCLK pulse timing                   | t5     | 1    | 2    | _    | μs   |
| φROG, φV1, φV2 pulse rise time, fall time | t6, t7 | 0    | 10   | 30   | ns   |

# φCLK, φRS, Vouτ Timing



| Item                         | Symbol | Min. | Тур. | Max. | Unit |
|------------------------------|--------|------|------|------|------|
| φCLK pulse high level period | t1     | 135  | 500* | _    | ns   |
| φRS pulse high level period  | t2     | 30   | 250* | _    | ns   |
|                              | t3     | _    | 60   | _    | ns   |
| Signal output delay time     | t4     | _    | 25   | _    | ns   |
| Signal output delay time     | t5     | _    | 70   | _    | ns   |
|                              | t6     | _    | 25   | _    | ns   |

<sup>\*</sup> These timing is the condition under  $f\phi RS = 1MHz$ .



Application circuits shown are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits or for any infringement of third party patent and other right due to same.

# Example of Representative Characteristics (VDD1 = 9V, VDD2 = 5V, Ta = 25°C)



# Dark signal output temperature characteristics (Standard characteristics)



# Integration time output voltage characteristics (Standard characteristics)



Vos – Offset level [V]

# Operational frequency characteristics of the VDD1 supply current (Standard characteristics)



# Operational frequency characteristics of the VDD2 supply current (Standard characteristics)



Offset level vs. VDD1 characteristics (Standard characteristics)



# Offset level vs. VDD2 characteristics (Standard characteristics)



# Offset level vs. Temperature characteristics (Standard characteristics)

Vos – Offset level [V]



## **Notes of Handling**

1) Static charge prevention

CCD image sensors are easily damaged by static discharge. Before handling be sure to take the following protective measures.

- a) Either handle bare handed or use non chargeable gloves, clothes or material. Also use conductive shoes.
- b) When handling directly use an earth band.
- c) Install a conductive mat on the floor or working table to prevent the generation of static electricity.
- d) Ionized air is recommended for discharge when handling CCD image sensor.
- e) For the shipment of mounted substrates, use boxes treated for prevention of static charges.

### 2) Notes on Handling CCD Cer-DIP Packages

The following points should be observed when handling and installing cer-DIP packages.

- a) Remain within the following limits when applying static load to the ceramic portion of the package:
  - (1) Compressive strength: 39 N/surface (Do not apply load more than 0.7mm inside the outer perimeter of the glass portion.)
  - (2) Shearing strength: 29 N/surface
  - (3) Tensile strength: 29 N/surface
  - (4) Torsional strength: 0.9 Nm



- b) In addition, if a load is applied to the entire surface by a hard component, bending stress may be generated and the package may fracture, etc., depending on the flatness of the ceramic portion.
  - Therefore, for installation, either use an elastic load, such as a spring plate, or an adhesive.
- c) Be aware that any of the following can cause the glass to crack: because the upper and lower ceramic layers are shielded by low-melting glass,
  - (1) Applying repetitive bending stress to the external leads.
  - (2) Applying heat to the external leads for an extended period of time with soldering iron.
  - (3) Rapid cooling or heating
  - (4) Rapid cooling or impact to a limited portion of the low-melting glass with a small-tipped tool such as
  - (5) Prying the upper or lower ceramic layers away at a support point of the low-melting glass.

Note that the preceding notes should also be observed when removing a component from a board after it has already been soldered.

#### 3) Soldering

- a) Make sure the package temperature does not exceed 80°C.
- b) Solder dipping in a mounting furnace causes damage to the glass and other defects. Use a grounded 30W soldering iron and solder each pin in less then 2 seconds. For repairs and remount, cool sufficiently.
- c) To dismount an imaging device, do not use a solder suction equipment. When using an electric desoldering tool, ground the controller. For the control system, use a zero cross type.

- 4) Dust and dirt protection
  - a) Operate in clean environments.
  - b) Do not either touch glass plates by hand or have any object come in contact with glass surfaces. Should dirt stick to a glass surface, blow it off with an air blower. (For dirt stuck through static electricity ionized air is recommended.)
  - c) Clean with a cotton bud and ethyl alcohol if the glass surface is grease stained. Be careful not to scratch the glass.
  - d) Keep in a case to protect from dust and dirt. To prevent dew condensation, preheat or precool when moving to a room with great temperature differences.
- 5) Exposure to high temperatures or humidity will affect the characteristics. Accordingly avoid storage or usage in such conditions.
- 6) CCD image sensors are precise optical equipment that should not be subject to mechanical shocks.
- 7) Since ILX522K has 2 line memory so that the signal of R/B line is delay, compese the optical system subscanning R/B line initially.

Package Outline

Unit: mm

22pin DIP (400mil)





The thickness of the cover glass is 0.8mm, and the refractive index is 1.5. 1. The height from the bottom to the sensor surface is  $2.45\pm0.3$ mm. 2 2 3.0 ± 34.4 0.3 3.65 Ф 0.51 2.54

2.0 ± 0.4

PACKAGE STRUCTURE

| PACKAGE MATERIAL | Cer-DIP     |
|------------------|-------------|
| LEAD TREATMENT   | TIN PLATING |
| LEAD MATERIAL    | 42 ALLOY    |
| PACKAGE WEIGHT   | 5.2g        |