#### **Features** - PFC, Ballast Control and Half Bridge Driver in One IC - Critical Conduction Mode Boost Type PFC - No PFC Current Sense Resistor Required - Programmable Preheat Time & Frequency - Programmable Ignition Ramp - Programmable Over-Current - Internal Fault Counter - End-of-Life Protection ### PFC BALLAST CONTROL IC - Lamp Filament Sensing & Protection - Capacitive Mode Protection - Brown-Out Protection - Dynamic Restart - Automatic Restart for Lamp Exchange - Thermal Overload Protection - Programmable Deadtime - Internal 15.6V Zener Clamp Diode on VCC - Micropower Startup (150µA) - Latch Immunity and ESD Protection ### **Description** The IR2167 is a fully integrated, fully protected 600V ballast control IC designed to drive all types of fluorescent lamps. PFC circuitry provides for high PF, low THD and DC Bus regulation. Externally programmable features such as preheat time & frequency, ignition ramp characteristics, and running mode operating frequency provide a high degree of flexibility for the ballast design engineer. Comprehensive protection features such as protection from failure of a lamp to strike, filament failures, low AC line conditions, thermal overload, or lamp failure during normal operation, as well as an automatic restart function, have been included in the design. The heart of the ballast control section is a variable frequency oscillator with externally programmmable deadtime. Precise control of a 50% duty cycle is accomplished using a T-flip-flop. The IR2167 is available in both 20-pin DIP and 20-pin wide body SOIC packages. ### **Packages** ### **Typical Application Diagram** Please note that this datasheet contains advance information that could change before the product is released to production. ## **Absolute Maximum Ratings** Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM, all currents are defined positive into any lead. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions. | Symbol | Definition | Definition | | Max. | Units | | |-------------------|-------------------------------------------------------------------------|----------------------|-----------------------|------|-------|--| | VB | High side floating supply voltage | -0.3 | 625 | | | | | Vs | High side floating supply offset voltage | V <sub>B</sub> - 25 | V <sub>B</sub> + 0.3 | | | | | V <sub>HO</sub> | High side floating output voltage | V <sub>S</sub> - 0.3 | V <sub>B</sub> + 0.3 | V | | | | V <sub>LO</sub> | Low side output voltage | -0.3 | V <sub>CC</sub> + 0.3 | | | | | VPFC | PFC gate driver output voltage | -0.3 | Vcc + 0.3 | | | | | I <sub>OMAX</sub> | Max. allowable output current (HO,LO,PFC power transistor miller effect | -500 | 500 | mA | | | | I <sub>RT</sub> | RT pin current | -5 | 5 | | | | | V <sub>CT</sub> | C <sub>T</sub> pin voltage | -0.3 | 6.5 | ., | | | | $V_{DC}$ | VDC pin voltage | -0.3 | V <sub>CC</sub> + 0.3 | V | | | | I <sub>CPH</sub> | CPH pin current | -5 | 5 | | | | | I <sub>RPH</sub> | RPH pin current | -5 | 5 | | | | | I <sub>RUN</sub> | RUN pin current | -5 | 5 | mA | | | | I <sub>DT</sub> | Deadtime pin current | -5 | 5 | | | | | V <sub>CS</sub> | Current sense pin voltage | -0.3 | 6.5 | V | | | | Ics | Current sense pin current | -5 | 5 | | | | | loc | Over-current threshold pin current | | -5 | 5 | mA | | | I <sub>SD</sub> | Shutdown pin current | -5 | 5 | | | | | V <sub>BUS</sub> | DC bus sensing input voltage | | -0.3 | Vcc | V | | | I <sub>ZX</sub> | PFC inductor current, zero crossing detect | ion input | -5 | 5 | | | | ICOMP | PFC error amplifier compensation current | | -5 | 5 | mA | | | Icc | Supply current (note 1) | | -20 | 20 | | | | dV/dt | Allowable offset supply voltage slew ratet | | -50 50 | | V/ns | | | PD | Package power dissipation @ T <sub>A</sub> ≤ +25°C | (20 lead PDIP) | _ | 1.50 | W | | | | | (20 lead SOIC) | _ | 1.25 | | | | Rth <sub>JA</sub> | Thermal resistance, junction to ambient | (20 lead PDIP) | _ | 85 | 0000 | | | | | (20 lead SOIC) | _ | 90 | °C/W | | | TJ | Junction temperature | | -55 | 150 | | | | T <sub>S</sub> | Storage temperature | -55 | 150 | °C | | | | TL | Lead temperature (soldering, 10 seconds) | _ | 300 | Ī | | | ### **Recommended Operating Conditions** For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to COM, all currents are defined positive into any lead | Symbol | Definition | Min. | Max. | Units | | |------------------|-------------------------------------------------------|-----------------------|--------------------|-------|--| | V <sub>BS</sub> | High side floating supply voltage | V <sub>CC</sub> - 0.7 | V <sub>CLAMP</sub> | | | | Vs | Steady state high side floating supply offset voltage | -3.0 | 600 | | | | V <sub>CC</sub> | Supply voltage | V <sub>CCUV+</sub> | V <sub>CLAMP</sub> | 7 | | | Icc | Supply current | Note 2 | 10 | mA | | | V <sub>DC</sub> | V <sub>DC</sub> lead voltage | 0 | VCC | V | | | I <sub>SD</sub> | Shutdown lead current | -1 | 1 | | | | Ics | Current sense lead current | -1 | 1 | mA mA | | | C <sub>T</sub> | C <sub>T</sub> lead capacitance | 220 | _ | pF | | | R <sub>DT</sub> | Deadtime resistance | 1.0 | _ | kΩ | | | I <sub>RT</sub> | R <sub>T</sub> lead current (Note 3) | -500 | -50 | | | | I <sub>RPH</sub> | RPH lead current (Note 3) | 0 | 450 | uA | | | I <sub>RUN</sub> | RUN lead current (Note 3) | 0 | 450 | 1 | | | I <sub>ZX</sub> | Zero crossing detection lead current | -1 | 1 | mA | | | TJ | Junction temperature | -40 | 125 | °C | | #### **Electrical Characteristics** $V_{CC} = V_{BS} = V_{BIAS} = 14V \text{ +/- } 0.25V, R_T = 16.9 \text{k}\Omega, C_T = 470 \text{ pF}, RPH \text{ and RUN leads no connection, } V_{CPH} = 0.0V, R_{DT} = 6.1 \text{k}\Omega, R_{OC} = 20.0 \text{k}\Omega, V_{CS} = 0.5V, V_{SD} = 2.0V, C_L = 1000 \text{pF}, T_A = 25^{\circ}\text{C} \text{ unless otherwise specified.}$ | Supply Characteristics | | | | | | | |------------------------|--------------------------------------------------------------|------|------|------|-------|---------------------------------------------------------------| | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | V <sub>CCUV+</sub> | V <sub>CC</sub> supply undervoltage positive going threshold | 10.4 | 11.4 | 12.5 | V | V <sub>CC</sub> rising from 0V | | V <sub>UVHYS</sub> | V <sub>CC</sub> supply undervoltage lockout hysteresis | 2.0 | 2.1 | 2.1 | 1 | | | Iqccuv | UVLO mode quiescent current | _ | 250 | 400 | | V <sub>CC</sub> < V <sub>CCUV</sub> - | | IQCCFLT | Fault-mode quiescent current | _ | 100 | 350 | μΑ | $SD = 5V$ , $CS = 2V$ or $Tj > T_{SD}$ | | IQCC | Quiescent V <sub>CC</sub> supply current | 1.9 | 3.3 | 4.5 | mA | R <sub>T</sub> no connection, C <sub>T</sub> connected to COM | | I <sub>CC50K</sub> | V <sub>CC</sub> supply current, f = 48kHz | 4.0 | 5.0 | 6.0 | 1 | | | VCLAMP | V <sub>CC</sub> zener clamp voltage | 14.0 | 15.6 | 16.5 | V | ICC = 10mA | Note 2: Sufficient current should be supplied to the VCC pin to keep the internal 15.6V zener clamp diode on this pin regulating its voltage. Note 3: Due to the fact that the RT pin is a voltage-controlled current source, the total RT pin current is the sum of all of the parallel current sources connected to that pin. During the preheat mode, the total current flowing out of the RT pin consists of the RPH pin current plus the current due to the RT resistor. During the run mode, the total RT pin current consists of the RUN pin current plus the current due to the RT resistor. **Electrical Characteristics (cont.)** $V_{CC} = V_{BS} = V_{BIAS} = 14V + 7.0.25V, R_T = 16.9kΩ, C_T = 470 pF, RPH and RUN leads no connection, V_{CPH} = 0.0V, R_{DT} = 6.1kΩ, R_{OC} = 20.0kΩ, V_{CS} = 0.5V, V_{SD} = 2.0V, C_L = 1000pF, T_A = 25°C unless otherwise specified.$ | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | |-------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------|--------------------------------------------------------------|---------------|-----------------------------------------------------------| | I <sub>QBS0</sub> | Quiescent V <sub>BS</sub> supply current | _ | 0 | 10.0 | | V <sub>HO</sub> = V <sub>S</sub> | | I <sub>LK</sub> | Offset supply leakage current | _ | 0 | 50 | μΑ | V <sub>B</sub> = V <sub>S</sub> = 600V | | PFC Error Amplifier Characteristics | | | | | | | | | Definition | Min. | Тур. | Max. | Units | Test Conditions | | V <sub>BUS</sub> | VBUS sense input threshold | 3.7 | 4.0 | 4.3 | | V | | I <sub>VBUS</sub> | VBUS sense input bias current | _ | _ | 0.1 | | μΑ | | gm | Error amplifier transconductance | 40 | 90 | 130 | μmho | RUN mode operation | | ISOURCE | Error amplifier output current sourcing | 15 | 30 | 50 | | V <sub>BUS</sub> = 3V | | ISINK | Error amplifier output current sinking | 5 | 30 | 50 | μΑ | V <sub>BUS</sub> = 5V | | V <sub>OH(EA)</sub> | Error amplifier output voltage swing (Hi state) | 12.5 | 13.5 | 14.5 | | V <sub>BUS</sub> = 3V | | V <sub>0</sub> L(EA) | Error amplifier output voltage swing (Lo state) | _ | 0.25 | 0.4 | V | V <sub>BUS</sub> = 5V | | PFC Ov | ver Voltage Comparator | | | | | | | | Definition | Min. | Тур. | Max. | Units | Test Conditions | | V <sub>OV</sub> | Over voltage comparator threshold | 4.0 | 4.3 | 4.5 | V | | | PFC Ze | ro Current Detector | | | | | | | V <sub>Z</sub> X | ZX lead comparator threshold voltage | 1.7 | 2.0 | 2.3 | V | | | V <sub>ZXhys</sub> | ZX lead comparator hysterisis | 400 | 300 | 300 | mV | | | V <sub>ZXclamp+</sub> | ZX lead clamp voltage (high state) | 6.0 | 7.5 | 9.0 | V | $I_{ZX} = 1mA$ | | Oscillat | tor, Ballast Control, I/O Characte | eristics | ; | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | fosc | Oscillator frequency | 41 | 44 | 47 | kHz | RT = $16.9k\Omega$ , RDT = $6.1k\Omega$ , $C_T$ = $470pF$ | | | | | | 4.4 | V | • | | VCT+ | Upper CT ramp voltage threshold | 3.6 | 4.0 | 4.4 | | | | VCT+ | Upper CT ramp voltage threshold Lower CT ramp voltage threshold | 3.6<br>1.8 | 2.0 | 2.2 | V | | | Vст- | | | | | V | | | V <sub>CT</sub> - | Lower C <sub>T</sub> ramp voltage threshold | 1.8 | 2.0 | 2.2 | | | | Vст- | Lower C <sub>T</sub> ramp voltage threshold R <sub>T</sub> lead voltage | 1.8<br>1.8 | 2.0 | 2.2 | V<br>μsec | | | VCT-<br>VRT<br>tDLO<br>tDHO | Lower C <sub>T</sub> ramp voltage threshold R <sub>T</sub> lead voltage LO output deadtime HO output deadtime | 1.8<br>1.8<br>2.0 | 2.0<br>2.0<br>2.4 | 2.2<br>2.2<br>2.6 | | | | VCT-<br>VRT<br>tDLO<br>tDHO | Lower CT ramp voltage threshold RT lead voltage LO output deadtime HO output deadtime t Characteristics | 1.8<br>1.8<br>2.0 | 2.0<br>2.0<br>2.4<br>2.4 | 2.2<br>2.2<br>2.6 | | Test Conditions | | VCT-<br>VRT<br>tDLO<br>tDHO<br>Prehea<br>Symbol | Lower C <sub>T</sub> ramp voltage threshold R <sub>T</sub> lead voltage LO output deadtime HO output deadtime t Characteristics Definition | 1.8<br>1.8<br>2.0<br>2.0 | 2.0<br>2.0<br>2.4 | 2.2<br>2.2<br>2.6<br>2.6 | μsec | | | VCT- VRT tDLO tDHO Prehea Symbol ICPH+ | Lower C <sub>T</sub> ramp voltage threshold R <sub>T</sub> lead voltage LO output deadtime HO output deadtime t Characteristics Definition CPH lead charging current | 1.8<br>1.8<br>2.0<br>2.0 | 2.0<br>2.0<br>2.4<br>2.4<br>7 <b>Typ.</b> | 2.2<br>2.2<br>2.6<br>2.6<br>Max. | μsec | V <sub>CPH</sub> = 0V | | VCT- VRT tDLO tDHO Prehea Symbol ICPH+ ICPH- | Lower CT ramp voltage threshold RT lead voltage LO output deadtime HO output deadtime t Characteristics Definition CPH lead charging current CPH lead discharge current | 1.8<br>1.8<br>2.0<br>2.0<br>2.0 | 2.0<br>2.0<br>2.4<br>2.4<br><b>Typ.</b><br>2.8<br>175 | 2.2<br>2.2<br>2.6<br>2.6<br>2.6<br><b>Max.</b><br>3.2<br>350 | μsec Units μΑ | | | VCT- VRT tDLO tDHO Prehea Symbol ICPH+ | Lower CT ramp voltage threshold RT lead voltage LO output deadtime HO output deadtime t Characteristics Definition CPH lead charging current CPH lead Ignition mode threshold voltage | 1.8<br>1.8<br>2.0<br>2.0<br>2.0 | 2.0<br>2.0<br>2.4<br>2.4<br>2.4<br><b>Typ.</b> | 2.2<br>2.2<br>2.6<br>2.6<br>2.6 | μsec Units μΑ | V <sub>CPH</sub> = 0V | $\begin{tabular}{ll} \textbf{Electrical Characteristics (cont.)} \\ V_{CC} = V_{BS} = V_{BIAS} = 14V \text{ +/- } 0.25V, R_T = 16.9k\Omega, C_T = 470 pF, RPH and RUN leads no connection, } \\ V_{CPH} = 0.0V, \\ R_{DT} = 6.1k\Omega, R_{OC} = 20.0k\Omega, V_{CS} = 0.5V, V_{SD} = 2.0V, C_L = 1000pF, T_A = 25^{\circ}C \text{ unless otherwise specified.} \\ \end{tabular}$ | RPH Characteristics | | | | | | | |----------------------|------------------------------------------------------------|------|------|------|-------|---------------------------------------------------------| | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | I <sub>RPHLK</sub> | Open circuit RPH lead leakage current | _ | 0.1 | _ | μА | V <sub>RPH</sub> =5V,V <sub>RPH</sub> =6V | | RUN Ch | naracteristics | | | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | I <sub>RUNLK</sub> | Open circuit RUN lead leakage current | _ | 0.1 | _ | μΑ | V <sub>RUN</sub> = 5V | | | ion Circuitry Characteristics Definition | Min. | Тур. | Max. | Units | Test Conditions | | V <sub>SDTH+</sub> | Rising shutdown lead threshold voltage | 4.8 | 5.25 | 5.4 | V | | | V <sub>SDHYS</sub> | Shutdown lead threshold hysteresis | 300 | 150 | 100 | mV | | | V <sub>SDEOL+</sub> | Rising shutdown lead end-of-life threshold | 2.6 | 3.0 | 3.4 | | | | | voltage | | | | | | | V <sub>SDEOL</sub> - | Falling shutdown lead end-of-life threshold | 0.7 | 1.0 | 1.3 | V | | | | voltage | | | | ľ | | | V <sub>CSTH+</sub> | Over-current sense threshold voltage | 1.05 | 1.2 | 1.35 | | | | V <sub>CSTH</sub> - | Under-current sense threshold voltage | 0.14 | 0.23 | 0.28 | | | | T <sub>CS</sub> | Over-current sense propogation delay | 50 | 350 | 550 | nsec | Delay from CS to LO | | $V_{VDC+}$ | Low V <sub>BUS</sub> /rectified line input upper threshold | 4.8 | 5.2 | 5.7 | | | | V <sub>VDC</sub> - | Low V <sub>BUS</sub> /rectified line input lower threshold | 2.7 | 3.1 | 3.5 | V | | | T <sub>SD</sub> | Thermal shutdown junction temperature | _ | 160 | _ | °C | Note 4 | | Gate D | river Output Characteristics | | | | | | | Symbol | Definition | Min. | Тур. | Max. | Units | Test Conditions | | VOL | Low level output voltage (PFC, LO or HO) | | 0 | 100 | ., | I <sub>O</sub> = 0 | | VoH | High level output voltage (PFC, LO or HO) | _ | 0 | 100 | mV | V <sub>BIAS</sub> - V <sub>O</sub> , I <sub>O</sub> = 0 | | tr | Turn-on rise time (PFC, LO or HO) | 50 | 85 | 200 | | , - | | tf | Turn-off fall time (PFC, LO or HO) | 25 | 45 | 100 | nsec | | When the IC senses an overtemperature condition (Tj > 160°C), the IC is latched off. In order to reset this Fault Latch, the SD lead must be cycled high and then low, or the V<sub>CC</sub> supply to the IC must be cycled below the falling undervoltage lockout threshold (VCCUV-). ### **Lead Assignments** International TOR Rectifier # IR2167(S) ### **State Diagram** ## **Functional Block Diagram** ## **BALLAST CONTROL SECTION TIMING DIAGRAMS** FAULT CONDITION 15.6V UVLO+ UVLO-7.6V 5.1V 4.0V **V**<sub>CPH</sub> 2.0V $\mathbf{V}_{\mathsf{RPH}}$ 2.0V $\mathbf{V}_{\mathrm{RUN}}$ $\mathbf{f}_{\text{START}} \\ \mathbf{f}_{\text{PH}}$ **FREQ** SD & 5.2V **2V** но 🕯 LO CS A **◆** UVLO→ ■UVLO► СТ СТ но но но LO LO LO cs cs International TOR Rectifier # IR2167(S) #### **Functional Description** #### Under-voltage Lock-Out Mode (UVLO) The under-voltage lock-out mode is defined as the state the IC is in when VCC is below the turn-on threshold of the IC. (To identify the different modes of the IC, refer to the State Diagram shown on page 2 of this document). During undervoltage lock-out mode, the HO, LO and PFC driver outputs are low and the CT pin is connected to COM through resistor RDT to disable the oscillator. Also, the internal supply to the RT pin circuitry is shut off and pins CPH, RUN, DT and COMP are internally pulled to COM. The IR2167 undervoltage lock-out mode is designed to maintain a very low supply current of less than 200µA, and to guarantee the IC is fully functional before the high side, low side and PFC drivers are activated. Figure 1 shows an efficient supply using the start-up current of the IR2167 together with a charge pump from the ballast stage (RSUPPLY, CVCC, DCP1 and DCP2). Figure 1: Start-up and supply circuitry The Vcc capacitor (C<sub>VCC</sub>) is charged by current through supply resistor (R<sub>SUPPLY</sub>) minus the start-up current drawn by the IC. The value of (RSUPPLY) is chosen to provide 2X the maximum start-up current to guarantee ballast start-up at low line input voltage. Once the capacitor voltage on the VCC pin reaches the start-up threshold, the SD lead is below 5.1 volts and VVDC is greater than 5.1V, the IC turns on and LO and HO begin to oscillate. PFC does not begin to oscillate until the IC reaches Preheat Mode. #### **Preheat Mode Startup Mode** The IR2167 enters Preheat mode when VCC exceeds the UVLO positive-going threshold. Before Preheat mode begins, the CPH and RPH pins are connected to COM. (See Figure 3). As Preheat begins, the external capacitor CPH is charged up by an internal 3µA current source. CPH determines the preheat time which continues until the voltage on the CPH pin charges to 4.0V. Preheat mode is defined as the state the IC is in when the lamp filaments are being heated to their correct emission temperature. This is necessary for maximizing lamp life and reducing the required ignition voltage. At the onset of Preheat Mode, CVCC begins to discharge due to the increase in IC operating current (Figure 2) above the available current through resistor RSUPPLY. However, the half-bridge output also begins to oscillate and the charge pump, consisting of C<sub>SNUBBER</sub>, DCP1 and DCP2, supply the current to charge capacitor CVCC and thus the voltage to the IC. The VCC voltage supplied to the IC is Figure 2: Supply Capacitor (CVCC) voltage limited by the internal 15.6V zener clamp. CVCC and C<sub>SNUBBER</sub> must be selected such that enough supply current is available over all ballast operating conditions. Bootstrap diode (DBS) and supply capacitor (CBS) comprise the supply voltage for the high-side driver circuitry. To guarantee that the high-side supply is charged up before the first pulse on HO, the first pulse from the output drivers comes from the LO pin. The Preheat mode oscillation frequency of the half-bridge output is determined by the parallel combination of RPH and RT with the values of CT, RDT and an internal circuit as M1 turns off and CRAMP begins to charge. CRAMP determines the time it takes for the oscillator to ramp down from the Preheat frequency to the Ignition Mode frequency. Once the voltage on the RPH lead reaches 2.0V, external resistor RPH has no effect on the frequency that is now determined by external components RT, CT and RDT. This is the minimum frequency. By this time, the oscillator will have ramped down toward the resonance of the load circuit causing the lamp to ignite. Figure 3: Oscillator section block diagram with external component connection shown in Figure 3. Note that at the onset of Preheat mode the initial startup frequency is much higher than the preheat frequency. The half-bridge output frequency then ramps down from this initial start-up frequency to the Preheat mode frequency. This is to ensure that the instantaneous voltage across the lamp during the first few cycles of operation does not exceed the strike potential of the lamp #### **Ignition Mode** When the CPH pin charges up to 4.0V, ignition mode begins. At this time, the output of COMP2 (figure 3) goes low, #### **Run Mode** When the voltage on the CPH pin reaches 5.1V, the IC enters Run mode. At this time, the output of COMP1 (figure 3) goes high which turns M2 on and pulls the RUN pin to COM. The frequency is now controlled by external components RT, RRUN, CT and RDT. In certain cases it is necessary to have the run frequency higher than the ignition frequency to control the power used by the load. Figure 4 shows the ballast control sequence explained in the previous paragraphs Figure 4: IR2167 Ballast Control Sequence The control sequence used in the IR2167 allows the Run mode operating frequency of the ballast to be higher than the ignition frequency (i.e., fstart > fph > frun > fign). This control sequence is recommended for lamp types where the ignition frequency is too close to the run frequency to ensure proper lamp striking for all production resonant LC component tolerances (please note that it is possible to use the IR2167 in systems where fstart > fph > fign > frun, simply by leaving the RUN pin open). The heart of this controller is an oscillator that resembles those found in many popular PWM voltage regulator ICs. In its simplest form, this oscillator consists of a timing resistor and capacitor connected to ground. The voltage across the timing capacitor $C_T$ is a sawtooth, where the rising portion of the ramp is determined by the current in the RT lead, and the falling portion of the ramp is determined by an external deadtime resistor $R_{DT}$ . The oscillograph in Figure 5 illustrates the relationship between the oscillator capacitor waveform and the gate driver outputs. Figure 5: Oscillator Waveforms This falling portion of the sawtooth waveform is referred to as deadtime, during which both HO and LO outputs are low. The deadtime can be programmed by means of the external RDT resistor. The RT input is a voltage-controlled current source, where the voltage is regulated to be approximately 2.0V. In order to maintain proper linearity between the RT pin current and the CT capacitor charging current, the value of the RT pin current should be kept between $50\mu A$ and $500\mu A$ . The RT pin can also be used as a feedback point for closed loop control. #### **PFC Section** In most AC to DC power converters it is necessary to have the circuit act as a pure resistive load to the AC input line voltage. To achieve this, active power factor correction (PFC) can be implimented which, for an AC input line voltage, produces an AC input line current. It is also important to produce a sinusoidal input current which has a low total harmonic distortion (THD) and a high power factor (PF) (See Figure 6). **Figure 6:** Input Voltage & Current PF=0.96, THD=22% The approach used in the IR2167 is classified as running in critical conduction mode, in which the inductor current discharges to zero with each switching cycle. There is no need to sense the rectified AC line input voltage because it is already sinusoidal. Therefore, the inductor current will naturally follow the sinusoidal voltage envelope as the PFC MOSFET is turned on and off at a much higher frequency (>10KHz) than the line input frequency (50 to 60Hz). The circuit compares the DC Bus voltage to a fixed reference voltage to determine the on-time of the PFC MOSFET. The off-time is determined by the time it takes the LPFC current to drop to zero. This zero current level is detected by a secondary winding in LPFC that is connected to the ZX pin. The result is a system where the switching frequency is freerunning and constantly changing from a high frequency near the zero crossing of the AC input line voltage, to a lower frequency at the peaks. (See Figures 7, 8 & 9). Figure 7: Inductor Current Figure 8: Boost Inductor Envelope & Line Voltage Figure 9: Boost FET On Time vs Line Input As the external capacitor on the COMP pin begins to charge, the PFC MOSFET on time duration increases. The gain of OTA1 is at its maximum value (See Figures 10 & 11). Maximum gain is desireable to raise the Bus voltage to its nominal value as quickly as possible. When the voltage at the VBUS pin reaches 3V, the gain of OTA1 decreases to its MOSFET is turned on with minimum on time and $\mathsf{LPFC}$ is shorted to ground and begins charging. The PFC MOSFET then turns off and $\mathsf{LPFC}$ begins to discharge into the DC BUS capacitor. COMP4 has a 4.3V threshold with hysteresis so that if the voltage at the VBUS pin overshoots the 4.0V threshold, Figure 10: PFC Section nominal value. The BUS voltage continues to increase to its nominal value at which time the voltage measured at the VBUS pin equals 4V. The gain of OTA1 now increases to its maximum value and remains there until the Run mode. This is necessary because if VBUS overshoots its nominal value, the circuit can react quickly to correct the error. Also, during ignition, there is a sudden increase in load current which can cause the Bus voltage to sag. With maximum gain, OTA1 can quickly restore the DC Bus voltage to its nominal value. When the AC line voltage is applied to the ballast, $V_{CC}$ rises to 15V. The PFC section is not enabled until the beginning of the Preheat mode of operation. By not enabling the PFC section until the beginning of the Preheat mode, the DC Bus voltage in the ballast is not yet boosted to its nominal running value. This helps alleviate the initial flash of the lamp when the half-bridge driver section first begins to switch. When the PFC circuit is first enabled, (See Figure 10), the voltage at the VBUS and COMP pins is low. The PFC the PFC MOSFET will not turn on again until the voltage at the VBUS pin drops to approximately 4.0V. This effectively limits ths maximum bus voltage to approximately 8% greater than the regulated level. In some instances, the line voltage may be too high. This causes the AC rectified line current to directly charge the DC Bus capacitor without being boosted. Since the current never drops to zero, the ZX pin never goes high and the PFC MOSFET never turns on. The Watch Dog Timer circuit provides a pulse to turn on the PFC MOSFET if no pulse is detected at the ZX pin for 500mS. This enables the PFC circuitry to regulate the DC Bus voltage at its nominal value Figure 11: PFC Timing Sequence #### **Lamp Protection & Automatic Restart Circuitry Operation** Figure 12: Lamp Protection & Automatic Restart circuitry block diagram with external component connection #### Sensing the AC Line Voltage The first of these protection pins senses the voltage on the AC line by means of an external resistor divider (R1, R2 and capacitor C1) and an internal comparator with hysterisis. When power is first supplied to the IC at system startup, three conditions are required before oscillation is initiated: 1.) the voltage on the VCC pin must exceed the rising undervoltage lockout threshold (11.5V), 2.) the voltage at the VDC pin must exceed 5.1V, and 3.) the voltage on the SD pin must be below approximately 4.85V. If a low ac line condition occurs during normal operation, or if power to the ballast is shut off, the ac line will collapse prior to the VCC of the chip (assuming the VCC is derived from a charge pump off of the output of the half-bridge). In this case, the voltage on the VDC pin will shut the oscillator off, thereby protecting the power transistors from potentially hazardous hard switching. Approximately 2V of hysterisis has been designed into the internal comparator sensing the VDC pin, in order to account for variations in the ac line voltage under varying load conditions. When the ac line recovers, the chip restarts from the beginning of the control sequence, as shown in timing diagram (See Figure 13). Figure 13: VDC lead fault and auto restart #### Lamp Presence and End-of-Life Detection The second protection pin, SD, is used for both shutdown and end-of-life detection. The SD pin would normally be connected to an external circuit that senses the presence of the lamp(s) and the voltage appearing across the lamp(s). An example circuit for a single lamp is shown in Figure 14. During all modes of operation if the SD pin exceeds 5.1V (approximately 150mV of hysterisis is included to increase noise immunity), signaling either a lamp fault or lamp removal, the oscillator is disabled, both gate driver outputs are pulled low, and the chip is put into the micropower mode. Since a lamp fault would normally lead to a lamp exchange, when a new lamp is inserted in the fixture, the SD pin would be pulled back to near ground potential. Under these conditions a reset signal would restart the chip from the beginning of the control sequence, as shown in the timing diagram in Figure 15. Thus, for a lamp removal and replacement, the ballast automatically restarts the lamp in the proper manner. In the Run mode there are two additional thresholds enabled on the SD pin: 1V and 3V. These thresholds form a window and during normal lamp running the voltage appearing at the SD pin is maintained within these two levels. As a lamp nears its end-of-life, its running voltage will increase and the signal applied to the SD pin detects this by exceeding the window threshold width. The oscillator is disabled, both gate driver outputs are pulled low, and the chip is put into the micropower mode. Figure 14: Lamp presence detection circuit connection (shaded area) Figure 15: SD lead fault and auto restart #### **Half-Bridge Current Sensing and Protection** The third pin used for protection is the CS pin, which is normally connected to a resistor in the source of the lower power MOSFET, as shown in Figure 16. The CS pin is used to sense fault conditions such as failure of a lamp to strike, over-current during normal operation, hard switching, no load, and operation below resonance. If any one of these conditions is sensed, the fault latch is set, the oscillator is disabled, the gate driver outputs go low, and the chip is put into the micropower mode. The CS lead performs its sensing functions on a cycle-by-cycle basis in order to maximize ballast reliability. For the over-current, failure-to-strike, and hard switching fault conditions, an externally programmable, positive-going CS+ threshold is enabled at the end of the preheat time. The level of this positive-going threshold is determined by the value of the resistor $R_{\mbox{\scriptsize OC}}$ . The value of the resistor $R_{\mbox{\scriptsize OC}}$ is determined by the following formula: $$R_{OC} = \frac{V_{CS+}}{55E-6}$$ , or $$V_{CS} = 55E - 6 \cdot Roc$$ Figure 16: Half-bridge current sensing circuit connection (shaded area) For the under-current and under-resonance conditions, there is a negative-going CS- threshold of 0.2V which is enabled at the onset of the run mode. The sensing of this CS-threshold is synchronized with the falling edge of the LO output. Figures 17, 18 and 19 are oscillographs of fault conditions. Figure 17 shows a failure of the lamp to strike, Figure 18 shows a hard switching condition and Figure 19 shows an under-current condition. Figure 17: Failure of lamp to strike Figure 18: Hard switching condition Figure 19: Operation below resonance Figure 20: Auto restart for lamp replacement Recovery from such a fault condition is accomplished by cycling either the SD pin or the VCC pin. (See Figure 20). When a lamp is removed, the SD pin goes high, the fault latch is reset, and the chip is held off in an unlatched state. Lamp replacement causes the SD pin to go low again, reinitiating the startup sequence. The fault latch can also be reset by the undervoltage lockout signal, if VCC falls below the lower undervoltage threshold. #### **Bootstrap Supply Considerations** Power is normally supplied to the high-side circuitry by means of a simple charge pump from VCC, as shown in Figure 21. Figure 21 : Typical bootstrap supply connection with VCC charge pump from half-bridge output (shaded area) A high voltage, fast recovery diode $D_{BOOT}$ (the so-called bootstrap diode) is connected between VCC (anode) and VB (cathode), and a capacitor $C_{BOOT}$ (the so-called bootstrap capacitor) is connected between the VB and VS leads. During half-bridge switching, when MOSFET Q2 is on and Q1 is off, the bootstrap capacitor $C_{BOOT}$ is charged from the VCC decoupling capacitor, through the bootstrap diode $D_{BOOT}$ , and through Q2. Alternately, when Q2 is off and Q1 is on, the bootstrap diode is reverse-biased, and the bootstrap capacitor (which 'floats' on the source of the upper power MOSFET) serves as the power supply to the upper gate driver CMOS circuitry. Since the quiescent current in this CMOS circuitry is very low (typically $45\mu$ A in the onstate), the majority of the drop in the VBS voltage when Q1 is on occurs due to the transfer of charge from the bootstrap capacitor to the gate of the power MOSFET. #### **Design Equations** Note: The results from the following design equations can differ slightly from experimental measurements due to IC tolerances, component tolerances, and oscillator over- and under-shoot due to internal comparator response time. Step 1: Program Maximum Ignition Voltage Maximum lamp voltage is required during ignition. This will vary depending on the type of lamp, but 1600V is typical for a T8 lamp. As the frequency decreases from the preheat frequency to the resonant frequency, the voltage across the lamp increases. During ignition, only RT along with CT and DT determine the frequency. RPH and RRUN are not connected to COM at this time. The value of RT should be chosen so that the desired ignition voltage is reached. The RT pin current and timing capacitor charging current are both approximately: $$I_{CT} = I_{RT} = \frac{2.0V}{R_T}$$ The value of this current should be kept between 50 $\mu$ A and 500 $\mu$ A. The value for C<sub>T</sub> is computed as follows: $$C_T = \frac{1}{R_T} \left( \frac{1}{2f_{ign}} - td \right)$$ And the ignition mode frequency is: $$f_{IGN} = \frac{1}{2(R_x C_x + td)}$$ $$R_T = \frac{1}{C_T} \left( \frac{1}{2f_{ign}} - td \right)$$ Deadtime is equal to: $$td = 0.69 \cdot R_{DT} \cdot C_T$$ The following graphs, figures 22 and 23, illustrate the relationship between the effective resistance (i.e. the parallel combination of resistors which programs the CT capacitor charging current) and the operating frequency. Figure 22: f<sub>OSC</sub> vs effective R<sub>T</sub> (t<sub>DEAD=2.0</sub>μsec) Figure 23: $f_{OSC}$ vs effective R<sub>T</sub> $(t_{DEAD}=1.0\mu sec)$ Figure 24 illustrates the relationship between deadtime vs $\ensuremath{\text{R}_{\text{DT.}}}$ Figure 24: Deadtime vs RDT #### Step 2: Program Maximum Ignition Current The ignition current should be limited to the rating of the lamp resonant inductor and the half-bridge MOSFETS. The saturation current of the lamp resonant inductor should be much lower than the current rating of the MOSFETS. Under worst case conditions, the lamp resonant inductor should not be allowed to saturate. This current is controlled by the CS pin and the OC pin. The OC lead has an internal $50\mu A$ current source. This current through external resistor $R_{\mbox{OC}}$ determines the threshold on the CS pin. $$R_{OC} = \frac{V_{CS} + }{55E - 6} or$$ $$V_{CS}$$ + = 55 $E$ - 6 - $R_{OC}$ If the current through external resistor R<sub>CS</sub> exceeds a predetermined value, the IC shuts off. #### Step 3: Program Preheat Frequency The preheat frequency is determined by the parallel combination of $R_{PH}$ and $R_{T}$ along with $C_{T}$ and $R_{DT}$ . The frequency should be chosen so that the voltage across the lamp is much lower than the ignition voltage but still provides adequate heating of the filaments. During preheat, the current through the filaments is constant. However, as the filaments heat up, their resistance increases. This results in an increase in the voltage measured across the filaments, which indicates the hot to cold ratio. $$f_{PH} = \frac{1}{2 \cdot \left(\frac{R_T \cdot R_{PH}}{R_T + R_{PH}} \cdot C_T + td\right)}$$ $$1 \left(1 \right)$$ $$R_{PH} = \frac{\frac{1}{C_{T}} \left( \frac{1}{2f_{ph}} - td \right)}{1 - \frac{1}{R_{T} \cdot C_{T}} \left( \frac{1}{2f_{ph}} - td \right)}$$ 4:1 is an acceptable ratio for proper heating #### Step 4: Program preheat time The preheat time is determined by external capacitor $C_{PH}$ . The preheat time required for a 4:1 hot to cold ratio can be observed by measuring the voltage across the filaments. The preheat time is calculated as follows: $$t_{PH} = 4.0E6 \cdot C_{PH}$$ The IR2167 is held in preheat until CpH is charged to 4.0V. #### Step 5: Program the ignition mode time The difference in time between the preheat mode and the run mode is the ignition mode. The rate at which the frequency changes from preheat to run is determined by external resistor RRAMP. #### Step 6. Program the run frequency The run mode begins when external resistor $R_{PH}$ is charged to 5.1V. At this time, the run frequency is determined by the parallel combination of RT and $R_{RUN}$ along with $R_{DT}$ and $C_{T}$ . The run frequency can be programmed above or below the ignition frequency. $f_{RUN}$ is determined by the following equation: $$f_{RUN} = \frac{1}{2 \cdot \left(\frac{R_T \cdot R_{RUN}}{R_T + R_{RUN}} \cdot C_T + td\right)}$$ $$R_{RUN} = \frac{\frac{1}{C_{T}} \left( \frac{1}{2f_{RUN}} - td \right)}{1 - \frac{1}{R_{T} \cdot C_{T}} \left( \frac{1}{2f_{RUN}} - td \right)}$$ IR2167(S) International Intern #### **Component Selection Tips** #### Supply Bypassing and pc Board Layout Rules Component selection and placement on the pc board is extremely important when using power control ICs. VCC should be bypassed to COM as close to the IC terminals as possible with a low ESR/ESL capacitor, as shown in Figure 25. Figure 25: Supply bypassing PCB layout example A rule of thumb for the value of this bypass capacitor is to keep its minimum value at least 2500 times the value of the total input capacitance (Ciss) of the power transistors being driven. This decoupling capacitor can be split between a higher valued electrolytic type and a lower valued ceramic type connected in parallel, although a good quality electrolytic (e.g., $10\mu F$ ) placed immediately adjacent to the VCC and COM terminals will work well. In a typical application circuit, the supply voltage to the IC is normally derived by means of a high value startup resistor (1/4W) from the rectified line voltage, in combination with a charge pump from the output of the half-bridge. With this type of supply arrangement, the internal 15.6V zener clamp diode from VCC to COM will determine the steady state IC supply voltage. # Connecting the IC Ground (COM) to the Power Ground Both the low power control circuitry and low side gate driver output stage grounds return to this lead within the IC. The COM lead should be connected to the bottom terminal of the current sense resistor in the source of the low side power MOSFET using an individual pc board trace, as shown in Figure 26. In addition, the ground return path of the timing components and VCC decoupling capacitor should be connected directly to the IC COM lead, and not via separate traces or jumpers to other ground traces on the board. Figure 26: COM lead connection PCB layout example These connection techniques prevent high current ground loops from interfering with sensitive timing component operation, and allows the entire control circuit to reject common-mode noise due to output switching. #### Caseoutline IR2167(S) International Intern #### Caseoutline International IOR Rectifier IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105 Data and specifications subject to change without notice. 8/19/2002