

# L4901A

## DUAL 5V REGULATOR WITH RESET

PRELIMINARY DATA

- OUTPUT CURRENTS:  $I_{01} = 400 \text{mA}$  $I_{02} = 400 \text{mA}$
- FIXED PRECISION OUTPUT VOLTAGE 5V ± 2%
- RESET FUNCTION CONTROLLED BY IN-PUT VOLTAGE AND OUTPUT 1 VOLTAGE
- RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING
- RESET OUTPUT LEVEL RELATED TO OUTPUT 2
- OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING
- LOW LEAKAGE CURRENT, LESS THAN 1μA AT OUTPUT 1
- LOW QUIESCENT CURRENT (INPUT 1)
- INPUT OVERVOLTAGE PROTECTION UP TO 60V

#### ABSOLUTE MAXIMUM RATINGS

- RESET OUTPUT HIGH
- OUTPUT TRANSISTORS SOA PROTEC-TION
- SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION

The L4901A is a monolithic low drop dual 5V regulator designed mainly tor supplying microprocessor systems.

Reset and data save functions during switch on/ off can be realized.



| VIN            | DC input voltage                                    | 24                 | v  |
|----------------|-----------------------------------------------------|--------------------|----|
|                | Transient input overvoltage ( $t = 40 \text{ ms}$ ) | 60                 | V  |
| 1.             | Output current                                      | internally limited |    |
| Т <sub>j</sub> | Storage and junction temperature                    | -40 to 150         | °C |

### **BLOCK DIAGRAM**



## SCHEMATIC DIAGRAM





2/9

## CONNECTION DIAGRAM

(Top view)



#### **PIN FUNCTIONS**

| N° | NAME             | FUNCTION                                                                                                                                                  |  |  |
|----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1  | INPUT 1          | Low quiescent current 400mA regulator input.                                                                                                              |  |  |
| 2  | INPUT 2          | 400mA regulator input.                                                                                                                                    |  |  |
| 3  | TIMING CAPACITOR | If Reg. 2 is switched-ON the delay capacitor is charged with a $10\mu$ A constant current. When Reg. 2 is switched-OFF the delay capacitor is discharged. |  |  |
| 4  | GND              | Common ground.                                                                                                                                            |  |  |
| 5  | RESET OUTPUT     | When pin 3 reaches 5V the reset output is switched high.<br>Therefore $t_{RD} = C_t \left(\frac{5V}{10\mu A}\right)$ ; $t_{RD}$ (ms) = $C_t$ (nF)         |  |  |
| 6  | OUTPUT 2         | $5V$ - 400mA regulator output. Enabled if $V_0~1 > V_{RT}$ and $V_{1N~2}~>~V_{1T}.$ If Reg. 2 is switched-OFF the $C_{02}$ capacitor is discharged.       |  |  |
| 7  | OUTPUT 1         | 5V - 400mA regulator output with low leakage (in switch-OFF condition).                                                                                   |  |  |

## THERMAL DATA

| R <sub>th j-case</sub> | Thermal resistance junction-case | max | 4 | °C/W |
|------------------------|----------------------------------|-----|---|------|
|                        |                                  |     |   | 2.0  |

## TEST CIRCUIT



**ELECTRICAL CHARACTERISTICS** ( $V_{1N1} = V_{1N2} = 14,4V$ ,  $T_{amb} = 25^{\circ}C$  unless otherwise specified)

|                  | Parameter                     | Test Conditions                                                                                                                     | Min.                 | Тур.              | Max.                 | Unit        |
|------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|----------------------|-------------|
| vi               | DC operating input voltage    |                                                                                                                                     |                      |                   | 20                   | v           |
| V <sub>01</sub>  | Output voltage 1              | R load 1KΩ                                                                                                                          | 4,95                 | 5.05              | 5,15                 | v           |
| V <sub>02H</sub> | Output voltage 2 HIGH         | R load 1KΩ                                                                                                                          | V <sub>01</sub> -0.1 | 5                 | V <sub>01</sub>      | v           |
| V <sub>02L</sub> | Output voltage 2 LOW          | 1 <sub>02</sub> = -5mA                                                                                                              |                      | 0.1               |                      | v           |
| I <sub>01</sub>  | Output current 1              | ∆V <sub>01</sub> = -100mV                                                                                                           | 400                  |                   |                      | mA          |
| IL01             | Leakage output 1 current      | $V_{IN} = 0$ $V_{01} \leq 3V$                                                                                                       |                      |                   | 1                    | μA          |
| I <sub>02</sub>  | Output current 2              | ∆V <sub>02</sub> = -100mV                                                                                                           | 400                  |                   |                      | mA          |
| V <sub>i01</sub> | Output 1 dropout voltage (*)  | lo1 = 10mA<br>lo1 = 100mA<br>lo1 = 300mA                                                                                            |                      | 0.7<br>0.8<br>1.1 | 0.8<br>1<br>1.4      | V<br>V<br>V |
| VIT              | Input threshold voltage       |                                                                                                                                     | V <sub>01</sub> +1.2 | 6.4               | V <sub>01</sub> +1.7 | v           |
| VITH             | Input threshold voltage hyst. |                                                                                                                                     |                      | 250               |                      | mV          |
| ∆V <sub>01</sub> | Line regulation 1             | $7V < V_{IN} < 18V$<br>$I_{01} = 5mA$                                                                                               |                      | 5                 | 50                   | mV          |
| ∆V <sub>02</sub> | Line regulation 2             | 1 <sub>02</sub> = 5mA                                                                                                               | · (0)                | 5                 | 50                   | mV          |
| ۵V <sub>01</sub> | Load regulation 1             | 5mA < I <sub>01</sub> < 400mA                                                                                                       |                      | 50                | 100                  | mV          |
| ۵V <sub>02</sub> | Load regulation 2             | $5mA < I_{02} < 400mA$                                                                                                              | -                    | 50                | 100                  | mV          |
| IQ               | Quiescent current             | $0 < V_{IN} < 13V$<br>$7V < V_{IN} < 13V$<br>$I_{02} = I_{01} \leq 5mA$                                                             |                      | 4.5<br>1.6        | 6.5<br>3.5           | mA<br>mA    |
| I <sub>Q1</sub>  | Quiescent current 1           | $\begin{array}{l} 6.3V < V_{\text{IN 1}} < 13V \\ V_{\text{IN 2}} = 0 \\ I_{01} \leqslant 5\text{mA} \qquad I_{02} = 0 \end{array}$ |                      | 0.6               | 0.9                  | mA          |



|                        | Parameter                       | Test Conditions                                           | Min.                  | Тур.         | Max.                  | Unit  |
|------------------------|---------------------------------|-----------------------------------------------------------|-----------------------|--------------|-----------------------|-------|
| VRT                    | Reset threshold voltage         |                                                           | V <sub>02</sub> -0.15 | 4.9          | V <sub>02</sub> -0.05 | V     |
| VRTH                   | Reset threshold hysteresis      |                                                           | 30                    | 50           | 80                    | mV    |
| V <sub>RH</sub>        | Reset output voltage HIGH       | Ι <sub>R</sub> = 500μA                                    | V <sub>02</sub> -1    | 4.12         | V <sub>02</sub>       | V     |
| VRL                    | Reset output voltage LOW        | I <sub>R</sub> = -5mA                                     |                       | 0.25         | 0.4                   | V     |
| tRD                    | Reset pulse delay               | $C_t = 10nF$                                              | 3                     | 5            | 11                    | ms    |
| t <sub>d</sub>         | Timing capacitor discharge time | C <sub>t</sub> = 10nF                                     |                       |              | 20                    | μs    |
| ∆V <sub>01</sub><br>∆T | Thermal drift                   | $-20^{\circ}C \leq T_{amb} \leq 125^{\circ}C$             |                       | 0.3<br>- 0.8 |                       | mV/°C |
| ΔV <sub>02</sub><br>ΔT | Thermal drift                   | $-20^{\circ}C \leq T_{amb} \leq 125^{\circ}C$             |                       | 0.3<br>~0.8  |                       | mV/°C |
| SVR1                   | Supply voltage rejection        | f = 100Hz V <sub>R</sub> = 0.5V<br>I <sub>o</sub> = 100mA | 50                    | 84           |                       | dB    |
| SVR2                   | Supply voltage rejection        |                                                           | 50                    | 80           |                       | dB    |
| TJSD                   | Thermal shut down               |                                                           |                       | 150          |                       | °C    |

#### ELECTRICAL CHARACTERISTICS (continued)

\* The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25mV under constant output current condition.

#### APPLICATION INFORMATION

In power supplies for  $\mu$ P systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply is removed. The L4901A makes it very easy to supply such equipments; it provides two voltage regulators (both 5V high precision) with separate inputs plus a reset output for the data save function.

#### CIRCUIT OPERATION (see Fig. 1)

After switch on Reg. 1 saturates until  $V_{01}$  rises to the nominal value.

When the input 2 reaches  $V_{IT}$  and the output 1 is higher than  $V_{RT}$  the output 2 ( $V_{02}$ ) switches on and the reset output ( $V_R$ ) also goes high after a programmable time  $T_{RD}$  (timing capacitor).

 $V_{02}$  and  $V_{\mathsf{R}}$  are switched together at low level when one of the following conditions occurs:

- an input overvoltage

- an overload on the output 1 (V\_{01} < V\_{RT}); - a switch off (V\_{IN} < V\_{IT} - V\_{ITH});

and they start again as before when the condition is removed.

An overload on output 2 does not switch Reg. 2, and does not influence Reg. 1.

The V<sub>01</sub> output features:

- 5V internal reference without voltage divider between the output and the error comparator;
- very low drop series regulator element utilizing current mirrors;

permit high output impedance and then very low leakage current error even in power down condition.

This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery. The  $V_{01}$ 



#### CIRCUIT OPERATION (continued)

regulator also features low consumption (0.6mA typ.) to minimize battery drain in applications where the  $V_1$  regulator is permanently connected to a battery supply.

The  $V_{02}$  output can supply other non essential 5V circuits wich may be powered down when the system is inactive, or that must be powered

down to prevent uncorrect operation for supply voltages below the minimum value.

The reset output can be used as a "POWER DOWN INTERRUPT", permitting RAM access only in correct power conditions, or as a "BACK-UP ENABLE" to transfer data into in a NV SHADOW MEMORY when the supply is interrupted.



#### APPLICATION SUGGESTIONS

Fig. 2 shows an application circuit for a  $\mu$ P system typically used in trip computers or in car radios with programmable tuning.

Reg. 1 is permanently connected to a battery and supplies a CMOS time-of-day clock and a CMOS microcomputer chip with volatile memory.

Reg. 2 may be switched OFF when the system is inactive.

Fig. 4 shows the L4901A with a back up battery on the V<sub>01</sub> output to maintain a CMOS time-ofday clock and a stand by type N-MOS  $\mu$ P. The reset output makes sure that the RAM is forced into the low consumption stand by state, so the access to memory is inhibit and the back up battery voltage cannot drop so low that memory contents are corrupted.

In this case the main on-off switch disconnects both regulators from the supply battery.

The L4901A is also ideal for microcomputer systems using battery backup CMOS static RAMs. As shown in fig. 5 the reset output is used both to disable the  $\mu$ P and, through the address decoder M74HC138, to ensure that the RAMS are disabled as soon as the main supply starts to fall.

Another interesting application of the L4901A is in  $\mu$ P system with shadow memories. (see fig. 6)

When the input voltage goes below  $V_{1T}$ , the reset output enables the execution of a routine that saves the machine's state in the shadow RAM (xicor x 2201 for example).

Thanks to the low consumption of the Reg. 1 a  $680\mu$ F capacitor on its input is sufficient to provide enough energy to complete the operation. The diode on the input guarantees the supply of the equipment even if a short circuit on V<sub>1</sub> occurs.



## APPLICATION SUGGESTION (continued)

#### Fig. 2



Fig. 3 - P.C. board component layout of fig. 2 (1: 1 scale)



## APPLICATION SUGGESTION (continued)

Fig. 4



#### Fig. 5





## **APPLICATION SUGGESTION** (continued)

Fig. 6



Fig. 7 - Quiescent current (Reg. 1) vs. output current 6 5795 lai (mA) Vi1 = 12 V 3 2 100 200 1<sub>01</sub> (m A) 0





Fig. 8 - Quiescent current (Reg. 1) vs. input voltage G ... 5 796 / 2 I<sub>Q1</sub> (mA) V<sub>12</sub> =0 I<sub>01</sub>≤5mA 6 S 4 3 2 1 0 3 6 9 12 15 18 v<sub>i1</sub> (v)

Fig. 11 - Regulator 2 out-

put current and short circuit

current vs. input voltage

1.50

I.o

18

SGS-THOMSON

9 12 15 21

ATI.

24 Vi (V)

1 (mA)

800

700

600

500 400

300

200

100

0 3 6

Fig. 9 - Total quiescent current vs. input voltage



Fig. 12 - Supply voltage rejection regulators 1 and 2 vs. input ripple frequence



9/9