# SGS-THOMSON MICROELECTRONICS

# L4903

# DUAL 5V REGULATOR WITH RESET AND DISABLE FUNCTIONS

PRELIMINARY DATA

- OUTPUT CURRENTS:  $I_{01} = 50 \text{mA}$  $I_{02} = 100 \text{mA}$
- FIXED PRECISION OUTPUT VOLTAGE 5V ± 2%
- RESET FUNCTION CONTROLLED BY IN-PUT VOLTAGE AND OUTPUT 1 VOLTAGE
- RESET FUNCTION EXTERNALLY PRO-GRAMMABLE TIMING
- RESET OUTPUT LEVEL RELATED TO OUTPUT 2
- OUTPUT 2 INTERNALLY SWITCHED WITH ACTIVE DISCHARGING
- OUTPUT 2 DISABLE LOGICAL INPUT
- LOW LEAKAGE CURRENT, LESS THAN  $1\mu A$  AT OUTPUT 1
- INPUT OVERVOLTAGE PROTECTION UP TO 60V

#### ABSOLUTE MAXIMUM RATINGS

- RESET OUTPUT NORMALLY LOW
- OUTPUT TRANSISTORS SOA PROTEC-TION
- SHORT CIRCUIT AND THERMAL OVER-LOAD PROTECTION

The L4903 is a monolithic low drop dual 5V regulator designed mainly for supplying micro-processor systems.

Reset, data save functions and remote switch on/off control can be realized.



| VIN            | DC input voltage                                    | 24         | V  |
|----------------|-----------------------------------------------------|------------|----|
| Vt             | Transient input overvoltage ( $t = 40 \text{ ms}$ ) | 60         | V  |
| Ptot           | Power dissipation at $T_{amb} = 50^{\circ}C$        | 1          | W  |
| $T_{stg}, T_j$ | Storage and junction temperature                    | -40 to 150 | °C |

## BLOCK DIAGRAM



## SCHEMATIC DIAGRAM



## CONNECTION DIAGRAM

(Top view)



## PIN FUNCTIONS

| NAME              | FUNCTION                                                                                                                                                                                                                      |  |  |  |  |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| INPUT 1           | Low quiescent current 50mA regulator input.                                                                                                                                                                                   |  |  |  |  |
| INPUT 2           | 100mA regulator input.                                                                                                                                                                                                        |  |  |  |  |
| TIMING CAPACITOR  | If Reg. 2 is switched-ON the delay capacitor is charged with a $10\mu A$ constant current. When Reg. 2 is switched-OFF the delay capacitor is discharged.                                                                     |  |  |  |  |
| GND               | Common ground.                                                                                                                                                                                                                |  |  |  |  |
| V02 DISABLE INPUT | A high level (> $V_{DT}$ ) disables output Reg. 2.                                                                                                                                                                            |  |  |  |  |
| RESET OUTPUT      | When pin 3 reaches 5V the reset output is switched low.<br>Therefore $t_{RD} = C_t (\frac{5V}{10\mu A})$ ; $t_{RD}$ (ms) = $C_t$ (nF).                                                                                        |  |  |  |  |
| OUTPUT 2          | 5V - 100mA regulator output. Enabled if V <sub>O</sub> 1 > V <sub>RT</sub> . DISABLE INPUT < V <sub>DT</sub> and V <sub>IN 2</sub> > V <sub>IT</sub> . If Reg. 2 is switched OFF the C <sub>02</sub> capacitor is discharged. |  |  |  |  |
| OUTPUT 1          | 5V - 50mA regulator output with low leakage in switch-<br>OFF condition.                                                                                                                                                      |  |  |  |  |
|                   | INPUT 1<br>INPUT 2<br>TIMING CAPACITOR<br>GND<br>V <sub>02</sub> DISABLE INPUT<br>RESET OUTPUT<br>OUTPUT 2                                                                                                                    |  |  |  |  |

## THERMAL DATA

| R <sub>th j-pin</sub> Thermal resistance junction-pin 4   | max | 70  | °C/W |
|-----------------------------------------------------------|-----|-----|------|
| R <sub>th j-amb</sub> Thermal resistance junction-ambient | max | 100 | °C/W |



#### L4903

#### **TEST CIRCUIT**



P.C. board and components layout of the test circuit (1 : 1 scale)



## **ELECTRICAL CHARACTERISTICS** ( $V_{IN} = 14,4V, T_{amb} = 25^{\circ}C$ unless otherwise specified)

|                   | Parameter                          | Test Conditions                                                                                                                                             | Min.                 | Тур.              | Max.                 | Unit           |
|-------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------|----------------------|----------------|
| Vi                | DC operating input voltage         |                                                                                                                                                             |                      |                   | 20                   | V              |
| Vol               | Output voltage 1                   | R load 1KΩ                                                                                                                                                  | 4.95                 | 5.05              | 5.15                 | V              |
| V <sub>02 H</sub> | Output voltage 2 HIGH              | R load 1KΩ                                                                                                                                                  | V <sub>01</sub> -0.1 | 5                 | V <sub>01</sub>      | V              |
| V <sub>02L</sub>  | Output voltage 2 LOW               | I <sub>02</sub> = -5mA                                                                                                                                      |                      | 0.1               |                      | V              |
| I <sub>01</sub>   | Output current 1 max. (*)          | ∆V <sub>01</sub> = -100mV                                                                                                                                   | 50                   |                   |                      | mA             |
| IL01              | Leakage output 1 current           | $V_{1N} = 0$ $V_{01} \le 3V$                                                                                                                                |                      |                   | 1                    | μA             |
| I <sub>02</sub>   | Output current 2 max. (*)          | $\Delta V_{02} = -100 \text{mV}$                                                                                                                            | 100                  |                   |                      | mA             |
| VIOI              | Output 1 dropout voltage (*)       | $I_{01} = 10mA$<br>$I_{01} = 50mA$                                                                                                                          |                      | 0.7<br>0.75       | 0.8<br>0.9           | v<br>v         |
| VIT               | Input threshold voltage            |                                                                                                                                                             | V <sub>01</sub> +1.2 | 6.4               | V <sub>01</sub> +1.7 | V              |
| VITH              | Input threshold voltage hysteresis |                                                                                                                                                             |                      | 250               |                      | mV             |
| ∆V <sub>01</sub>  | Line regulation 1                  | $7V < V_{1N} < 18V$ $I_{01} = 5mA$                                                                                                                          |                      | 5                 | 50                   | mV             |
| ∆V <sub>02</sub>  | Line regulation 2                  | 1 <sub>02</sub> = 5mA                                                                                                                                       |                      | 5                 | 50                   | mV             |
| ∆V <sub>01</sub>  | Load regulation 1                  | $V_{IN1} = 8V 5mA < I_{01} < 50mA$                                                                                                                          |                      | 5                 | 20                   | mV             |
| ∆V <sub>02</sub>  | Load regulation 2                  | 5mA < 1 <sub>02</sub> < 100mA                                                                                                                               |                      | 10                | 50                   | mV             |
| IQ                | Quiescent current                  | $\begin{array}{l} 0 < V_{IN} < 13V \\ 7V < V_{IN} < 13V \\ V_{02} \ LOW \\ 7V < V_{IN} < 13V \\ V_{02} \ HIGH \\ I_{01} = I_{02} \leqslant 5mA \end{array}$ |                      | 4.5<br>2.7<br>1.6 | 6.5<br>4.5<br>3.5    | mA<br>mA<br>mA |
| lQ1               | Quiescent current 1                | $6.3V < V_{IN1} < 13V$<br>$V_{IN2} = 0$<br>$I_{01} < 5mA$<br>$I_{02} = 0$                                                                                   |                      | 0.6               | 0.9                  | mA             |



4/7

|                        | Parameter                                 | Test Conditions                                       | Min.                 | Тур.         | Мах.            | Unit     |
|------------------------|-------------------------------------------|-------------------------------------------------------|----------------------|--------------|-----------------|----------|
| VRT                    | Reset threshold voltage                   |                                                       | V <sub>02</sub> -0.4 | 4.7          | V02-0.2         | V        |
| VRTH                   | Reset threshold hysteresis                |                                                       | 30                   | 50           | 80              | mV       |
| VRH                    | Reset output voltage HIGH                 | $I_{R} = 500 \mu A$                                   | V <sub>02</sub> -1   | 4.12         | V <sub>02</sub> | V        |
| VRL                    | Reset output voltage LOW                  | I <sub>R</sub> = -5mA                                 |                      | 0.25         | 0.4             | V        |
| tRD                    | Reset pulse delay                         | C <sub>t</sub> = 10nF                                 | 3                    | 5            | 11              | ms       |
| td                     | Timing capacitor discharge time           | C <sub>t</sub> = 10nF                                 |                      |              | 20              | μs       |
| VDT                    | V <sub>02</sub> disable threshold voltage |                                                       |                      | 1.25         | 2.4             | V        |
| 1D                     | V <sub>02</sub> disable input current     | $V_{D} \leq 0.4V$ $V_{D} \geq 2.4V$                   |                      | -150<br>30   |                 | μΑ<br>μΑ |
| ΔV <sub>01</sub><br>ΔT | Thermal drift                             | $-20^{\circ}C \leq T_{amb} \leq 125^{\circ}C$         |                      | 0.3<br>- 0.8 |                 | mV/°C    |
| ΔV <sub>02</sub><br>ΔT | Thermal drift                             | $-20^{\circ}C \leq T_{amb} \leq 125^{\circ}C$         |                      | 0.3<br>~0.8  |                 | mV/°C    |
| SVR1                   | Supply voltage rejection                  | f = 100Hz V <sub>R</sub> = 0.5V I <sub>o</sub> = 50mA | 50                   | 84           |                 | dB       |
| SVR2                   | Supply voltage rejection                  | I <sub>o</sub> = 100mA                                | 50                   | 80           |                 | dB       |
| T <sub>JSD</sub>       | Thermal shut down                         |                                                       |                      | 150          |                 | °C       |

### ELECTRICAL CHARACTERISTICS (continued)

The dropout voltage is defined as the difference between the input and the output voltage when the output voltage is lowered of 25mV under constant output current conditions.

#### APPLICATION INFORMATION

In power supplies for  $\mu$ P systems it is necessary to provide power continuously to avoid loss of information in memories and in time of day clocks, or to save data when the primary supply is removed. The L4903 makes it very easy to supply such equipments; it provides two voltage regulators (both 5V high precision) with separate inputs plus a reset output for the data save function and Reg. 2 disable input.

#### CIRCUIT OPERATION (see Fig. 1)

After switch on Reg. 1 saturates until  $V_{\rm 01}$  rises to the nominal value.

When the input 2 reaches  $V_{1T}$  and the output 1 is higher than  $V_{RT}$  the output 2 ( $V_{02}$  and  $V_R$ ) switches on and the reset output ( $V_R$ ) goes low after a programmable time  $T_{RD}$  (timing capacitor).

 $V_{02}$  is switched at low level and  $V_{\rm R}$  at high level when one of the following conditions occurs:

- a high level (>  $V_{DT}$ ) is applied on pin 5; - an input overvoltage;
- an overload on the output 1 ( $V_{01} < V_{RT}$ );
- a switch off  $(V_{IN} < V_{IT} V_{ITH})$ ;

and they start again as before when the condition is removed.

An overload on output 2 does not switch Reg. 2, and does not influence Reg. 1.

The V<sub>01</sub> output features:

- 5V internal reference without voltage divider between the output and the error comparator
- very low drop series regulator element utilizing current mirrors

permit high output impedance and then very low leakage current even in power down conditions.

This output may therefore be used to supply circuits continuously, such as volatile RAMs, allowing the use of a back-up battery.



#### CIRCUIT OPERATION (continued)

The  $V_{02}$  output can supply other non essential 5V circuits wich may be powered down when the system is inactive, or that must be powered down to prevent uncorrect operation for supply voltages below the minimum value.

The reset output can be used as a "POWER DOWN INTERRUPT", permitting RAM access only in correct power conditions, or as a "BACK-UP ENABLE" to transfer data into in a NV SHADOW MEMORY when the supply is interrupted.

The disable function can be used for remote on/off control of circuits connected to the  $V_{02}$  output.



#### APPLICATION SUGGESTION

Fig. 2 illustrates how the L4903's disable input may be used in a CMOS  $\mu$ Computer application.

The  $V_{01}$  regulator (low consumption) supply permanently a CMOS time of day clock and a CMOS  $\mu$ computer chip with volatile memory.  $V_{02}$  output, supplying non-essential circuits, is turned OFF under control of a  $\mu$ P unit.

Configurations of this type are used in products where the OFF switch is part of a keyboard scanned by a micro which operates continuously even in the OFF state.

Fig. 2



## APPLICATION SUGGESTIONS (continued)



Fig. 5 - Total quiescent current vs. input voltage





Fig. 6 - Supply voltage rejection regulators 1 and 2 vs. input ripple frequence

