No.3325
 LA8510

 SANYO
 Telephonic Speech Network

## Overview

The Sanyo LA8510 Telephonic Speech Network provides amplification, switching and line drive functions for telephone equipment. It can perform 2 to 4 line conversion and impedance matching, and supports both DTMF and keytone signals.

The LA8510's low operating current reduces line load. Switching between the DTMF/keytone and voice circuits is controlled directly from a single MUTE input.

The LA8510 is available in plastic 20-pin DIPs.

## Features

- $\cdot$  Direct connection to low-impedance receiver
- · DTMF/keytone and voice circuit switching controlled by a single MUTE input

· Receive and transmit gain are adjusted automatically in response to the line current.

· Applicable to a wide variety of transmitters and receivers by selecting external components.

| Maximum Ratings at Ta = 25°C |                    |               | unit |
|------------------------------|--------------------|---------------|------|
| Line Voltage                 | V <sub>L</sub> max | 15            | v    |
| Line Current                 | I <sub>L</sub> max | 150           | mA   |
| Allowable Power Dissipation  | Pd max             | 1200          | mW   |
| Operating Temperature        | Topr               | -30  to  +75  | °C   |
| Storage Temperature          | Tstg               | -55 to $+150$ | °C   |

| <b>Operating Characteristi</b> | cs at Ta = 25°C | ,f=1kHz,See specified Test Circuit. | min   | typ     | max     | unit  |
|--------------------------------|-----------------|-------------------------------------|-------|---------|---------|-------|
| Line Voltage                   | $v_L$           | $I_L = 20 \text{mA}$                |       | 3.2     |         | V     |
|                                |                 | $I_L = 50 mA$                       |       | 5.3     |         | v     |
|                                |                 | $I_L = 120 \text{mA}$               |       | 10.6    |         | V     |
| Supply Voltage                 | $v_{cc}$        | $I_L = 20 \text{mA}$                |       | 2.3     |         | V     |
|                                |                 | $I_{\rm L} = 50 \mathrm{mA}$        |       | 4.0     |         | V     |
|                                |                 | $I_L = 120 \text{mA}$               |       | 7.9     |         | v     |
|                                |                 |                                     | Conti | inued c | on next | page. |



Package Dimensions (unit: mm) 3021B



SANYO Electric Co., Ltd. Semiconductor Business Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN Continued from preceding page.

|                              |                    |                                                               | min | typ         | max             | unit |  |
|------------------------------|--------------------|---------------------------------------------------------------|-----|-------------|-----------------|------|--|
| Transmit Gain                | GT                 | $I_L = 20 \text{mA}, V_{IN} = -55 \text{dBV}$                 | 38  | 40          | 42              | dB   |  |
|                              |                    | $I_{L} = 120 \text{mA}, V_{IN} = -55 \text{dBV}$              | 35  | 37          |                 | dB   |  |
| Receive Gain                 | GR                 | $I_L = 20 \text{mA}, V_{IN} = -20 \text{dBV}$                 | 7.5 | 10          | 12.5            | dB   |  |
|                              |                    | $I_{L} = 120 \text{mA}, V_{IN} = -20 \text{dBV}$              | 1.5 | 4           | 6.5             | dB   |  |
| DTMF Gain                    | $G_{MF}$           | $I_L = 20 \text{mA}, V_{IN} = -30 \text{dBV}$                 | 23  | 25          | 27              | dB   |  |
|                              |                    | $I_L = 120 \text{ mA}, V_{IN} = -30 \text{ dBV}$              | 20  | 22          |                 | dB   |  |
| Transmit Dynamic Range       | DRT                | $I_L = 20 \text{mA}, \text{THD} = 4\%$                        | 2.5 |             |                 | Vpp  |  |
|                              |                    | $I_{L} = 120 \text{mA,THD} = 4\%$                             | 4.6 |             |                 | Vpp  |  |
| <b>Receive Dynamic Range</b> | $DR_R$             | $I_{L} = 20 mA, THD = 10\%$                                   | 2.0 |             |                 | Vpp  |  |
|                              |                    | $I_{L} = 120 \text{mA}, \text{THD} = 10\%$                    | 6.0 |             |                 | Vpp  |  |
| DTMF Input Impedance         | ZIMF               | $I_L = 50 m A$                                                | 24  |             |                 | kΩ   |  |
| KTI Input Impedance          | $Z_{KTI}$          | $I_L = 50 m A$                                                | 17  |             |                 | kΩ   |  |
| MUTE "H"-Level Input Voltage | V <sub>IH</sub>    | IL=20mA to 120mA                                              | 1.5 |             | V <sub>CC</sub> | v    |  |
| MUTE "L"-Level Input Voltage | VIL                | $I_L = 20 \text{mA}$ to $120 \text{mA}$                       | 0   |             | 0.2             | v    |  |
| Transmit Attenuation         | $\Delta G_{T}$     | $I_L = 30 \text{mA}$ , PADC grounded via $24 \text{k} \Omega$ |     | 3           |                 | dB   |  |
| <b>Receive</b> Attenuation   | $\Delta G_R$       | $I_L = 30 \text{mA}$ , PADC grounded via $24 \text{k}\Omega$  |     | 6           |                 | dB   |  |
| Reference Voltage            | $\mathbf{V_{REF}}$ | $I_L = 20 \text{mA}$                                          |     | 0.7         |                 | v    |  |
|                              |                    | $I_L = 50 \text{mA}$                                          |     | 1.3         |                 | v    |  |
|                              |                    | $I_L = 120 \text{mA}$                                         |     | <b>2</b> .4 |                 | V    |  |
|                              | Note) I            | Be careful of dielectric breakdown.                           |     |             |                 |      |  |

Equivalent Circuit Block Diagram



**Test Circuit** 



Unit (resistance:  $\Omega$ , capacitance: F)

## **Sample Application Circuit**



• Unit (resistance: Ω, capacitance: F)

## Pin Descriptions

*1*--

| Pin Number | Pin Name        | Description                                                                                                                                                                                               |
|------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VL              | Line voltage<br>Connected to the positive side of the line diode bridge. See the application circuit.                                                                                                     |
| 2          | TOI             | Transmit output current source, input side<br>Connected to $V_L$ through a 27 $\Omega$ resistor. Select the value of this resistor after considering<br>the maximum expected line current.                |
| 3          | то <sub>о</sub> | Transmit output current source, output side As above, but to ground through a $15\Omega$ resistor                                                                                                         |
| 4          |                 | Not used.<br>This pin has a DC bias and should not be connected.                                                                                                                                          |
| 5          | AC BIAS         | AC signal reference voltage<br>An internally-generated reference voltage.                                                                                                                                 |
| 6          | DTMF            | DTMF input<br>The signal on this pin is output on V <sub>L</sub> (pin 1) when MUTE (pin 7) is LOW. It should be<br>decoupled using a capacitor since it is biased with the REF voltage.                   |
| 7          | MUTE            | Mute control input<br>Switches between the transmit side DTMF or receive side keytone, and voice circuits.<br>LOW : DEMF output, keytone receive output<br>HIGH : Voice circuits                          |
| 8          | REF             | Reference voltage<br>Internal amplifier bias voltage. Requires an external capacitor. This voltage should not b<br>used by external circuitry.                                                            |
| 9          | GND             | Ground<br>Connected to the negative side of the line diode bridge.                                                                                                                                        |
| 10         | кті             | Key tone input<br>Switched through to the receive circuit output when MUTE (pin 7) is LOW. It should be<br>decoupled using a capacitor since it is biased with REF voltage.                               |
| 11         | TPI2            | Transmit input amp non-inverting input<br>Transmit voice circuit input. Requires a DC bias from REF (pin 8) through a resistor.                                                                           |
| 12         | TPI1            | Transmit input amp inverting input<br>Negative feedback input. Amplifier gain and frequency response are controlled by th<br>feedback network.                                                            |
| 13         | TPo             | Transmit input amp output                                                                                                                                                                                 |
| 14         | PADC            | Pad control input<br>The value of the resistor between this pin and either V <sub>CC</sub> or ground determines the shape o<br>the line-current vs. gain characteristics. See Electrical Characteristics. |
| 15         | RPI2            | Receive input amp inverting input<br>Negative feedback is applied from the amplifier output to control amplifier gain and<br>frequency response.                                                          |
| 16         | RPI1            | Receive input amp non-inverting input<br>This pin is internally biased through a resistor using REF.                                                                                                      |
| 17         | RPo             | Receive input amp output                                                                                                                                                                                  |
| 18         | R <sub>O1</sub> | Receive circuit output<br>BTL output. Connect a ceramic receiver between R <sub>O1</sub> and R <sub>O2</sub> .                                                                                            |
| 19         | R <sub>O2</sub> | ]                                                                                                                                                                                                         |
| 20         | V <sub>cc</sub> | Supply voltage<br>Supply voltage for internal circuitry. This supply should not be used as an external circui<br>supply except as the high-level voltage for the MUTE and PADC inputs.                    |







- No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.
- Anyone purchasing any products described or contained herein for an above-mentioned use shall:

   Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.