



## **Overview**

The LC7218, LC7218M and LC7218JM are PLL frequency synthesizers for electronic tuning. The LC7218, LC7218M and LC7218JM are optimal for AM/FM tuner circuits that require high mounting densities.

## **Features**

• These products feature a rich set of built-in functions for AV applications, including reference frequency and unlock detection circuits, I/O ports and a general-purpose counter.

# **Functions**

- Programmable dividers
  - FMIN pin: 130 MHz at 70 mVrms and 160 MHz at 100 mVrms input (built-in prescaler)
  - AMIN pin: Pulse swallower and direct division techniques
- Reference frequencies: Ten selectable frequencies: 1, 5, 9, 10, 3.125, 6.25, 12.5 25, 50 and 100 kHz
- Output ports: 7 pins Complementary outputs: 2 pins
  - N-channel open drain outputs: 5 pins
- Input ports: 2 pins
- General-purpose counter: For measuring IF and other signals (Also used for station detection when functioning as an IF counter.)
  - HCTR pin: Frequency measurement (for inputs up to 70 MHz)
  - LCTR pin: Frequency and period measurement
- PLL unlock detection circuit Detects phase differences of 0.55, 1.11, 2.22 and 3.33 µs.
- Controller clock output: 400 kHz
- Clock time base output: 8 Hz
- Serial data I/O
  - Supports CCB format communication with the system controller.
- Package: LC7218: DIP24S

LC7218M: MFP24 LC7218JM: MFP24S

- CCB is a trademark of SANYO ELECTRIC CO., LTD.
- CCB is SANYO's original bus format and all the bus addresses are controlled by SANYO.

# **Package Dimensions**

unit: mm 3067-DIP24S



## SANYO Electric Co., Ltd. Semiconductor Business Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN

unit: mm

3112-MFP24S

## **Package Dimensions**

## unit: mm **3045B-MFP24**



**Pin Assignments** 



### **Block Diagram**





XIN, XOUT: Crystal oscillator (7.2 MHz) FMIN, AMIN: Local oscillator signal input CE, CL, DI, DO: Serial data I/O OUTO to OUT6: Output ports IN0, IN1: Input ports HCTR, LCTR: General-purpose counter inputs PD1, PD2: Charge pump outputs Control clock (400 kHz)

# **Specifications**

## Absolute Maximum Ratings at $Ta = 25^{\circ}C$ , $V_{SS} = 0 V$

| Parameter                   | Symbol               | Conditions                                                            | Ratings                       | Unit |
|-----------------------------|----------------------|-----------------------------------------------------------------------|-------------------------------|------|
| Maximum supply voltage      | V <sub>DD</sub> max  | V <sub>DD</sub>                                                       | -0.3 to +7.0                  | V    |
|                             | V <sub>IN</sub> (1)  | CE, CL, DI, INO, IN1                                                  | -0.3 to +7.0                  | V    |
| Input voltage               | V <sub>IN</sub> (2)  | Input pins other than VIN (1)                                         | -0.3 to V <sub>DD</sub> + 0.3 | V    |
|                             | V <sub>OUT</sub> (1) | DO, SYC                                                               | -0.3 to +7.0                  | V    |
| Output voltage              | V <sub>OUT</sub> (2) | OUT1, OUT2                                                            | -0.3 to V <sub>DD</sub> + 0.3 | V    |
| Output voltage              | V <sub>OUT</sub> (3) |                                                                       | -0.3 to +15                   | V    |
| ·                           | V <sub>OUT</sub> (4) | Output pins other than $V_{OUT}$ (1), $V_{OUT}$ (2) and $V_{OUT}$ (3) | ~0.3 to V <sub>DD</sub> + 0.3 | V    |
|                             |                      | Ta ≤ 85°C :LC7218                                                     | 350                           |      |
| Allowable power dissipation | Pd max               | :LC7218M                                                              | 300                           | mW   |
|                             |                      | :LC7218JM                                                             | 200                           | 1    |
| Operating temperature       | Topr                 |                                                                       | -40 to +85                    | °C   |
| Storage temperature         | Tstg                 |                                                                       | -55 to +125                   | °C   |

SYC:

| Parameter                                             | Symbol               | Conditions                                                          | nîn                            | typ | max                     | Unit     |
|-------------------------------------------------------|----------------------|---------------------------------------------------------------------|--------------------------------|-----|-------------------------|----------|
|                                                       | V <sub>DD</sub> (1)  | V <sub>DD</sub>                                                     | 4.5                            |     | 6.5                     | v        |
| Supply voltage                                        | V <sub>DD</sub> (2)  | V <sub>DD</sub> : Crystal oscillator guaranteed operation           | 3.5                            |     | 6.5                     | V        |
| · · · · · · · · · · · · · · ·                         | V <sub>IH</sub> (1)  | CE, CL, DI, INO, IN1                                                | 2.2                            |     | 6.5                     | V        |
| Input high level voltage                              | V <sub>IH</sub> (2)  | LCTR: Pulse waveform, DC coupling*4                                 | 0.7 V <sub>DD</sub> (1)        |     | V <sub>DD</sub> (1)     | V        |
|                                                       | V <sub>IL</sub> (1)  | CE, CL, DI, INO, IN1                                                | 0                              |     | 0.7                     | V        |
| Input low level voltage                               | V <sub>IL</sub> (2)  | LCTR*4                                                              | 0                              |     | 0.3 V <sub>DD</sub> (1) | V        |
| ·····                                                 | V <sub>OUT</sub> (1) | DO, SYC                                                             |                                |     | 6.5                     | V        |
| Output voltage                                        | V <sub>OUT</sub> (2) | OUT3 to OUT6, OUT0                                                  |                                |     | 13                      | <u>v</u> |
|                                                       | f <sub>IN</sub> (1)  | XIN: Sine wave capacitor coupling, V <sub>DD</sub> (2)              | 1.0                            | 7.2 | 8.0                     | MHz      |
|                                                       | f <sub>IN</sub> (2)  | FMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1)*1           | 10                             |     | 130 (160)*5             | MHz      |
|                                                       | t <sub>IN</sub> (3)  | AMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1)*1           | 0.5                            |     | 40                      | MHz      |
| Input frequency                                       | f <sub>IN</sub> (4)  | HCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*2           | 10                             |     | 60 (70)*6               | MHz      |
|                                                       | f <sub>IN</sub> (5)  | LCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*3           | 15                             |     | 500                     | kHz      |
|                                                       | f <sub>IN</sub> (6)  | LCTR: Pulse wave DC coupling, V <sub>DD</sub> (1)*4                 | 1.0                            |     | 20 × 10 <sup>3</sup>    | Hz       |
| Crystal oscillators for which operation is guaranteed | Xtal                 | X <sub>IN</sub> -X <sub>OUT</sub> : CI ≤ 50 Ω                       | 3.0                            | 7.2 | 8.0                     | MHz      |
|                                                       | V <sub>IN</sub> (1)  | X <sub>IN</sub> : Sine wave capacitor coupling, V <sub>DD</sub> (1) | 0.5                            |     | 1.5                     | Vrms     |
|                                                       | V <sub>IN</sub> (2)  | FMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1)             | 0.070<br>(0.100) <sup>*5</sup> |     | 1.5                     | Vms      |
| Input amplitude                                       | V <sub>IN</sub> (3)  | AMIN: Sine wave capacitor coupling, V <sub>DD</sub> (1)             | 0.070                          |     | 1.5                     | Vrms     |
|                                                       | V <sub>IN</sub> (4)  | HCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*2           | 0.070<br>(0.100)*6             |     | 1.5                     | Vrms     |
|                                                       | V <sub>IN</sub> (5)  | LCTR: Sine wave capacitor coupling, V <sub>DD</sub> (1)*3           | 0.070                          |     | 1.5                     | Vrms     |

# Allowable Operating Ranges at Ta = -40 to +85°C, $V_{SS}$ = 0 V

Note: 1.

| DV | SP  | Input frequency     | 1/2 divider | 1/16, 17 swallow | 12-bit main divider | Input pin |
|----|-----|---------------------|-------------|------------------|---------------------|-----------|
| 1  | *   | 10 to 130 (160) MHz |             | 0                | 0                   | FMIN      |
| 0  | 1   | 2 to 40 MHz         |             | 0                | 0                   | AMIN      |
|    | n n | 0.5 to 10 MHz       |             |                  | 0                   | AMIN      |

 0
 0
 0.5 to 10 Min2

 DV and SP are bits in the serial data.
 \*: don't care

 2. Frequency measurement

 3. Frequency measurement

 4. Period measurement

 5. f<sub>IN</sub> (2): 10 to 160 MHz/V<sub>IN</sub> (2)

 0.100 Vrms (minimum)

 6. f<sub>IN</sub> (4): 10 to 70 MHz/V<sub>IN</sub> (4)

 0.100 Vrms (minimum)

| Parameter                                     | Symbol               | Conditions                                                                                                                                                                            | min                   | typ  | max                 | Unit |
|-----------------------------------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------------------|------|
|                                               | Rf (1)               | XIN                                                                                                                                                                                   |                       | 1.0  |                     | MΩ   |
|                                               | Rf (2)               | FMIN                                                                                                                                                                                  |                       | 500  |                     | kΩ   |
| Internal feedback resistance                  | Rf (3)               | AMIN                                                                                                                                                                                  |                       | 500  |                     | kΩ   |
|                                               | Rf (4)               | HCTR                                                                                                                                                                                  |                       | 500  |                     | kΩ   |
|                                               | Rf (5)               | LCTR                                                                                                                                                                                  |                       | 500  |                     | kΩ   |
| Hysteresis                                    | VH                   | LCTR                                                                                                                                                                                  | 0.1 V <sub>DD</sub>   |      | 0.6 V <sub>DD</sub> | V    |
|                                               | l <sub>iH</sub> (1)  | CE, CL, DI: V <sub>I</sub> = 6.5 V                                                                                                                                                    |                       |      | 5.0                 | μA   |
|                                               | I <sub>IH</sub> (2)  | INO, IN1: $V_I = V_{DD}$                                                                                                                                                              |                       |      | 5.0                 | μA   |
| Input high level current                      | I <sub>IH</sub> (3)  | $XIN: V_I = V_{DD}$                                                                                                                                                                   |                       |      | 20                  | μA   |
|                                               | I <sub>IH</sub> (4)  | FMIN, AMIN: VI = VDD                                                                                                                                                                  |                       |      | 40                  | μΑ   |
|                                               | I <sub>IH</sub> (5)  | HCTR, LCTR: VI = VDD                                                                                                                                                                  |                       |      | 40                  | μA   |
|                                               | կ <sub>լ (</sub> 1)  | CE, CL, DI: $V_{I} = V_{SS}$                                                                                                                                                          |                       |      | 5.0                 | μA   |
|                                               |                      | INO, IN1: $V_I = V_{SS}$                                                                                                                                                              |                       |      | 5.0                 | μA   |
| Input low level current                       | I <sub>IL</sub> (3)  | XIN: VI = VSS                                                                                                                                                                         |                       |      | 20                  | μA   |
|                                               | կլ (4)               | FMIN, AMIN: VI = VSS                                                                                                                                                                  |                       |      | 40                  | μA   |
|                                               | 1 <sub>IL</sub> (5)  | HCTR, LCTR: VI = V <sub>SS</sub>                                                                                                                                                      |                       |      | 40                  | μA   |
|                                               | V <sub>OH</sub> (1)  | OUT1, OUT2: I <sub>O</sub> = -1 mA                                                                                                                                                    | V <sub>DD</sub> - 1.0 |      |                     | v    |
| Output high level voltage                     | V <sub>OH</sub> (2)  | PD1, PD2: I <sub>O</sub> = -0.5 mA                                                                                                                                                    | V <sub>DD</sub> - 1.0 |      |                     | V    |
|                                               | V <sub>OL</sub> (1)  | ÖÜT1, OUT2: I <sub>O</sub> = 1 mA                                                                                                                                                     |                       |      | 1.0                 | V    |
|                                               | V <sub>OL</sub> (2)  | PD1, PD2: I <sub>O</sub> = 0.5 mA                                                                                                                                                     |                       |      | 1.0                 | V    |
| <b>.</b>                                      | V <sub>QL</sub> (3)  | $\overline{OUT3}$ to $\overline{OUT6}$ : I <sub>O</sub> = 5 mA                                                                                                                        |                       |      | 1.0                 | V    |
| Output low level voltage                      | V <sub>OL</sub> (4)  | OUTO: I <sub>O</sub> = 1 mA                                                                                                                                                           |                       |      | 1.0                 | V    |
|                                               | V <sub>OL</sub> (5)  | DQ: I <sub>Q</sub> = 5 mA                                                                                                                                                             |                       |      | 1.0                 | v    |
|                                               | V <sub>OL</sub> (6)  | SYC: I <sub>O</sub> = 0.5 mA (V <sub>DD</sub> = 3.5 to 6.5 V)                                                                                                                         |                       |      | 1.0                 | V    |
|                                               | I <sub>OFF</sub> (1) | OUT3 to OUT6, OUT0: VO = 13 V                                                                                                                                                         |                       |      | 5.0                 | μA   |
| Output off leakage current                    | 1 <sub>OFF</sub> (2) | DO: V <sub>O</sub> = 6.5 V                                                                                                                                                            |                       |      | 5.0                 | μA   |
|                                               | I <sub>OFF</sub> (3) | $\overrightarrow{SYC}$ : V <sub>O</sub> = 6.5 V (V <sub>DD</sub> = 3.5 to 6.5 V)                                                                                                      |                       |      | 5.0                 | μA   |
| Three-state high level<br>off leakage current | IOFFH                | PD1, PD2: V <sub>O</sub> = V <sub>DD</sub>                                                                                                                                            |                       | 0.01 | 10.0                | nA   |
| Three-state low level<br>off leakage current  | IOFFL                | PD1, PD2: V <sub>O</sub> = V <sub>SS</sub>                                                                                                                                            |                       | 0.01 | 10.0                | nA   |
| Input capacitance                             | C <sub>IN</sub>      | FMIN, HCTR                                                                                                                                                                            | 1                     | 2    | 3                   | pF   |
| Current drain                                 | I <sub>DD</sub> (1)  | $V_{DD}$ : f <sub>IN</sub> (2) = 130 MHz, $V_{IN}$ (2) = 70 mVrms,<br>with a 7.2 MHz crystal, other input pins at $V_{SS}$ ,<br>output pins open                                      |                       | 20   | 30                  | mA   |
| Current drain                                 | (2)                  | V <sub>DD</sub> : PLL block stopped (PLL inhibit state), crystal<br>oscillator operating (SYC, TB), with a 7.2 MHz crystal,<br>other input pins at V <sub>SS</sub> , output pins open |                       | 1.0  |                     | mA   |

# Electrical Characteristics for the Allowable Operating Ranges

Note: A capacitor of at least 2000 pF must be inserted between the power supply V<sub>DD</sub> and V<sub>SS</sub> potentials.

### **Pin Functions**

| Pin No.  | Symbol                              | 1/0                                 | Туре                             | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|-------------------------------------|-------------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1<br>24  | X <sub>IN</sub><br>X <sub>OUT</sub> | Input<br>Output                     | Xtal OSC                         | Connections for a 7.2 MHz crystal oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 19       | FMIN                                | Input                               | Local oscillator signal<br>input | <ul> <li>FMIN is selected when DV in the serial input data is set to 1.</li> <li>Input frequency range: 10 to 130 MHz (70 mVrms minimum)</li> <li>The signal passes through an internal divide-by-two prescaler and is then supplied to the swallow counter.</li> <li>Although the divisor setting is in the range 256 to 65,536, the actual divisor will be twice the set value due to the presence of the internal divide-by-two prescaler.</li> </ul>                                                                                                                                                                                                                                                                                                                           |
| 18       | AMIN                                | Input                               | Local oscillator signal input    | <ul> <li>AMIN is selected when DV in the serial input data is set to 0.</li> <li>When SP in the serial input data is set to 1: <ul> <li>Input frequency range: 2 to 40 MHz (70 mVrms minimum).</li> <li>The signal is supplied directly to the swallow counter without passing through the internal divide-by-two prescaler.</li> <li>The divisor setting is in the range 256 to 65,536 and the actual divisor will be the value set.</li> </ul> </li> <li>When SP in the serial input data is set to 0: <ul> <li>Input frequency range: 0.5 to 10 MHz (70 mVrms minimum).</li> <li>The signal is supplied directly to a 12-bit programmable divider.</li> <li>The divisor setting is in the range 4 to 4,096 and the actual divisor will be the value set.</li> </ul> </li> </ul> |
| 21<br>22 | PD1<br>PD2                          | Three-state                         | Charge pump outputs              | <ul> <li>PLL charge pump outputs. High levels are output from PD1 and PD2 when the local oscillator frequency divided by n is higher than the reference frequency, and low levels are output when that frequency is lower than the reference frequency. These pins go to the floating state when the frequencies agree.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6        | SYC                                 | N-channel<br>open drain             | Controller clock                 | <ul> <li>SYC is a controller clock source. The LC7218 outputs a 400 kHz 66% duty signal<br/>from this pin after power is applied.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 20       | V <sub>DD</sub>                     |                                     | Power supply                     | <ul> <li>The LC7218 power supply pin. A voltage of between 4.5 and 6.5 V must be provided<br/>when the PLL is operating. The supply voltage can be lowered to 3.5 V when only<br/>operating the crystal oscillator circuit to acquire the controller clock and the clock time<br/>base outputs.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 23       | V <sub>SS</sub>                     | _                                   | Ground                           | The LC7218 ground pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2        | CE                                  | Input*                              | Chip enable                      | <ul> <li>This pin must be set high when inputting serial data (via DI) or when outputting serial<br/>data (via DO).</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 4        | CL                                  | input*                              | Clock                            | The clock input used for data signal synchronization during serial data input (via DI) or output (via DO).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 3        | DI                                  | Input*                              | Input data                       | <ul> <li>Input pin used when transferring serial data from the controller to the LC7218.</li> <li>A total of 36 bits of data must be supplied to set up the LC7218 initial state.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 5        | DO                                  | Output<br>(N-channel<br>open drain) | Output data                      | <ul> <li>Output pin used when transferring serial data to the controller from the LC7218.</li> <li>A total of 28 bits from an internal shift register can be output in synchronization with the CL signal.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

Note: \* The high and low level input voltages for the CE, CL, DI, IN0 and IN1 pins are V<sub>IH</sub> = 2.2 to 6.5 V and V<sub>IL</sub> = 0 to 0.7 V, regardless of the power supply voltage V<sub>DD</sub>.

#### LC7218, 7218M, 7218JM

#### Continued from preceding page.

| Pin No.                               | Symbol                                               | 1/0                  | Туре                                                                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------|------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9<br>10<br>11<br>12<br>13<br>14<br>17 | OUT0<br>OUT1<br>OUT2<br>OUT3<br>OUT4<br>OUT5<br>OUT6 | Output* <sup>1</sup> | Output port                                                                          | <ul> <li>These pins latch bits O<sub>0</sub> to O<sub>6</sub> in the serial data transferred from the controller, invert that data and output the inverted data in parallel.</li> <li>The OUTO pin can also be used to output an 8 Hz clock time base signal. (When TB is 1.)</li> <li>OUT1 and OUT2 are complementary outputs.</li> <li>OUT0, OUT3, OUT4, OUT5 and OUT6 are N-channel open drain outputs that can handle up to 13 V.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 7<br>8                                | INO<br>IN1                                           | Input*2              | Input port                                                                           | The values of the INO and IN1 input ports can be converted from parallel to serial and output from the DO output pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 16                                    | HCTR                                                 | Input                | General-purpose<br>counter<br>Frequency<br>measurement signal<br>input pin           | <ul> <li>HCTR is selected when SC in the serial input data is set to 1.</li> <li>Input frequency range: 10 to 60 MHz (70 mVrms minimum)</li> <li>The signal is supplied to a general-purpose 20-bit binary counter after passing through a divide-by-eight circuit. Therefore, the value of the counter is 1/8 of the frequency actually input to HCTR.</li> <li>When HCTR is selected the LC7218 will function in frequency measurement mode and the measurement period can be selected to be either 60 or 120 ms. (GT = 0: 60 ms, 1: 120 ms)</li> <li>The result of the measurement (the value of the general-purpose counter) can be output MSB first from the DO output pin.</li> </ul>                                                                                                                                                                                                                                                                                                                    |
| 15                                    | LCTR                                                 | Input                | General-purpose<br>counter<br>Frequency or period<br>measurement signal<br>input pin | <ul> <li>LCTR is selected when SC in the serial input data is set to 0.</li> <li>When SF in the serial input data is set to 1: <ul> <li>Frequency measurement mode is selected.</li> <li>Input frequency range: 15 to 500 kHz (70 mVrms minimum).</li> <li>The signal is supplied directly to the general-purpose counter without passing through the internal divide-by-eight circuit.</li> <li>The measurement period is the same as for HCTR.</li> <li>When SF in the serial input data is set to 0:</li> <li>Period measurement mode is selected.</li> <li>Input frequency range: 1 Hz to 20 kHz (V<sub>IH</sub> = 0.7 V<sub>DD</sub> minimum, V<sub>IL</sub> = 0.3 V<sub>DD</sub> maximum)</li> <li>The measurement can be selected to be for one or two cycles. If two cycle measurement is selected the input frequency range becomes 2 Hz to 20 kHz. (GT = 0: one cycle, 1: two cycles)</li> </ul> </li> <li>Measurement results are output in the same manner as HCTR measurement results.</li> </ul> |

Note: \*1. Since the output port states are undefined when power is first applied, transfer the control data quickly. \*2. The high and low level input voltages for the CE, CL, DI, IN0 and IN1 pins are V<sub>IH</sub> = 2.2 to 6.5 V and V<sub>IL</sub> = 0 to 0.7 V, regardless of the power supply voltage V<sub>DD</sub>.

#### Control Data Format (serial input data)



The LC7218 control data consists of 36 bits. All 36 bits must be input after power is applied to set up the LC7218 initial state. This is because the last two bits, while being unrelated to user functions, are data that switches the LSI test modes. Once the LC7218 has been initialized, the contents of the first 24 bits ( $D_0$  to CTEN) can be changed without changing the contents of the last 12 bits (R0 to T1) by inputting data to DI in serial data input mode.

| No. | Control block/data                                   | · · · ·                                                            |                                                                  |                                                          |                                                        | Desc                                                                                                          | ription                                                                                                                            |                                                                                                                                                                       | Related data       |
|-----|------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|
|     |                                                      | D <sub>o</sub> to D                                                | 15 is a l                                                        | binary va                                                | alue wit                                               | mable divider.<br>h D <sub>15</sub> as the Mi<br>nged by DV and                                               | B.<br>I SP as listed in the tabl                                                                                                   | e below.                                                                                                                                                              |                    |
|     | • · · · · · · · · · · · · · · · · · · ·              | DV                                                                 | SP                                                               | LSB                                                      |                                                        | visor setting                                                                                                 | Actual divisor                                                                                                                     | ן                                                                                                                                                                     |                    |
| (1) | Programmable divider data                            | 1                                                                  | *                                                                | D0                                                       | +                                                      | 0 65536                                                                                                       | Twice the set value                                                                                                                | -                                                                                                                                                                     | DV                 |
|     | D <sub>0</sub> to D <sub>15</sub>                    | 0                                                                  |                                                                  |                                                          |                                                        | 0 65536                                                                                                       | The set value                                                                                                                      | -                                                                                                                                                                     | SP                 |
|     |                                                      | 0                                                                  | 0                                                                | D4                                                       | 4 10 4                                                 |                                                                                                               | The set value                                                                                                                      |                                                                                                                                                                       |                    |
|     |                                                      | * don't<br>When E                                                  |                                                                  | e LSB, b                                                 | its D <sub>0</sub> t                                   | o D <sub>3</sub> are ignored                                                                                  | j.                                                                                                                                 |                                                                                                                                                                       |                    |
| (2) | Output port data<br>O <sub>0</sub> to O <sub>6</sub> | OUTO p<br>is 1, OU<br>• These of<br>signals<br>• When t<br>time ba | bin outp<br>JTO will<br>can be<br>he TB t<br>ise sign<br>he outp | out. How<br>I output a<br>used for<br>bit is set<br>bal. | ever, no<br>a low le<br>a wide<br>to 1, th             | ote that when O<br>vel. O <sub>1</sub> to O <sub>6</sub> fu<br>range of purpo<br>e O <sub>0</sub> data is ign | nction in the same mani<br>ses, including, for exam<br>ored and the OUTO pin                                                       | a high level, and when O <sub>0</sub><br>ner.<br>ple, band switching                                                                                                  | тв                 |
| (3) | General-purpose counter<br>initial data<br>CTEN      | binary (<br>down to<br>the cou<br>the ger<br>Since t               | counter<br>o groun<br>inter op<br>ieral-pu<br>he geni            | (the gen<br>d. Wher<br>perates a<br>pose c<br>eral-purp  | neral-pi<br>n CTEN<br>liccordir<br>ounter n<br>bose co | inpose counter)<br>is set to 1, the<br>ig to the SC bit<br>will count either                                  | is reset and the HCTR is<br>general-purpose counte<br>(the general-purpose se<br>the HCTR or LCTR inpute<br>setting CTEN to 0, the | Vhen CTEN is 0, the 20-bit<br>and LCTR pins are pulled<br>r reset state is cleared and<br>ilection data). In this state,<br>ut signal.<br>result of a count operation | SC<br>SF<br>GT     |
|     |                                                      | backup<br>R <sub>0</sub><br>0                                      | R <sub>1</sub><br>0                                              | In which                                                 | PLL 0<br>R <sub>3</sub><br>0                           | peration is disat                                                                                             | e frequency (kHz)<br>100<br>50                                                                                                     | s the LC7218 to                                                                                                                                                       |                    |
|     |                                                      | 0                                                                  | 0                                                                | 1                                                        | 0                                                      | ·                                                                                                             | 25                                                                                                                                 | 4                                                                                                                                                                     |                    |
|     |                                                      |                                                                    | 0                                                                | 1                                                        | 1                                                      |                                                                                                               | 25                                                                                                                                 | -                                                                                                                                                                     |                    |
|     |                                                      | 0                                                                  |                                                                  | 0                                                        | 0                                                      |                                                                                                               | 6.25                                                                                                                               | -                                                                                                                                                                     |                    |
|     |                                                      | 0                                                                  | 1                                                                |                                                          |                                                        |                                                                                                               | 3.125                                                                                                                              | 4                                                                                                                                                                     |                    |
| (4) | Reference frequency<br>data                          | 0                                                                  |                                                                  | 1                                                        | 1                                                      |                                                                                                               | 3.125                                                                                                                              | 4                                                                                                                                                                     |                    |
| (4) | R <sub>0</sub> to R <sub>3</sub>                     | 1                                                                  |                                                                  | 0                                                        | 0                                                      |                                                                                                               | 10                                                                                                                                 | -                                                                                                                                                                     |                    |
| .   |                                                      |                                                                    | 0                                                                |                                                          | 1                                                      |                                                                                                               | 9                                                                                                                                  | 1                                                                                                                                                                     | 1                  |
|     |                                                      |                                                                    |                                                                  |                                                          | 0                                                      |                                                                                                               | 5                                                                                                                                  | 1                                                                                                                                                                     |                    |
|     |                                                      |                                                                    | 1 0                                                              |                                                          | 1                                                      |                                                                                                               | 1                                                                                                                                  | 1                                                                                                                                                                     |                    |
|     |                                                      |                                                                    | 1                                                                | 0                                                        | 0                                                      |                                                                                                               |                                                                                                                                    | 1                                                                                                                                                                     |                    |
|     |                                                      | 1                                                                  | 1                                                                | 0                                                        | 1                                                      |                                                                                                               |                                                                                                                                    |                                                                                                                                                                       |                    |
|     |                                                      | 1                                                                  | 1                                                                | 1                                                        | 0                                                      | PLL inhibit sta                                                                                               | le*                                                                                                                                |                                                                                                                                                                       |                    |
|     |                                                      | 1                                                                  | 1                                                                | 1                                                        | 1                                                      |                                                                                                               |                                                                                                                                    |                                                                                                                                                                       |                    |
|     |                                                      | Note:                                                              | The                                                              | inhibit (t<br>program<br>n to grou                       | mable                                                  | divider block is                                                                                              | urned off, both the FMI<br>np outputs go to the flo                                                                                | N and AMIN pins are pulled ating state.                                                                                                                               |                    |
|     |                                                      |                                                                    |                                                                  |                                                          |                                                        |                                                                                                               |                                                                                                                                    |                                                                                                                                                                       | tinued on next pag |

Continued on next page.

#### Continued from preceding page.

| No.  | Control block/data                                               |                      |                                                                                                                                                                                                                                                                  |                                    | Description                                                                                                                                                         | Related data        |  |
|------|------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--|
|      | Divider selection data                                           | • DV sel<br>• SP swi | ects the<br>tches th                                                                                                                                                                                                                                             | local oscillato<br>le input freque | or input pin. (FMIN or AMIN)<br>ency range when AMIN is selected.                                                                                                   |                     |  |
| (5)  | DWder selection data                                             |                      | SP                                                                                                                                                                                                                                                               | Input pin                          | Input frequency range (MHz)                                                                                                                                         |                     |  |
|      | Sensitivity selection                                            |                      | ٠                                                                                                                                                                                                                                                                | FMIN                               | 10 to 130                                                                                                                                                           |                     |  |
| (6)  | data<br>SP                                                       | 0                    | 1                                                                                                                                                                                                                                                                | AMIN                               | 2 10 40                                                                                                                                                             |                     |  |
|      | 56                                                               | 0                    | 0                                                                                                                                                                                                                                                                | AMIN                               | 0.5 to 10                                                                                                                                                           |                     |  |
|      |                                                                  | * don'               | care                                                                                                                                                                                                                                                             |                                    |                                                                                                                                                                     |                     |  |
| (7)  | General-purpose<br>counter input pin<br>selection data<br>SC     | • SF sel             | ects the                                                                                                                                                                                                                                                         | measuremen                         | CTR or LCTR) for the general-purpose counter.<br>In type (frequency or period) when LCTR is selected.<br>F is ignored and the LC7218 operates in frequency measurem | ent                 |  |
|      | General-purpose                                                  | DV                   | SP                                                                                                                                                                                                                                                               | Input pin                          | Measurement type                                                                                                                                                    | GT                  |  |
|      | counter                                                          |                      | *                                                                                                                                                                                                                                                                | HCTR                               | Frequency measurement (sine wave)                                                                                                                                   |                     |  |
| (8)  | frequency/period mode<br>switching data                          | 0                    | 1                                                                                                                                                                                                                                                                | LCTR                               | Frequency measurement (sine wave)                                                                                                                                   |                     |  |
|      | SF                                                               | 0                    | 0                                                                                                                                                                                                                                                                | LCTR                               | Period measurement (pulse waveform)                                                                                                                                 |                     |  |
|      |                                                                  | * don'               | t care                                                                                                                                                                                                                                                           |                                    |                                                                                                                                                                     |                     |  |
| (9)  | General-purpose<br>counter count time<br>selection data<br>GT    | in perio<br>GT = 0   | <ul> <li>GT selects the measurement time in frequency measurement mode and the number of periods<br/>in period measurement mode.</li> <li>GT = 0: 60 ms/one period</li> <li>GT = 1: 120 ms/two periods<br/>(frequency measurement/period measurement)</li> </ul> |                                    |                                                                                                                                                                     |                     |  |
| (10) | Time base output<br>control data<br>TB                           |                      | TB is se<br>d in this                                                                                                                                                                                                                                            |                                    | z 40% duty clock time base signal is output from $\overline{\text{OUTO}}$ . O $_0$ bi                                                                               | t is O <sub>0</sub> |  |
| (11) | LSI test mode control<br>data<br>T <sub>0</sub> , T <sub>1</sub> | no use               | er relate                                                                                                                                                                                                                                                        | d functions. E                     | stween test and normal operating modes. The test modes and both $T_0$ and $T_1$ must always be set to 0.<br>$T_1$ to 0 after power is applied.                      | havé                |  |

## DO Output Format (serial data output)



The LC7218 includes a 28-bit internal shift register that can be used to output the following data from DO: the INO and IN1 input port states, the general-purpose counter (20-bit binary counter) and the unlock detection circuit state. The contents of the shift register is latched at the point that serial data output mode is selected.

| No. | Data                                                                                                                                                                                                                                            | Description                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| (1) | Input port data<br>I <sub>0</sub> and I <sub>1</sub>                                                                                                                                                                                            | • The values of the INO and IN1 input ports are latched into $I_0$ and $I_1$ . $I_0 \leftarrow IN_0, I_1 \leftarrow IN_1$                                                                                                                                               |  |  |  |  |  |  |
| (2) | General-purpose• The $C_{19}$ to $C_0$ data is latched from value of the general-purpose 20-bit binary counter.c)counter binary data $C_{19} \leftarrow 20$ -bit binary counter MSBC_{19} to $C_0$ $C_0 \rightarrow 20$ -bit binary counter LSB |                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| (3) | PLL unlock state data<br>UL3 to UL0                                                                                                                                                                                                             | <ul> <li>The UL3 to UL0 data is latched from the unlock detection circuit.</li> <li>UL0: 1.11</li> <li>UL1: 2.22</li> <li>These bits are set to 1 if a phase difference in excess of these times (in µs) was detected.</li> <li>UL2: 3.33</li> <li>UL2: 3.55</li> </ul> |  |  |  |  |  |  |

#### Serial Data I/O Methods

The LC7218 supports a total of three I/O modes: two control data input (serial data input) modes and one DO output (serial data output) mode. Data I/O is performed after the mode has been determined.

The mode is selected by four data items ( $A_0$  to  $A_3$ ) synchronized with a clock (the CL pin) applied before the CE pin is set high. The mode is determined when the CE pin goes high.

| Mode | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub>   | Item                                 | Function                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|----------------|----------------|----------------|------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | 0              | 0              | 0              | 1                | Serial data input (all bits)         | <ul> <li>This mode is used to input all 36 bits of the control data (serial input data).<br/>This mode is used for initialization following power on and to change data that<br/>cannot be changed in mode 2. All 36 bits of the control data is input from the<br/>LC7218 DI pin.</li> </ul>                                                                                                                                                   |
| 2    | 0              | 0              | 1              | 0                | Serial data input<br>(partial input) | • This mode is used to input a subset (24 bits) of the control data (serial input data).<br>This mode is used to change three data items: the programmable divider data ( $D_0$ to $D_{15}$ ), the output port data ( $O_0$ to $O_6$ ) and the general-purpose counter start data (CTEN), for a total of 24 bits. The other 12 bits of control data are not changed by a mode 2 operation. (Use mode 1 when the other 12 bits must be changed.) |
| 3    | 0              | 0              | 1              | 1                | Serial data output                   | <ul> <li>The DO output mode (serial data output) is used to output three data items from<br/>the DO pin: the input port data, the general-purpose counter binary data and the<br/>PLL unlock state data.</li> </ul>                                                                                                                                                                                                                             |
|      | 0 to 0         | 1 to 0         | 0 to 0         | 0 to 0           | Invalid setting                      | This mode is invalid and does not support any data input or output operations.                                                                                                                                                                                                                                                                                                                                                                  |
|      |                |                |                | CE<br>CL<br>DATA |                                      | A3 X                                                                                                                                                                                                                                                                                                                                                                                                                                            |

1. In the serial data input modes (modes 1 and 2),  $t_1 \ge 1.5 \ \mu s$ ,  $t_2 \ge 0 \ \mu s$ ,  $t_3 \ge 1.5 \ \mu s$ , and  $t_4 < 1.5 \ \mu s$ .



- Mode 1: A total of 40 bits, the four mode selection bits and the 36 control data bits (from D<sub>0</sub> to T<sub>1</sub>), are input from the DI pin in synchronization with the clock (CL) signal.
- Mode 2: A total of 28 bits, the four mode selection bits and 24 control data bits (from D<sub>0</sub> to CTEN), are input from the DI pin in synchronization with the clock (CL) signal.

2. In serial data output mode (mode 3),  $t_1 \ge 1.5 \ \mu s$ ,  $t_2 \ge 0 \ \mu s$ ,  $t_3 \ge 1.5 \ \mu s$ , and  $t_5 < 1.5 \ \mu s$ . (However, note that since the DO pin is an n-channel open drain output, the transition time depends on the value of the pull-up resistor.)



• Mode 3: Serial output mode (mode 3) is selected by the four bits of mode selection data. When the CE pin goes high, I<sub>O</sub> is output from the DO pin. After that, the internal shift register is shifted and the next bit is output from the DO pin on each falling edge of the CL signal. (Thus 27 clock cycles are required to output all data through the ULO bit after CE goes high.) When this mode is selected, at the point the CE pin falls to the low level, the DO pin will be forcibly set to the high level. The DO pin will go low if the INO pin input changes state or if a general-purpose counter measurement completes.

(General-purpose counter completion takes precedence over changes in the IN0 pin signal.)

#### Structure of the Programmable Divider



| -   | DV | SP | Input pin | Divisor setting | Actual divisor      | Input frequency range (MHz) |
|-----|----|----|-----------|-----------------|---------------------|-----------------------------|
| (A) | 1  | *  | FMIN      | 256 to 65536    | Twice the set value | 10 to 130                   |
| (B) | 0  | 1  | AMIN      | 256 to 65536    | The set value       | 2 to 40                     |
| (C) | 0  | 0  | AMIN      | 4 to 4096       | The set value       | 0.5 to 10                   |

Note: 1. The actual divisor will be twice the set value when FMIN (A) is used.

For example, if the divisor setting is 1000 the actual divisor will be 2000 and if the divisor setting is 1001 the actual divisor will be 2002. In other words, the channel skip will be twice the reference frequency.

To set the channel skips of 1, 5 and 9 kHz using FMIN (A), the crystal oscillator should be changed to 3.6 MHz. However, the times listed in the table that follows change since they are referenced to the crystal oscillator frequency.

Note that care must be taken to prevent overtone oscillation when a 3.6 MHz crystal oscillator is used.

|                                    | Xtal                                             |                                                  |  |  |  |
|------------------------------------|--------------------------------------------------|--------------------------------------------------|--|--|--|
| Item                               | 7.2 MHz                                          | 3.6 MHz                                          |  |  |  |
| Time base clock                    | 8 Hz                                             | 4 Hz                                             |  |  |  |
| System clock                       | 400 kHz                                          | 200 kHz                                          |  |  |  |
| Frequency measurement period       | 120/60 ms                                        | 240/120 ms                                       |  |  |  |
| Frequency measurement check signal | 900 kHz                                          | 450 kHz                                          |  |  |  |
| Reference frequencies              | 100, 50, 25, 10, 9, 5, 1 kHz                     | 50, 25, 12, 5, 5, 4.5, 2.5, 0.5 kHz              |  |  |  |
| Serial data I/O (CL)               | t <sub>1</sub> ≥ 1.5 µs, t <sub>3</sub> ≥ 1.5 µs | t <sub>1</sub> ≥ 3.0 μs, t <sub>3</sub> ≥ 3.0 μs |  |  |  |

#### Structure of the General-Purpose Counter



|                | SC | SF | Input pin | Measurement item      | Measurement frequency range | GT (1/0)               |
|----------------|----|----|-----------|-----------------------|-----------------------------|------------------------|
| S <sub>1</sub> | 1  | *  | HCTR      | Frequency measurement | 10 to 60 MHz (sine wave)    | 120 m/60 ms            |
| S <sub>2</sub> | 0  | 1  | LCTR      | Frequency measurement | 15 to 500 kHz (sine wave)   | 120 m/60 ms            |
| S <sub>3</sub> | 0  | 0  | LCTR      | Period measurement    | 1 Hz to 20 kHz (pulse wave) | Two periods/one period |

The LC7218 general-purpose counter is a 20-bit binary counter.

The value of the counter can be read out, msb first, from the DO pin.

When the general-purpose counter is used for frequency measurement, GT selects the measurement period to be one of two periods, 60 or 120 ms. The frequency of the signal input to the HCTR or LCTR pin can be measured by determining the number of pulses input to the general-purpose counter during the measurement period.

When the general-purpose counter is used for period measurement, the period of the signal input to the LCTR pin can be measured by determining the number of check signal (900 kHz) cycles input to the general-purpose counter during one or two periods of the signal input to the LCTR pin.

The general-purpose counter is started by setting CTEN to 1 in the serial data. While the serial data is acquired internally in the LC7218 at the point the CE signal goes from high to low, the input to the HCTR or LCTR pin must be provided within 10 ms after CE goes low.

Next, the value of the general-purpose counter after the measurement completes must be read out while CTEN is still 1. (The general-purpose counter is reset when CTEN is set to 0.)

Another point that requires care here is that before starting the general-purpose counter, it must be reset by setting CTEN to 0.

Note that although signals input to the LCTR pin are transmitted directly to the general-purpose counter, signals input to the HCTR pin are divided by eight internally before being transmitted to the general-purpose counter. Therefore the value of the general-purpose counter will be 1/8 of the actual frequency input to the HCTR pin.

When counting intermediate frequency signals, always have the controller first check for the presence of the IF-IC SD (station detect) signal and then only turn on the IF counter buffer output if the SD signal was present. Auto-search techniques that only use an IF count are subject to stopping at frequencies where there is no station due to leakage output from the IF counter buffer.



Note that although the DO pin is forced to the high level when the general-purpose counter is started (when CTEN is set to 1), the DO pin automatically goes low when the measurement completes (after either 60 or 120 ms has elapsed or when a signal has been applied for one or two periods). Therefore the DO pin can be used to check for measurement completion.

1. When the general-purpose is not used (when CTEN is 0) the DO pin can be used to check for changes in external signals.



- When mode 3 is specified and data is output through DO, DO will automatically go high after data output has completed, i.e., when CE goes low.
- After that, DO goes low automatically when the IN0 signal changes state. (That is, DO can be used to check for changes in an external signal input to IN0.)

2. When the general-purpose counter is used the DO pin can be used to check for completion of the general-purpose counter measurement.



- When CTEN is set to 1, DO going low due to changes in INO is disabled and DO is set high automatically.
- DO is automatically set low when the general-purpose counter measurement completes.
  - (That is, DO can be used to check for measurement completion.)

#### PLL Unlock Data Read Out Procedure



The internal data UL(n) is set on the rising edge of  $\emptyset ERROR f$  and reset on the rising edge of CE f. The  $\emptyset ERROR$  data UL(n) from before the previous CE f rising edge can be read out in mode 3 (data output). In the example above, the data from the period between  $t_0$  and  $t_1$  is read out.

UL (n) 3210 øERROR < 0.55 µs 0000 0.55 µs ≤ øERROR < 1.11 µs → 1000 1.11  $\mu$ s  $\leq \phi$ ERROR < 2.22  $\mu$ s  $\rightarrow$ 1001 2.22  $\mu$ s  $\leq \sigma$ ERROR  $< 3.33 \mu$ s  $\rightarrow$ 3.33  $\mu$ s  $\leq \sigma$ ERROR  $\rightarrow$ 1011 1111 UL0 : 1.11 µs UL1 : 2.22 µs Each bit is set to 1 according to øERROR as described above. UL2:3.33 µs UL3 : 0.55 µs øERROR: the phase difference (for a 7.2 MHz crystal)

#### Sample Application System

TV/FM/AM (When IF count is performed)



- Note: 1. The coupling capacitors used on the FMIN, AMIN, HCTR, and LCTR pins should be between 50 and 100 pF. However, a 1000 pF capacitor should be used for LCTR if frequencies under 100 kHz are to be used.
  - 2. Coupling capacitors should be located as close to their pin as possible.
  - 3. When counting intermediate frequency signals, always have the controller first check for the presence of the IF-IC SD signal and then only turn on the IF counter buffer output if the SD signal was present.
- 1. TV, 50 kHz steps

When the UHF RF = 637.75 MHz (IF =  $\pm 10.7$  MHz) TV VCO = 648.45 MHz PLL fref = 3.125 kHz DV = 1, SP = \* (FMIN selected) Programmable divider divisor Set N = 12969 (decimal).

- 2. FM, 100 kHz steps When the FM RF = 90 MHz (IF = +10.7 MHz) FM VCO = 100.7 MHz PLL fref = 50 kHz DV = 1, SP = \* (FMIN selected) Programmable divider divisor Set N = 1007 (decimal).
- 3. AM, 10 kHz steps
  When the AM RF = 1000 kHz (IF = +450 kHz)
  AM VCO = 1450 kHz
  PLL fref = 10 kHz
  DV = 0, SP = 0 (AMIN, low speed measurement selected)
  Programmable divider divisor
  Set N = 145 (decimal).
  \*: Do not care

No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.

Anyone purchasing any products described or contained herein for an above-mentioned use shall:

- ① Accept full responsibility and Indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
- ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provide information as of June, 1996. Specifications and information herein are subject to change without notice.