

## Overview

The LC7536R is an electronic volume control IC that implements volume and balance functions with a minimum number of external components.

### **Features**

- The LC7536R is controlled by a 3-wire (DI, CL and CE) serial data control scheme that can be shared with other ICs. Up to two LC7536Rs can be used on the same bus by using the S (select) pin.
- Eighty positions in 1 dB steps plus mute (-∞), maximum attenuation is over 80 dB
- Input impedance (5 dB inputs): 47 k $\Omega$  (typical)
- High breakdown voltage: ±16 V

## **Package Dimensions**

unit: mm 3047A-DIP30S



## **Specifications**

Absolute Maximum Ratings at Ta = 25°C,  $V_{SS} = 0$  V

| Parameter                   | Symbol              | Conditions                                                            | Ratings                                        | Unit |
|-----------------------------|---------------------|-----------------------------------------------------------------------|------------------------------------------------|------|
|                             | V <sub>DD</sub> max | V <sub>EE</sub> < V <sub>SS</sub> < V <sub>CC</sub> < V <sub>DD</sub> | V <sub>SS</sub> to V <sub>SS</sub> + 18        | ٧    |
| Maximum supply voltage      | V <sub>EE</sub> max | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$                                 | V <sub>SS</sub> - 18 to V <sub>SS</sub>        | ٧    |
|                             | V <sub>CC</sub> max | $V_{EE} \le V_{SS} < V_{CC} < V_{DD}$                                 | V <sub>SS</sub> to V <sub>SS</sub> + 7         | ٧    |
|                             | V <sub>1</sub> 1    | CL, DI, CE                                                            | 0 to V <sub>DD</sub> + 0.3                     | ٧    |
| Input voltage               | V <sub>1</sub> 2    | IN1, IN2                                                              | V <sub>EE</sub> - 0.3 to V <sub>DD</sub> + 0.3 | ٧    |
|                             | V <sub>I</sub> 3    | S                                                                     | V <sub>CC</sub> - 0.3 to V <sub>DD</sub> + 0.3 | V    |
| Allowable power dissipation | Pd max              | Ta ≲ 75°C                                                             | 250                                            | mW   |
| Operating temperature       | Topr                |                                                                       | -30 to +75                                     | °C   |
| Storage temperature         | Tstg                |                                                                       | -40 to +125                                    | °C   |

SANYO Electric Co., Ltd. Semiconductor Business Headquarters TOKYO OFFICE Tokyo Bldg., 1-10, 1 Chome, Ueno, Taito-ku, TOKYO, 110 JAPAN

### Allowable Operating Ranges at Ta = 25°C, $V_{SS}$ = 0 V

| Parameter                | Symbol              | Conditions    | nim                                                             | typ | max                                                             | Unit |
|--------------------------|---------------------|---------------|-----------------------------------------------------------------|-----|-----------------------------------------------------------------|------|
| •                        | V <sub>DD</sub>     |               | V <sub>CC</sub> + 4.5                                           |     | 16                                                              | V    |
| Supply voltage           | VEE                 |               | -16                                                             |     | 0                                                               | V    |
|                          | Vcc                 |               | 4.5                                                             | 5   | 5.5                                                             | V    |
| Input high level voltage | V <sub>IH</sub> 1   | CL, DI, CE    | 0.8 V <sub>CC</sub>                                             |     | Vcc                                                             | V    |
| Input low level voltage  | V <sub>IL</sub> 1   | CL, DI, CE    | V <sub>SS</sub>                                                 |     | 0.2 V <sub>CC</sub>                                             | V    |
| Input high level voltage | V <sub>IH</sub> 2   | S             | 0.8 × (V <sub>DD</sub> –<br>V <sub>CC</sub> ) + V <sub>CC</sub> |     | VDD                                                             | v    |
| Input low level voltage  | V <sub>IL</sub> 2   | S             | V <sub>CC</sub>                                                 |     | 0.2 × (V <sub>DD</sub> -<br>V <sub>CC</sub> ) + V <sub>CC</sub> | v    |
| Input pulse width        | tøw                 | CL            | 1                                                               |     |                                                                 | μs   |
| Setup time               | t <sub>set up</sub> | CL, DI, CE    | 1                                                               |     |                                                                 | μs   |
| Hold time                | thold               | CL, DI, CE    | 1                                                               |     |                                                                 | μs   |
| Operating frequency      | fopg                | CL            |                                                                 |     | 500                                                             | kHz  |
| Input signal amplitude   | VIN                 | IN1, IN2      | VEE                                                             |     | VDD                                                             | V    |
| Input leakage current    | I <sub>IN</sub>     | CL, DI, CE, S | -10                                                             |     | +10                                                             | μΑ   |

# Electrical Characteristics at Ta = 25°C, $V_{SS}$ = 0 V

| Parameter                     | Symbol          | Conditions                                                                               | min | typ   | max | Unit |
|-------------------------------|-----------------|------------------------------------------------------------------------------------------|-----|-------|-----|------|
| Current drain                 | I <sub>DD</sub> |                                                                                          |     |       | 1   | mA   |
|                               | lcc             |                                                                                          |     |       | 1   | mA   |
| Output off leakage current    | loff            | IN1, IN2, V <sub>M</sub> 1, V <sub>M</sub> 2, CT1, CT2, OUT1, OUT2,<br>analog switch off | -10 |       | +10 | μА   |
| Total harmonic distortion     | THD1            | $V_{IN} = 1 Vrms$ , f = 1 kHz, $V_{DD} - V_{EE} = 32 V$ , $V_{R} = max$                  |     | 0.004 |     | %    |
|                               | THD2            | $V_{IN} = 0.1 Vrms, f = 1 kHz, V_{DD} - V_{EE} = 32 V, V_{H} = max$                      |     | 0.02  |     | %    |
| Inter-channel crosstalk       | CT              | OUT1 and OUT2, with a 20 kHz 1 Vrms input to<br>one channel                              |     | 75    | -60 | dB   |
| Output at maximum attenuation | Vo              | f = 20 kHz, V <sub>IN</sub> = 1 Vrms                                                     |     | -98   |     | dB   |

### **Pin Assignment**





A02487

#### Internal Resistor Equivalent Circuit Diagram



A02488

#### **Pin Functions**

| Pin No.                               | Symbol          | Function                                                                                                                                                                                                                                                         | Note   |
|---------------------------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| 1                                     | L 5dBIN         |                                                                                                                                                                                                                                                                  |        |
| 30                                    | R 5dBIN         | Inputs to the 5 dB step attenuator. Must be driven by low impedance outputs.                                                                                                                                                                                     |        |
| 3                                     | NC              |                                                                                                                                                                                                                                                                  |        |
| 4                                     | NC              |                                                                                                                                                                                                                                                                  |        |
| - 28                                  | NC              | No connection                                                                                                                                                                                                                                                    |        |
| 27                                    | NC              |                                                                                                                                                                                                                                                                  |        |
| × 5                                   | L 5dBOUT        | Outputs from the 5 dB step attenuator. Outputs should be received by a load of                                                                                                                                                                                   |        |
| 26                                    | R 5dBOUT        | about 1 M $\Omega$ .                                                                                                                                                                                                                                             |        |
| 6                                     | L 1dBIN         |                                                                                                                                                                                                                                                                  |        |
| 25                                    | R 1dBIN         | Inputs to the 1 dB step attenuator. Must be driven by low impedance outputs.                                                                                                                                                                                     |        |
| 8                                     | L 1dBOUT        | Outputs from the 1 dB step attenuator. Outputs should be received by a load in the                                                                                                                                                                               |        |
| 23                                    | R 1dBOUT        | range 47 kΩ to 1 MΩ.                                                                                                                                                                                                                                             |        |
| 9                                     | LV <sub>M</sub> | Volume control common connections. The impedance of the pattern connected to these pins should be lowered as far as possible. Since $LV_M$ , $RV_M$ and $V_{SS}$ are not connected internally, they should be connected externally according to their respective |        |
| 22                                    | RV <sub>M</sub> | specifications. In particular, when a single-sided power supply is used, the capacitor connected between $V_M$ and $V_{SS}$ appears as the residual resistance when the volume is attenuated. Thus care is required when selecting the value for this capacitor. | 400461 |
| 12                                    | S               | Selection pin for the address code in the data format. When this pin is connected to $V_{DD}$ , the LC7536R will accept data when the address code is 9 and when connected to $V_{CC}$ , the LC7536R will accept data when the address code is 8.                |        |
| 17                                    | CL              |                                                                                                                                                                                                                                                                  |        |
| 18                                    | DI              | Inputs for controlling the LC7536R from serial data. Signals should have an amplitude of 0 to 5 V.                                                                                                                                                               |        |
| 19                                    | CE              |                                                                                                                                                                                                                                                                  |        |
| 10                                    | V <sub>EE</sub> |                                                                                                                                                                                                                                                                  |        |
| 13                                    | V <sub>DD</sub> | Power supply connections. Do not bring up the $V_{CC}$ voltage before the $V_{DD}$ voltage                                                                                                                                                                       |        |
| 14                                    | v <sub>ss</sub> | when powering up the LC7536R.                                                                                                                                                                                                                                    |        |
| 21                                    | V <sub>cc</sub> |                                                                                                                                                                                                                                                                  |        |
| 2, 7, 11,<br>15, 16,<br>20, 24,<br>29 | NC              | No connection                                                                                                                                                                                                                                                    | •      |







#### LC7536R



Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.