

### **OVERVIEW**

The LC7802 is an output port expansion IC that incorporates a 10-bit serial-to-parallel converter, controlled by an external microcontroller, making it ideal for video tape recorder (VTR) applications.

The LC7802 features tristate outputs and an automatically generated latch signal. It also features reset initialization at power-ON to initialize the outputs in the high-impedance state.

The LC7802 operates from a 5 V supply and is available in 14-pin DIPs.

#### **FEATURES**

- 10-bit serial-to-parallel converter
- Tristate outputs
- Reset initialization at power-ON
- Latch signal generated automatically
- 5 V supply
- 14-pin DIP

#### PINOUT



# PACKAGE DIMENSIONS

Unit: mm

### 3003A-DIP14



# BLOCK DIAGRAM



# **PIN DESCRIPTION**

| Number | Name | Equivalent circuit | Description       |
|--------|------|--------------------|-------------------|
| 1      | VSS  |                    | Ground            |
| 2      | DI   | • •                | Serial data input |
| 3      | CLK  | <b>■)</b> 2®→      | Clock input       |

.

| Number  | Name     | Equivalent circuit | Description  |  |  |
|---------|----------|--------------------|--------------|--|--|
| 4 to 13 | DO to D9 |                    | Data outputs |  |  |
| 14      | VDD      |                    | 5 V supply   |  |  |

### SPECIFICATIONS

## Absolute Maximum Ratings

| Parameter                      | Symbol           | Rating                        | Unit |  |
|--------------------------------|------------------|-------------------------------|------|--|
| Supply voltage range           | VDD              | -0.3 to 7.0                   | v    |  |
| DI and CLK input voltage range | Vi               | -0.3 to V <sub>DD</sub> + 0.3 | v    |  |
| D0 to D9 output voltage range  | Vo               | -0.3 to V <sub>DD</sub> + 0.3 | v    |  |
| DO to D9 output current        | lo               | 2                             | mA   |  |
| Power dissipation              | Po               | 200                           | mW   |  |
| Operating temperature range    | Topr             | -30 to 70                     | °C   |  |
| Storage temperature range      | T <sub>stg</sub> | -40 to 125                    | °C   |  |

## **Recommended Operating Conditions**

 $T_{\star} = 25 \ ^{\circ}C$ 

| Parameter            | Symbol          | Rating     | Unit |
|----------------------|-----------------|------------|------|
| Supply voltage       | V <sub>DD</sub> | 5          | V    |
| Supply voltage range | V <sub>DD</sub> | 4.5 to 5.5 | v    |

## **Electrical Characteristics**

 $V_{DD}$  = 5 V,  $T_a$  = -30 to 70 °C

| Parameter                             | Symbol | Condition                                                              | Rating                |                    |                       | 11-14 |
|---------------------------------------|--------|------------------------------------------------------------------------|-----------------------|--------------------|-----------------------|-------|
|                                       |        |                                                                        | min                   | typ                | max                   | Unit  |
| DI and CLK LOW-level input voltage    | VIL    |                                                                        | V <sub>SS</sub> - 0.3 | -                  | 0.2V <sub>DD</sub>    | v     |
| DI and CLK HIGH-level input voltage   | ViH    |                                                                        | 0.8V <sub>DD</sub>    | _                  | V <sub>DD</sub> + 0.3 | v     |
| D0 to D9 LOW-level output voltage     | Vol    | l <sub>oL</sub> = 1.0 mA                                               | -                     | -                  | 0.4                   | v     |
| D0 to D9 HIGH-level output<br>voltage | Vон    | I <sub>OH</sub> = -1.0 mA                                              | V <sub>DD</sub> - 0.4 | _                  | -                     | v     |
| Hysteresis voltage                    | VHYS   |                                                                        | -                     | 0.1V <sub>DD</sub> | -                     | V     |
| Standby supply current                | loo    | V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub> ,<br>outputs open | -                     | _                  | 3                     | μA    |

#### Timing Characteristics



 $V_{DD} = 5 \pm 0.5 \text{ V}, T_a = -30 \text{ to } 70 \text{ }^{\circ}\text{C}$ 

| Parameter                          | Symbol          | Rating |     |     | Unit |
|------------------------------------|-----------------|--------|-----|-----|------|
|                                    |                 | min    | typ | max |      |
| CLK input minimum clock pulsewidth | tclk            | 500    | -   | -   | ns   |
| DI input data shift setup time     | ts              | 200    | _   | -   | ns   |
| DI input data shift hold time      | t <sub>H</sub>  | 200    | -   | -   | ns   |
| DI input data latch setup time     | t_s             | 200    | -   | -   | ns   |
| DI input data latch hold time      | t <sub>LH</sub> | 250    | -   | -   | ns   |

No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss.

- Anyone purchasing any products described or contained herein for an above-mentioned use shall: ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use:
  - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

## FUNCTIONAL DESCRIPTION

#### System Timing

At power-ON, a reset initialization occurs to ensure that the outputs are in the high-impedance state before the first latch signal.

Data is shifted into the shift register on the rising edge of the clock, CLK. The shift register contents are latched on the falling edge of CLK when DI is HIGH. The system timing is shown in figure 1.



Figure 1. System timing