## National Semiconductor # LF155/LF156/LF157 Series Monolithic JFET Input Operational Amplifiers LF155/LF155A/LF255/LF355/LF355A/ LF355B Low Supply Current LF156/LF156A/LF256/LF356/LF356A/ LF356B Wide Band LF157/LF157A/LF257/LF357/LF357A/ LF357B Wide Band Decompensated (A<sub>VMIN</sub> = 5) General Description These are the first monolithic JFET input operational amplifiers to incorporate well matched, high voltage JFETs on the same chip with standard bipolar transistors (BI-FETTM Technology). These amplifiers feature low input bias and offset currents/low offset voltage and offset voltage drift, coupled with offset adjust which does not degrade drift or commonde rejection. The devices are also designed for high slew rate, wide bandwidth, extremely fast settling time, low voltage and current noise and a low 1/f noise corner. ### **Advantages** - Replace expensive hybrid and module FET op amps - Rugged JFETs allow blow-out free handling compared with MOSFET input devices - Excellent for low noise applications using either high or low source impedance—very low 1/f corner - Offset adjust does not degrade drift or common-mode rejection as in most monolithic amplifiers - New output stage allows use of large capacitive loads (10,000 pF) without stability problems - Internal compensation and large differential input voltage capability ## **Applications** - Precision high speed integrators - Fast D/A and A/D converters - High impedance buffers - Wideband, low noise, low drift amplifiers - Logarithmic amplifiers - Photocell amplifiers - Sample and Hold circuits #### **Common Features** (LF155A, LF156A, LF157A) | ■ Low input bias current | 30 PA | |----------------------------------------|-----------------| | ■ Low Input Offset Current | 3 pA | | ■ High input impedance | $10^{12}\Omega$ | | ■ Low input offset voltage | 1 mV | | ■ Low input offset voltage temp. drift | 3 μV/°C | | ■ Low input noise current | 0.01 pA/√Hz | | ■ High common-mode rejection ratio | 100 dB | 106 dB ### **Uncommon Features** ■ Large dc voltage gain | | | LF155A | LF156A | LF157A<br>(A <sub>V</sub> =5) | Units | |---|------------------------------------------------|--------|--------|-------------------------------|--------------------| | • | Extremely<br>fast settling<br>time to<br>0.01% | 4 | 1.5 | 1.5 | μs | | • | Fast slew rate | 5 | 12 | 50 | V/μs | | • | Wide gain bandwidth | 2.5 | 5 | 20 | MHz | | • | Low input noise voltage | 20 | 12 | 12 | nV/√ <del>Hz</del> | **Simplified Schematic** \*3 pF in LF157 series. ## **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/Distributors for availability and specifications. (Note 8) | | LF155A/6A/7A | LF155/6/7 | LF355B/6B/7B<br>LF255/6/7 | LF355/6/7<br>LF355A/6A/7A | |------------------------------------------------------|-----------------|-----------------|---------------------------|---------------------------| | Supply Voltage | ±22V | ±22V | ±22V | ±18V | | Differential Input Voltage | ±40V | ±40V | ±40V | ±30V | | Input Voltage Range (Note 2) | ±20V | ±20V | ±20V | ± 16V | | Output Short Circuit Duration | Continuous | Continuous | Continuous | Continuous | | T <sub>jMAX</sub><br>H-Package<br>N-Package | 150°C | 150°C | 115°C<br>100°C | 115°C<br>100°C | | J-Package<br>M-Package | | 150°C | 115°C<br>100°C | 115°C<br>100°C | | Power Dissipation at T <sub>A</sub> = 25°C (Note: | s 1 and 9) | | | | | H-Package (Still Air) | 560 mW | 560 mW | 400 mW | 400 mW | | H-Package (400 LF/Min Air Flow)<br>N-Package | 1200 mW | 1200 mW | 1000 mW<br>670 mW | 1000 mW<br>670 mW | | J-Package<br>M-Package | | 1260 mW | 900 mW<br>380 mW | 900 mW<br>380 mW | | Thermal Resistance (Typical) $\theta_{JA}$ | | | | | | H-Package (Still Air) | 160°C/W | 160°C/W | 160°C/W | 160°C/W | | H-Package (400 LF/Min Air Flow) | 65°C/W | 65°C/W | 65°C/W | 65°C/W | | N-Package | | 10000 (14) | 130°C/W | 130°C/W | | J-Package<br>M-Package | | 100°C/W | 100°C/W<br>195°C/W | 100°C/W<br>195°C/W | | (Typical) θ <sub>JC</sub> | | | 100 07 11 | 100 0/11 | | H-Package | 23°C/W | 23°C/W | 23°C/W | 23°C/W | | Storage Temperature Range | -65°C to +150°C | -65°C to +150°C | -65°C to +150°C | -65°C to +150°C | | Soldering Information (Lead Temp.) Metal Can Package | | | | | | Soldering (10 sec.) | 300°C | 300°C | 300°C | 300°C | | Dual-In-Line Package | | | | | | Soldering (10 sec.) | | 260°C | 260°C | 260°C | | Small Outline Package | | | 215°C | 215°C | | Vapor Phase (60 sec.) | | | 215°C<br>220°C | 215°C | mount devices. ESD tolerance (100 pF discharged through 1.5 k $\Omega$ ) 1200V 1200V 1200V 1200V ## DC Electrical Characteristics (Note 3) $T_A = T_j = 25^{\circ}C$ | Symbol | Parameter | Conditions | LF1 | 55A/6A | /7A | LF3 | 855A/6A | /7A | Units | |----------------------|---------------------------------------|--------------------------------------------------------------------------------|------------|------------|----------|------------|------------|----------|-----------------| | | raidilletei | Conditions | Min | Тур | Max | Min | Тур | Max | Uillis | | Vos | Input Offset Voltage | nput Offset Voltage $R_S = 50\Omega$ , $T_A = 25^{\circ}C$<br>Over Temperature | | | 2<br>2.5 | | 1 | 2<br>2.3 | mV<br>mV | | ΔV <sub>OS</sub> /ΔT | Average TC of Input<br>Offset Voltage | $R_S = 50\Omega$ | | 3 | 5 | _ | 3 | 5 | μV/°C | | ΔTC/ΔV <sub>OS</sub> | Change in Average TC with VOS Adjust | $R_S = 50\Omega$ , (Note 4) | | 0.5 | | | 0.5 | | μV/°C<br>per mV | | los | Input Offset Current | T <sub>i</sub> =25°C, (Notes 3, 5) | | 3 | 10 | | 3 | 10 | pΑ | | | | T <sub>j</sub> ≤T <sub>HIGH</sub> | | | 10 | | | 1 | nA | | l <sub>B</sub> | Input Bias Current | T <sub>j</sub> = 25°C, (Notes 3, 5) | | 30 | 50 | | 30 | 50 | pΑ | | | | T <sub>j</sub> ≤T <sub>HIGH</sub> | | | 25 | | ļ | 5 | nA | | R <sub>IN</sub> | Input Resistance | T <sub>j</sub> =25°C | | 1012 | | | 1012 | | Ω | | Avol | Large Signal Voltage | V <sub>S</sub> = ± 15V, T <sub>A</sub> = 25°C | 50 | 200 | | 50 | 200 | | V/mV | | | Gain | V <sub>O</sub> = ±10V, R <sub>L</sub> =2k<br>Over Temperature | 25 | | | 25 | | | V/mV | | V <sub>O</sub> | Output Voltage Swing | $V_S = \pm 15V, R_L = 10k$<br>$V_S = \pm 15V, R_L = 2k$ | ±12<br>±10 | ±13<br>±12 | | ±12<br>±10 | ±13<br>±12 | | V | ## DC Electrical Characteristics (Note 3) T<sub>A</sub> = T<sub>i</sub> = 25°C (Continued) | Symbol | Parameter | Conditions | LI | -155A/6A/ | 7A | LF | Units | | | |-----------------|------------------------------------|------------------------|-----|---------------|-----|-----|---------------|-----|-------------| | | , ununicio | Conditions | Min | Тур | Max | Min | Тур | Max | Oille | | V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | V <sub>S</sub> = ± 15V | ±11 | + 15.1<br>-12 | | ±11 | + 15.1<br>-12 | | <b>&gt;</b> | | CMRR | Common-Mode Rejection<br>Ratio | | 85 | 100 | | 85 | 100 | | dB | | PSRR | Supply Voltage Rejection Ratio | (Note 6) | 85 | 100 | | 85 | 100 | | dB | # AC Electrical Characteristics $T_A = T_j = 25^{\circ}C,\, V_S = \pm\,15V$ | Symbol | Parameter | Conditions | LF155A/355A | | | LF | 156A/3 | 56A | LF | Units | | | |-----------------|-----------------------------------|------------------------------------------------------------|-------------|--------------|-----|-----|--------------|-----|-----|--------------|-----|------------------| | | rarameter | Conditions | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Oilles | | SR | Slew Rate | LF155A/6A; A <sub>V</sub> =1,<br>LF157A; A <sub>V</sub> =5 | 3 | 5 | | 10 | 12 | | 40 | 50 | | V/μs<br>V/μs | | GBW | Gain Bandwidth<br>Product | | | 2.5 | | 4 | 4.5 | | 15 | 20 | | MHz | | ts | Settling Time to 0.01% | (Note 7) | | 4 | | | 1.5 | | | 1.5 | | μs | | e <sub>n</sub> | Equivalent Input Noise<br>Voltage | R <sub>S</sub> =100Ω<br>f=100 Hz<br>f=1000 Hz | | 25<br>25 | | | 15<br>12 | | | 15<br>12 | | nV/√Hz<br>nV/√Hz | | l <sub>n</sub> | Equivalent Input<br>Noise Current | f= 100 Hz<br>f= 1000 Hz | | 0.01<br>0.01 | | | 0.01<br>0.01 | | | 0.01<br>0.01 | | pA/√Hz<br>pA/√Hz | | C <sub>IN</sub> | Input Capacitance | | | 3 | | | 3 | | | 3 | | pF | ## DC Electrical Characteristics (Note 3) | Symbol | Parameter | Conditions | LF155/6/7 | | | _ | F255/6/<br>55B/6B | - | LI | Units | | | |----------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------|------------|----------------|-----------|------------|-------------------|----------|------------|---------------|----------|-----------------| | | | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | | | Vos | Input Offset Voltage | R <sub>S</sub> =50Ω, T <sub>A</sub> =25°C<br>Over Temperature | | 3 | 5<br>7 | | 3 | 5<br>6.5 | | 3 | 10<br>13 | mV<br>mV | | ΔV <sub>OS</sub> /ΔT | Average TC of Input<br>Offset Voltage | R <sub>S</sub> =50Ω | | 5 | | | 5 | | 0 | 5 | | μV/°C | | ΔTC/ΔV <sub>OS</sub> | Change in Average TC with V <sub>OS</sub> Adjust | $R_S = 50\Omega$ , (Note 4) | | 0.5 | | | 0.5 | | | 0.5 | | μV/°C<br>per mV | | los | Input Offset Current | T <sub>j</sub> =25°C, (Notes 3, 5)<br>T <sub>j</sub> ≤T <sub>HIGH</sub> | | 3 | 20<br>20 | | 3 | 20<br>1 | | 3 | 50<br>2 | pA<br>nA | | lΒ | Input Bias Current | T <sub>j</sub> =25°C, (Notes 3, 5)<br>T <sub>j</sub> ≤T <sub>HIGH</sub> | | 30 | 100<br>50 | | 30 | 100<br>5 | | 30 | 200<br>8 | pA<br>nA | | RIN | Input Resistance | T <sub>j</sub> =25°C | | 1012 | | | 1012 | - 3 | | 1012 | | Ω | | Avol | Large Signal Voltage<br>Gain | $V_S = \pm 15V$ , $T_A = 25$ °C<br>$V_O = \pm 10V$ , $R_L = 2k$<br>Over Temperature | 50<br>25 | 200 | | 50<br>25 | 200 | | 25<br>15 | 200 | | V/mV<br>V/mV | | v <sub>o</sub> | Output Voltage Swing | V <sub>S</sub> = ± 15V, R <sub>L</sub> = 10k<br>V <sub>S</sub> = ± 15V, R <sub>L</sub> = 2k | ±12<br>±10 | ±13<br>±12 | | ±12<br>±10 | ±13<br>±12 | | ±12<br>±10 | ±13<br>±12 | | V | | V <sub>CM</sub> | Input Common-Mode<br>Voltage Range | V <sub>S</sub> = ±15V | ±11 | + 15.1<br>- 12 | | ±11 | ±15.1<br>-12 | | +10 | + 15.1<br>-12 | | V<br>V | | CMRR | Common-Mode Rejection Ratio | | 85 | 100 | | 85 | 100 | | 80 | 100 | | dB | | PSRR | Supply Voltage Rejection Ratio | (Note 6) | 85 | 100 | | 85 | 100 | | 80 | 100 | | dB | ## DC Electrical Characteristics $T_A = T_i = 25$ °C, $V_S = \pm 15$ V | Parameter | LF155A/155,<br>LF255,<br>LF355A/355B | | LF | 355 | | LF156A/156,<br>LF256/356B | | LF356A/356 | | LF157A/157<br>LF257/357B | | LF357A/357 | | |----------------|--------------------------------------|-----|-----|-----|-----|---------------------------|-----|------------|-----|--------------------------|-----|------------|----| | | Тур | Max | Тур | Max | Тур | Max | Тур | Max | Тур | Max | Тур | Max | | | Supply Current | 2 | 4 | 2 | 4 | 5 | 7 | 5 | 10 | 5 | 7 | 5 | 10 | mA | ## AC Electrical Characteristics $T_A = T_i = 25^{\circ}C$ , $V_S = \pm 15V$ | Symbol | Parameter | Conditions | LF155/255/<br>355/355B | LF156/256,<br>LF356B | LF156/256/<br>356/356B | LF157/257,<br>LF357B | LF157/257/<br>357/357B | Units | |-----------------|-----------------------------------|---------------------------------------------------------|------------------------|----------------------|------------------------|----------------------|------------------------|------------------| | | | | Тур | Min | Тур | Min | Тур | | | SR | Slew Rate | LF155/6: A <sub>V</sub> =1,<br>LF157: A <sub>V</sub> =5 | 5 | 7.5 | 12 | 30 | 50 | V/μs<br>V/μs | | GBW | Gain Bandwidth<br>Product | | 2.5 | | 5 | | 20 | MHz | | ts | Settling Time to 0.01% | (Note 7) | 4 | | 1.5 | | 1.5 | μs | | en | Equivalent Input Noise<br>Voltage | R <sub>S</sub> =100Ω<br>f=100 Hz<br>f=1000 Hz | 25<br>20 | | 15<br>12 | | 15<br>12 | nV/√Hz<br>nV/√Hz | | in | Equivalent Input<br>Current Noise | f=100 Hz<br>f=1000 Hz | 0.01<br>0.01 | | 0.01<br>0.01 | | 0.01<br>0.01 | pA/√Hz<br>pA/√Hz | | C <sub>IN</sub> | Input Capacitance | | 3 | | 3 | | 3 | pF | #### **Notes for Electrical Characteristics** Note 1: The maximum power dissipation for these devices must be derated at elevated temperatures and is dictated by $T_{|MAX}$ , $\theta_{|A}$ , and the ambient temperature, $T_A$ . The maximum available power dissipation at any temperature is $P_d = (T_{|MAX} - T_A)/\theta_{|A}$ or the 25°C $P_{dMAX}$ , whichever is less. Note 2: Unless otherwise specified the absolute maximum negative input voltage is equal to the negative power supply voltage. Note 3: Unless otherwise stated, these test conditions apply: | | LF155A/6A/7A<br>LF155//6/7 | LF255//6/7 | LF355A/6A/7A | LF355B/6B/7B | LF355//6/7 | |--------------------------------|------------------------------|-----------------------------|---------------------------|---------------------------|---------------------------| | Supply Voltage, V <sub>S</sub> | ±15V≤V <sub>S</sub> ≤±20V | ±15V≤V <sub>S</sub> ≤±20V | ±15V≤V <sub>S</sub> ≤±18V | ±15V≤V <sub>S</sub> ±20V | V <sub>S</sub> = ±15V | | TA | -55°C≤T <sub>A</sub> ≤+125°C | -25°C≤T <sub>A</sub> ≤+85°C | 0°C≤T <sub>A</sub> ≤+70°C | 0°C≤T <sub>A</sub> ≤+70°C | 0°C≤T <sub>A</sub> ≤+70°C | | THIGH | + 125°C | +85°C | +70°C | +70°C | + 70°C | and VOS, IB and IOS are measured at VCM=0. Note 4: The Temperature Coefficient of the adjusted input offset voltage changes only a small amount (0.5µV/°C typically) for each mV of adjustment from its original unadjusted value. Common-mode rejection and open loop voltage gain are also unaffected by offset adjustment. Note 5: The input bias currents are junction leakage currents which approximately double for every 10°C increase in the junction temperature, $T_J$ . Due to limited production test time, the input bias currents measured are correlated to junction temperature. In normal operation the junction temperature rises above the ambient temperature as a result of internal power dissipation, Pd. $T_j = T_A + \theta_{jA}$ Pd where $\theta_{jA}$ is the thermal resistance from junction to ambient. Use of a heat sink is recommended if input bias current is to be kept to a minimum. Note 6: Supply Voltage Rejection is measured for both supply magnitudes increasing or decreasing simultaneously, in accordance with common practice. Note 7: Settling time is defined here, for a unity gain inverter connection using 2 $k\Omega$ resistors for the LF155/6. It is the time required for the error voltage (the voltage at the inverting input pin on the amplifier) to settle to within 0.01% of its final value from the time a 10V step input is applied to the inverter. For the LF157, $A_V = -5$ , the feedback resistor from output to input is 2 $k\Omega$ and the output step is 10V (See Settling Time Test Circuit). Note 8: Refer to RETS155AX for LF155A, RETS155X for LF155, RETSF156AX for LF156A, RETS156X for LF156, RETS157A for LF157A and RETS157X for LF157 military specifications. Note 9: Max. Power Dissipation is defined by the package characteristics. Operating the part near the Max. Power Dissipation may cause the part to operate outside guaranteed limits. ## **Typical DC Performance Characteristics** Curves are for LF155, LF156 and LF157 unless otherwise specified. #### **Typical AC Performance Characteristics Gain Bandwidth** Gain Bandwidth **Normalized Slew Rate** 1.6 INITY GAIN BANDWIDTH (MHz) LF157 CURVES IDENTICAL LF155 BUT MULTIPLIED BY 4 1.4 GAIN BANDWIDTH (MHz) E156/7 7 1.2 Vs = ±10V 1 F156 1.0 < VS = ±15V 3 0.8 Vs = ±20V 0.6 0.4 02 -55 -35 -15 5 25 45 65 85 105 125 25 65 85 105 125 -55 -35 -15 5 25 45 65 85 105 125 -55 -35 -15 5 45 TEMPERATURE (°C) TEMPERATURE (°C) TEMPERATURE (°C) TL/H/5646-4 **Output Impedance Output Impedance Output Impedance** 1000 100 = ±15V \$ UTPUT IMPEDANCE (Ω) UTPUT IMPEDANCE (\O) 10 10 Av = 100 **UTPUT IMPEDANCE** 10 0.01 1006 1M 10M 100k 1M 10M 14 1k FREQUENCY (Hz) FREQUENCY (Hz) FREQUENCY (Hz) TL/H/5646-12 LF155 Small Signal Pulse LF156 Small Signal Pulse **Small Signal Pulse** Response, $A_V = +1$ Response, $A_V = +1$ Response, $A_V = +5$ **JUTPUT VOLTAGE SWING (50 mV/DIV) JUTPUT VOLTAGE SWING (50 mV/DIV)** DUTPUT VOLTAGE SWING (50 mV/DIV) (DIV)غبر TIME (0.5 TIME (0.5 µs/DIV) (DIV) عم TIME TL/H/5646-7 TI /H/5646=6 TL/H/5646-5 LF155 Large Signal Pulse LF156 Large Signal Pulse LF157 Large Signal Pulse Response, $A_V = +1$ Response, $A_V = +1$ Response, $A_V = +5$ **DUTPUT VOLTAGE SWING (5V/DIV) JUTPUT VOLTAGE SWING (5V/DIV)** (SV/DIV) **DUTPUT VOLAGE SWING** TIME (0.5 µs/DIV) (DIV/هر TIME (1 OIV)عبر TIME (1 TL/H/5646-10 TL/H/5646-8 TL/H/5646-9 #### Typical AC Performance Characteristics (Continued) **Open Loop Frequency Inverter Settling Time Inverter Settling Time** Response 10 110 DUTPUT VOLTAGE SWING FROM OV (V) Ve = ±15V Vs = ±15V JPEN LOOP VULTAGE GAIN (4B) 10 mV **OUTPUT SWING (V) FROM OV** 70 50 30 10 8.1 18 100 16 10k 1906 0.5 SETTLING TIME (us) FREQUENCY (Mz) SETTLING TIME (us) **Bode Plot Bode Plot Bode Plot** 36 15 10 100 30 75 Vs = ±15V 25 50 75 20 25 50 PHASE (DEGREES) 25 PHASE (DEGREES 25 15 -5 GAIN (dB) 0 -10 -10 10 -25 -25 -50 5 -15 -25 -15 -20 0 -75 -50 -20 -75 -5 -25 -75 -25 -30 -100 -10 -125 \_30 -125 -15 -150 -35 -125 \_150 -20 -35 10 100 10 100 1 10 100 FREQUENCY (MHz) FREQUENCY (MHz) FREQUENCY (MHz) **Common-Mode Rejection** Ratio **Power Supply Rejection Ratio Power Supply Rejection Ratio** 9 120 POWER SUPPLY REJECTION RATIO (dB) COMMON-MODE REJECTION RATIO (4B) LF155 V<sub>S</sub> = ±15V TA = 25°C VS = ±15V POWER SUPPLY REJECTION RATIO ( RL = 2k Vs = ±15V POSITIVE SUPPLY\_ TA = 25°C POSITIVE SUPPLY 60 60 LF155/ 60 .F157 NEGATIVE 48 40 40 20 20 20 10 100 1k 10k 100k 1M 10 100 100 1k 186 FREQUENCY (Hz) FREQUENCY (Hz) FREQUENCY (Hz) **Undistorted Output Voltage Equivalent Input Noise Equivalent Input Noise Swing** Voltage Voltage (Expanded Scale) EQUIVALENT INPUT NOISE VOLTAGE (nV/\Hz) 28 EQUIVALENT INPUT NOISE VOLTAGE (nV/\Hz) TA = 25°C Vg = ±15V P-P OUTPUT VOLTAGE SWING (V) Vg = ±15V 24 120 80 R1 = 2k 20 60 16 12 40 LF155 20 LF156/7 10 106 10 100 FREQUENCY (Hz) FREQUENCY (Hz) FREQUENCY (Hz) #### **Detailed Schematic** ## Connection Diagrams (Top Views) #### Metal Can Package (H) Order Number LF155AH, LF156AH, LF157AH, LF155H, LF156H, LF157H, LF255H, LF256H, LF257H, LF355AH, LF356AH, LF357AH, LF355BH, LF356BH, LF357BH, LF355H, LF356BH or LF357H See NS Package Number H08C #### Dual-In-Line Package (J) Order Number LF155J, LF156J, LF157J, LF355J, LF356J, LF357J, LF355BJ, LF356BJ or LF357BJ See NS Package Number J14A #### Dual-In-Line Package (M and N) Order Number LF355M, LF356M, LF357M, LF356BM, LF355BN, LF356BN, LF357BN, LF355N, LF356N or LF357N See NS Package Number M08A or N08E ## **Application Hints** The LF155/6/7 series are op amps with JFET input devices. These JFETs have large reverse breakdown voltages from gate to source and drain eliminating the need for clamps across the inputs. Therefore large differential input voltages can easily be accomodated without a large increase in input current. The maximum differential input voltage is independent of the supply voltages. However, neither of the input voltages should be allowed to exceed the negative supply as this will cause large currents to flow which can result in a destroyed unit. Exceeding the negative common-mode limit on either input will force the output to a high state, potentially causing a reversal of phase to the output. Exceeding the negative common-mode limit on both inputs will force the amplifier output to a high state. In neither case does a latch occur since raising the input back within the common-mode range again puts the input stage and thus the amplifier in a normal operating mode. Exceeding the positive common-mode limit on a single input will not change the phase of the output however, if both inputs exceed the limit, the output of the amplifier will be forced to a high state. These amplifiers will operate with the common-mode input voltage equal to the positive supply. In fact, the common-mode voltage can exceed the positive supply by approximately 100 mV independent of supply voltage and over the full operating temperature range. The positive supply can therefore be used as a reference on an input as, for example, in a supply current monitor and/or limiter. Precautions should be taken to ensure that the power supply for the integrated circuit never becomes reversed in polarity or that the unit is not inadvertently installed backwards in a socket as an unlimited current surge through the resulting forward diode within the IC could cause fusing of the internal conductors and result in a destroyed unit. Because these amplifiers are JFET rather than MOSFET input op amps they do not require special handling. All of the bias currents in these amplifiers are set by FET current sources. The drain currents for the amplifiers are therefore essentially independent of supply voltage. As with most amplifiers, care should be taken with lead dress, component placement and supply decoupling in order to ensure stability. For example, resistors from the output to an input should be placed with the body close to the input to minimize "pickup" and maximize the frequency of the feedback pole by minimizing the capacitance from the input to ground. A feedback pole is created when the feedback around any amplifier is resistive. The parallel resistance and capacitance from the input of the device (usually the inverting input) to ac ground set the frequency of the pole. In many instances the frequency of this pole is much greater than the expected 3 dB frequency of the closed loop gain and consequently there is negligible effect on stability margin. However, if the feedback pole is less than approximately six times the expected 3 dB frequency a lead capacitor should be placed from the output to the input of the op amp. The value of the added capacitor should be such that the RC time constant of this capacitor and the resistance it parallels is greater than or equal to the original feedback pole time constant. ## **Typical Circuit Connections** #### **VOS Adjustment** # 25k 25k 1,5385/2/7 5 0 - Vos is adjusted with a 25k potentiometer. - The potentiometer wiper is connected to V+ - For potentiometers with temperature coefficient of 100 ppm/°C or less the additional drift with adjust is ≈ 0.5 μV/°C/mV of adjustment - Typical overall drift: 5 μV/°C ± (0.5 μV/°C/mV of adi.) #### **Driving Capacitive Loads** \*LF155/6 R = 5k LF157 R = 1.25k Due to a unique output stage design, these amplifiers have the ability to drive large capacitive loads and still maintain stability. $C_{L(MAX)} \simeq 0.01$ $\mu F$ . Overshoot ≤ 20% Settling time ( $t_s$ ) = 5 $\mu s$ #### LF157. A Large Power BW Amplifier TL/H/5646-15 For distortion $\leq$ 1% and a 20 Vp-p V<sub>OUT</sub> swing, power bandwidth is: 500 kHz. ## **Typical Applications** #### **Settling Time Test Circuit** - Settling time is tested with the LF155/6 connected as unity gain inverter and LF157 connected for - · FET used to isolate the probe capacitance - Output = 10V step - $A_V = -5$ for LF157 TL/H/5646-16 #### Large Signal inverter Output, VOUT (from Settling Time Circuit) TL/H/5646-19 #### Low Drift Adjustable Voltage Reference - $\Delta V_{OUT}/\Delta T = \pm 0.002\%/^{\circ}C$ - All resistors and potentiometers should be wire-wound - P1: drift adjust - P2: V<sub>OUT</sub> adjust - Use LF155 for - Low I<sub>B</sub> - Low drift - Low supply current #### **Fast Logarithmic Converter** - Dynamic range: 100 $\mu$ A $\leq$ I<sub>i</sub> $\leq$ 1 mA (5 decades), $|V_O| = 1V/\text{decade}$ - Transient response: 3 μs for ΔI<sub>i</sub> = 1 decade - C1, C2, R2, R3: added dynamic compensation - V<sub>OS</sub> adjust the LF156 to minimize quiescent error - R<sub>T</sub>: Tel Labs type Q81 + 0.3%/°C $|V_{OUT}| = \left[1 + \frac{R2}{R_T}\right] \frac{kT}{q} \ln V_I \left[\frac{R_r}{V_{REF\,RI}}\right] = \log V_I \frac{1}{R_I l_T} R2 = 15.7k, R_T = 1k, 0.3\%/^{\circ}C \text{ (for temperature compensation)}$ #### **Precision Current Monitor** - V<sub>O</sub> = 5 R1/R2 (V/mA of I<sub>S</sub>) - R1, R2, R3: 0.1% resistors - Use LF155 for - Common-mode range to supply range - Low I<sub>B</sub> - Low Vos - Low Supply Current TL/H/5646-32 - R1, R2 should be matched within ±0.05% - Full-scale response time: 3μs | Eo | <b>B</b> 1 | B2 | <b>B</b> 3 | В4 | <b>B</b> 5 | <b>B</b> 6 | <b>B</b> 7 | B8 | Comments | |--------|------------|----|------------|----|------------|------------|------------|----|---------------------| | +9.920 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | Positive Full-Scale | | +0.040 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | (+) Zero-Scale | | -0.040 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | (-) Zero-Scale | | -9.920 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Negative Full-Scale | #### Wide BW Low Noise, Low Drift Amplifier - Power BW: f<sub>MAX</sub> = ≃ 240 kHz - Parasitic input capacitance C1 ≃ (3 pF for LF155, LF156 and LF157 plus any additional layout capacitance) interacts with feedback elements and creates undesirable high frequency pole. To compensate add C2 such that: R2C2 ≈ R1C1. #### Boosting the LF156 with a Current Amplifler - I<sub>OUT(MAX)</sub> ≈ 150 mA (will drive R<sub>L</sub> ≥ 100Ω) - $\frac{\Delta V_{OUT}}{\Delta T} = \frac{0.15}{10^{-2}} V/\mu s$ (with C<sub>L</sub> shown) - · No additional phase shift added by the current amplifier • Overshoot 6% TL/H/5646-22 - t<sub>s</sub> 10 μs - ullet When driving large $C_L$ , the $V_{OUT}$ slew rate determined by $C_L$ and OUT(MAX) Isolating Large Capacitive Loads $$\frac{\Delta V_{OUT}}{\Delta T} = \frac{I_{OUT}}{C_L} \approx \frac{0.02}{0.5} \text{V/}\mu\text{s} = 0.04 \text{ V/}\mu\text{s} \text{ (with C}_L \text{ shown)}$$ - By adding D1 and R<sub>f</sub>, V<sub>D1</sub> = 0 during hold mode. Leakage of D2 provided by feedback path through R<sub>1</sub>. - Leakage of circuit is essentially Ib (LF155, LF156) plus capacitor leakage of Cp. - Diode D3 clamps V<sub>OUT</sub> (A1) to V<sub>IN</sub>-V<sub>D3</sub> to improve speed and to limit reverse bias of D2. - Maximum input frequency should be $<<1/2 \pi R_1 C_{D2}$ where $C_{D2}$ is the shunt capacitance of D2. #### 3 Decades VCO $\frac{V_{C} (\text{FIO} + \text{M}/)}{(8 \text{ V}_{PU} \text{ R8 R1}) \text{ C}}, 0 \le \text{V}_{C} \le 30 \text{V}, 10 \text{ Hz} \le \text{f} \le 10 \text{ kHz}$ R1, R4 matched. Linearity 0.1% over 2 decades. #### Non-Inverting Unity Gain Operation for LF157 #### **Inverting Unity Gain for LF157** (2π) (5 MHz) $A_{V(DC)} = -1$ $f_{-3 \text{ dB}} \approx 5 \text{ MHz}$ TI /H/5646-25 #### High Impedance, Low Drift Instrumentation Amplifier - $V_{OUT} = \frac{R3}{R} \left[ \frac{2R2}{R1} + 1 \right] \Delta V, V^- + 2V \le V_{IN} \text{ common-mode } \le V^+$ - System V<sub>OS</sub> adjusted via A2 V<sub>OS</sub> adjust - Trim R3 to boost up CMRR to 120 dB. Instrumentation amplifier resistor array recommended for best accuracy and lowest drift #### Fast Sample and Hold TL/H/5646-33 - Both amplifiers (A1, A2) have feedback loops individually closed with stable responses (overshoot negligible) - · Acquisition time TA, estimated by: $$T_A \cong \left[\frac{2R_{ON}, V_{IN}, C_h}{S_r}\right]^{\frac{1}{2}}$$ provided that: $V_{IN} < 2\pi S_r \, R_{ON} \, C_h \, \text{and} \, T_A > \frac{V_{IN} \, C_h}{I_{OUT(MAX)}}, \, R_{ON} \, \text{is of SW1}$ If inequality not satisfied: $T_A \simeq \frac{V_{IN} C_h}{20 \text{ mA}}$ - LF156 develops full S<sub>r</sub> output capability for V<sub>IN</sub>≥ 1V - · Addition of SW2 improves accuracy by putting the voltage drop across SW1 inside the feedback loop - . Overall accuracy of system determined by the accuracy of both amplifiers, A1 and A2 #### **High Accuracy Sample and Hold** - By closing the loop through A2, the V<sub>OUT</sub> accuracy will be determined uniquely by A1. No V<sub>OS</sub> adjust required for A2. - T<sub>A</sub> can be estimated by same considerations as previously but, because of the added propagation delay in the feedback loop (A2) the overshoot is not negligible. - Overall system slower than fast sample and hold - R1, C<sub>C</sub>: additional compensation - Use LF156 for - Fast settling time - Low Vos #### High Q Band Pass Filter - By adding positive feedback (R2) Q increases to 40 - f<sub>BP</sub>= 100 kHz $$\frac{V_{OUT}}{V_{IN}} = 10\sqrt{\overline{Q}}$$ - Clean layout recommended - Response to a 1 Vp-p tone burst: 300 μs #### High Q Notch Filter • 2R1 = R = 10 M $\Omega$ - 2C = C1 = 300 pF - Capacitors should be matched to obtain high Q - f<sub>NOTCH</sub> = 120 Hz, notch = -55 dB, Q > 100 - Use LF155 for - Low I<sub>B</sub> - Low supply current