PRELIMINARY PRODUCT SPECIFICATIONS

**Integrated Circuits Group** 

# LH28F128SPHTD-PTL12

# Flash Memory 128M (8M × 16/16M × 8)

(Model No.: LHF12P01)

Spec No.: FM033006 Issue Date: March 18, 2003

|                                                        | SPEC No.         F M 0 3 3 0 0 6                                                                        |
|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|
|                                                        | ISSUE: Mar. 18, 2003                                                                                    |
| <u>To;</u>                                             |                                                                                                         |
| PRELIMIN<br>S P E C I F I C                            |                                                                                                         |
|                                                        |                                                                                                         |
| Product Type <u>128 M b i t F l a</u>                  | ish Memory                                                                                              |
| L H 2 8 F 1 2 8 S P                                    | H T D — P T L 1 2                                                                                       |
| Model No. (LHF12]                                      | P 0 1 )                                                                                                 |
| This device specification is subject to change v       | vithout notice.                                                                                         |
| * This specifications contains <u>30</u> pages includi | ng the cover and appendix.                                                                              |
| CUSTOMERS ACCEPTANCE                                   |                                                                                                         |
| DATE:                                                  |                                                                                                         |
| BY: PR                                                 | ESENTED                                                                                                 |
|                                                        | M. NAWAKI<br>Dept. General Manager                                                                      |
|                                                        | REVIEWED BY: PREPARED BY:                                                                               |
|                                                        | Product Development Dept. II<br>Flash Memory Division<br>Integrated Circuits Group<br>SHARP CORPORATION |

- Handle this document carefully for it contains material protected by international copyright law. Any reproduction, full or in part, of this material is prohibited without the express written permission of the company.
- When using the products covered herein, please observe the conditions written herein and the precautions outlined in the following paragraphs. In no event shall the company be liable for any damages resulting from failure to strictly adhere to these conditions and precautions.
  - The products covered herein are designed and manufactured for the following application areas. When using the products covered herein for the equipment listed in Paragraph (2), even for the following application areas, be sure to observe the precautions given in Paragraph (2). Never use the products for the equipment listed in Paragraph (3).
    - Office electronics
    - Instrumentation and measuring equipment
    - Machine tools
    - Audiovisual equipment
    - Home appliance
    - Communication equipment other than for trunk lines
  - (2) Those contemplating using the products covered herein for the following equipment <u>which demands high</u> <u>reliability</u>, should first contact a sales representative of the company and then accept responsibility for incorporating into the design fail-safe operation, redundancy, and other appropriate measures for ensuring reliability and safety of the equipment and the overall system.
    - Control and safety devices for airplanes, trains, automobiles, and other transportation equipment
    - Mainframe computers
    - Traffic control systems
    - Gas leak detectors and automatic cutoff devices
    - Rescue and security equipment
    - Other safety devices and safety equipment, etc.
  - (3) Do not use the products covered herein for the following equipment which demands extremely high performance in terms of functionality, reliability, or accuracy.
    - Aerospace equipment
    - Communications equipment for trunk lines
    - Control equipment for the nuclear power industry
    - Medical equipment related to life support, etc.
  - (4) Please direct all queries and comments regarding the interpretation of the above three Paragraphs to a sales representative of the company.
- Please direct all queries regarding the products covered herein to a sales representative of the company.

LHF12P01

# **Preliminary** <sup>1</sup>

PAGE

## CONTENTS

#### PAGE

| 56-Lead TSOP (Normal Bend) Pinout 3    |
|----------------------------------------|
| Pin Descriptions 4                     |
| $CE_0, CE_1, BS$ Truth Table           |
| Memory Map 6                           |
| Identifier Codes Address 8             |
| OTP Block Address Map 9                |
| Bus Operation 10                       |
| Command Definitions 11                 |
| Functions of Block Lock 13             |
| Status Register Definition 14          |
| Extended Status Register Definition 15 |
| STS Configuration Definition 16        |

| 1 Electrical Specifications                                                             | 17 |
|-----------------------------------------------------------------------------------------|----|
| 1.1 Absolute Maximum Ratings                                                            | 17 |
| 1.2 Operating Conditions                                                                | 17 |
| 1.2.1 Capacitance                                                                       | 18 |
| 1.2.2 AC Input/Output Test Conditions                                                   | 18 |
| 1.2.3 DC Characteristics                                                                | 19 |
| 1.2.4 AC Characteristics -<br>Read-Only Operations                                      | 21 |
| 1.2.5 AC Characteristics - Write Operations                                             | 25 |
| 1.2.6 Reset Operations                                                                  | 27 |
| 1.2.7 Block Erase, (Page Buffer) Program<br>and Block Lock Configuration<br>Performance | 28 |

Rev. 0.05

2

**Preliminary** 

#### LH28F128SPHTD-PTL12 128Mbit (8Mbit×16/16Mbit×8) Page Mode Flash MEMORY ■ 128-Mbit Density Enhanced Data Protection Features • Bit Organization ×8/×16 Individual Block Lock • Absolute Protection with $V_{PEN} \leq V_{PENLK}$ ■ High Performance Page Mode Reads • Block Erase, (Page Buffer) Program Lockout during for Memory Array **Power Transitions** • 120/25ns 4-Word/ 8-Byte Page Mode ■ Automated Erase/Program Algorithms ■ V<sub>CC</sub>=2.7V-3.6V Operation • Program Time 210µs (Typ.) • V<sub>CCO</sub> for Input/Output Power Supply Isolation • Block Erase Time 1s (Typ.) Automatic Power Savings Mode Reduces I<sub>CCR</sub> Cross-Compatible Command Support in Static Mode Basic Command Set OTP (One Time Program) Block • Common Flash Interface (CFI) • 4-Word/ 8-Byte Factory-Programmed Area Extended Cycling Capability • 3963-Word/ 7926-Byte User-Programmable Area • Minimum 100,000 Block Erase Cycles ■ High Performance Program with Page Buffer ■ 56-Lead TSOP (Normal Bend) • 16-Word/ 32-Byte Page Buffer • Page Buffer Program Time 12.5µs/byte (Typ.) CMOS Process (P-type silicon substrate) ■ Operating Temperature -40°C to +85°C ■ ETOX<sup>TM\*</sup> Flash Technology Symmetrically-Blocked Architecture Not designed or rated as radiation hardened

- One-hundred and twenty-eight 64-KWord/ 128-KByte Blocks
- The product, which is Page Mode Flash memory, is a high density, low cost, nonvolatile read/write storage solution for a wide range of applications. The product can operate at  $V_{CC}=2.7V-3.6V$  and  $V_{PEN}=2.7V-3.6V$

The product supports high performance page mode. It allows code execution directly from Flash, thus eliminating time consuming wait states.

Fast program capability is provided through the use of high speed Page Buffer Program.

The block locking scheme is available for memory array and this scheme provides maximum flexibility for safe nonvolatile code and data storage.

OTP (One Time Program) block provides an area to store security code and to protect its code.

\* ETOX is a trademark of Intel Corporation.

Γ

LHF12P01

| $A_{22}$ $1$ $CE_1$ $1$                                                                    |                 | $56 \longrightarrow NC$                                                                                                                    |
|--------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c c} CE_1 & \hline & 2 \\ A_{21} & \hline & 3 \end{array}$                  |                 | 55 WE#<br>54 OE#                                                                                                                           |
|                                                                                            |                 | $54 \longrightarrow OE\#$<br>$53 \longrightarrow STS$                                                                                      |
|                                                                                            |                 | $\begin{array}{c} 53 \\ 52 \end{array} \qquad \begin{array}{c} 51 \\ DQ_{15} \end{array}$                                                  |
|                                                                                            |                 | $\begin{array}{c} 52 \\ 51 \end{array} \qquad DQ15 \\ DQ7 \end{array}$                                                                     |
| $\begin{array}{c c} A_{18} & \underline{} & 6 \\ A_{17} & \underline{} & 7 \\ \end{array}$ |                 | $50 \longrightarrow DQ^{7}$                                                                                                                |
| $A_{16} = 8$                                                                               |                 | $\begin{array}{c} 30 \\ 49 \end{array}  DQ^{14} \\ DQ_6 \end{array}$                                                                       |
| $V_{CC} = 9$                                                                               |                 | $\begin{array}{c} 49 \\ 48 \end{array} \qquad \begin{array}{c} DQ_6 \\ GND \end{array}$                                                    |
| $A_{15} = 10$                                                                              |                 | $\begin{array}{c c} 43 \\ 47 \end{array} \qquad \begin{array}{c} \mathbf{O} \mathbf{N} \mathbf{D} \\ \mathbf{D} \mathbf{Q} 13 \end{array}$ |
| $\begin{array}{c c} A13 & \underline{} & 10 \\ A14 & \underline{} & 11 \end{array}$        |                 | $\begin{array}{c} 47 \\ 46 \end{array} \qquad \begin{array}{c} DQ13 \\ DQ5 \end{array}$                                                    |
| $A_{13} = 12$                                                                              | 56-LEAD TSOP    | $\begin{array}{c} 40 \\ 45 \end{array} \qquad DQ_{12} \\ DQ_{12} \end{array}$                                                              |
| $A_{12} = 13$                                                                              | STANDARD PINOUT | $\begin{array}{c} 13 \\ 44 \end{array} \qquad DQ_4 \end{array}$                                                                            |
| $CE_0 \longrightarrow 14$                                                                  | 14mm x 20mm     | $43 \longrightarrow Vccq$                                                                                                                  |
| VPEN [15]                                                                                  | TOP VIEW        | 42 - GND                                                                                                                                   |
| <b>RP</b> # 16                                                                             |                 | 41 $\mathbf{D}\mathbf{Q}_{11}$                                                                                                             |
| A11 17                                                                                     |                 | $40 \longrightarrow DQ_3$                                                                                                                  |
| A10 $\square$ 18                                                                           |                 | $39 \square DQ_{10}$                                                                                                                       |
| A9 [19]                                                                                    |                 | $38 \square DQ_2$                                                                                                                          |
| $A_8 \longrightarrow 20$                                                                   |                 | 37 VCC                                                                                                                                     |
| GND = 21                                                                                   |                 | 36 DQ9                                                                                                                                     |
| A7 22                                                                                      |                 | $35 \square DQ_1$                                                                                                                          |
| A6 $\square$ 23                                                                            |                 | $34 \square DQ_8$                                                                                                                          |
| A5 24                                                                                      |                 | 33 DQ0                                                                                                                                     |
| A4 25                                                                                      |                 | $32 \square A_0$                                                                                                                           |
| A3 26                                                                                      |                 | 31 BYTE#                                                                                                                                   |
| A2 27                                                                                      |                 | $30 \longrightarrow BS$                                                                                                                    |
| A1 28                                                                                      |                 | 29 NC                                                                                                                                      |
|                                                                                            |                 |                                                                                                                                            |

Figure 1. 56-Lead TSOP (Normal Bend) Pinout

**Preliminary** <sup>4</sup>

| Symbol                            | Туре                 | Name and Function                                                                                                                                                                                                                                                                                                                                                                                               |
|-----------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>0</sub>                    | INPUT                | ADDRESS INPUTS: Lowest address input in byte mode (BYTE#= $V_{IL}$ : ×8 bit)<br>Address is internally latched during an erase or a program cycle. This pin is not used i word mode (BYTE#= $V_{IH}$ : ×16 bit)                                                                                                                                                                                                  |
| A <sub>22</sub> -A <sub>1</sub>   | INPUT                | ADDRESS INPUTS: Inputs for addresses during read, erase and program operations.<br>Addresses are internally latched during an erase or a program cycle.                                                                                                                                                                                                                                                         |
| BS                                | INPUT                | BANK SELECT: Bank 0 is selected by $BS=V_{IL}$ . Bank 1 is selected by $BS=V_{IH}$ .                                                                                                                                                                                                                                                                                                                            |
| DQ <sub>15</sub> -DQ <sub>0</sub> | INPUT/<br>OUTPUT     | DATA INPUTS/OUTPUTS: Inputs data and commands during CUI (Command Use Interface) write cycles, outputs data during memory array, status register, query code identifier code reads. Data pins float to high-impedance (High Z) when the chip coutputs are deselected. Data is internally latched during an erase or program cycle $DQ_{15}$ - $DQ_8$ pins are not used in byte mode (BYTE#= $V_{IL}$ : ×8 bit). |
| CE <sub>0</sub> , CE <sub>1</sub> | INPUT                | CHIP ENABLE: Activates the device's control logic, input buffers, decoders and sense<br>amplifiers. When the device is de-selected, power consumption reduces to standbe<br>levels. Refer to Table 2 to determine whether the device is selected or de-selected<br>depending on the state of $CE_0$ , $CE_1$ and BS.                                                                                            |
| RP#                               | INPUT                | RESET: When low ( $V_{IL}$ ), RP# resets internal automation and inhibits erase and program operations, which provides data protection. RP#-high ( $V_{IH}$ ) enables normal operation After power-up or reset mode, the device is automatically set to read array mode. RP# must be low during power-up/down.                                                                                                  |
| OE#                               | INPUT                | OUTPUT ENABLE: Gates the device's outputs during a read cycle.                                                                                                                                                                                                                                                                                                                                                  |
| WE#                               | INPUT                | WRITE ENABLE: Controls writes to the CUI and array blocks. Addresses and data ar latched on the first edge of $CE_0$ or $CE_1$ that disables the device or the rising edge of WE# (whichever occurs first). BS transitions must not occur when $CE_0=CE_1=V_{IL}$ an WE#= $V_{IL}$ .                                                                                                                            |
| STS                               | OPEN DRAIN<br>OUTPUT | STATUS: Indicates the status of the internal WSM (Write State Machine). Whe configured in level mode (default mode), STS acts as a RY/BY# pin (STS is $V_{OL}$ whe the WSM is executing internal erase or program algorithms). When configured in one of its pulse modes, STS can pulse to indicate erase/program completion. Refer to Table for STS configuration.                                             |
| BYTE#                             | INPUT                | BYTE ENABLE: BYTE# $V_{IL}$ places the device in byte mode (×8). In this mode, $DQ_{12}$ DQ <sub>8</sub> is floated (High Z) and A <sub>0</sub> is the lowest address input. BYTE# $V_{IH}$ places the device in word mode (×16) and A <sub>1</sub> is the lowest address input.                                                                                                                                |
| V <sub>PEN</sub>                  | INPUT                | MONITORING POWER SUPPLY VOLTAGE: $V_{PEN}$ is not used for power supply pin<br>With $V_{PEN} \leq V_{PENLK}$ , block erase, (page buffer) program, block lock configuration an<br>OTP program cannot be executed and should not be attempted.                                                                                                                                                                   |
| V <sub>CC</sub>                   | SUPPLY               | DEVICE POWER SUPPLY (2.7V-3.6V): With $V_{CC} \leq V_{LKO}$ , all write attempts to the flash memory are inhibited. Device operations at invalid $V_{CC}$ voltage (refer to D Characteristics) produce spurious results and should not be attempted.                                                                                                                                                            |
| V <sub>CCQ</sub>                  | SUPPLY               | INPUT/OUTPUT POWER SUPPLY (2.7V-3.6V): Power supply for all input/outpupins.                                                                                                                                                                                                                                                                                                                                    |
| GND                               | SUPPLY               | GROUND: Do not float any ground pins.                                                                                                                                                                                                                                                                                                                                                                           |
| NC                                |                      | NO CONNECT: Lead is not internally connected; it may be driven or floated.                                                                                                                                                                                                                                                                                                                                      |

| Prel | im | inar  | • |
|------|----|-------|---|
|      |    | 11141 | J |

5

| Table 2. $CE_0$ , $CE_1$ , B3 Thui Table ( ) ( ) |                 |                 |                |
|--------------------------------------------------|-----------------|-----------------|----------------|
| BS                                               | CE1             | CE <sub>0</sub> | Device         |
| V <sub>IL</sub>                                  | V <sub>IL</sub> | V <sub>IL</sub> | Bank 0 Enabled |
|                                                  | V <sub>IL</sub> | V <sub>IH</sub> | Disabled       |
|                                                  | V <sub>IH</sub> | V <sub>IL</sub> | Disabled       |
|                                                  | V <sub>IH</sub> | V <sub>IH</sub> | Disabled       |
| V <sub>IH</sub>                                  | V <sub>IL</sub> | V <sub>IL</sub> | Bank 1 Enabled |
|                                                  | V <sub>IL</sub> | V <sub>IH</sub> | Disabled       |
|                                                  | V <sub>IH</sub> | V <sub>IL</sub> | Disabled       |
|                                                  | V <sub>IH</sub> | V <sub>IH</sub> | Disabled       |

Table 2. CE<sub>0</sub>, CE<sub>1</sub>, BS Truth Table  $^{(1),(2)}$ 

NOTE:

1. For single-chip applications,  $CE_1$  can be connected to GND. 2. BS transitions must not occur when  $CE_0=CE_1=V_{IL}$  and  $WE\#=V_{IL}$ .

LHF12P01

**Preliminary** <sup>6</sup>

Selected by BS=V<sub>IL</sub> (Bank 0)

| [A <sub>22</sub> -A <sub>1</sub> ] |                             | [A <sub>22</sub> -A <sub>0</sub> ] |
|------------------------------------|-----------------------------|------------------------------------|
| 3FFFFF                             | 64-Kword/128-Kbyte Block 63 | 7FFFFF                             |
| 3F0000<br>3EFFFF                   | 64-Kword/128-Kbyte Block 62 | 7E0000<br>7DFFFF<br>7C0000         |
| 3E0000<br>3DFFFF                   | 64-Kword/128-Kbyte Block 61 | 7C0000<br>7BFFFF                   |
| 3D0000<br>3CFFFF<br>3C0000         | 64-Kword/128-Kbyte Block 60 | 7A0000<br>79FFFF<br>780000         |
| 3BFFFF<br>3B0000                   | 64-Kword/128-Kbyte Block 59 | 780000<br>77FFFF<br>760000         |
| 3AFFFF<br>3A0000                   | 64-Kword/128-Kbyte Block 58 | 75FFFF<br>740000                   |
| 39FFFF<br>390000                   | 64-Kword/128-Kbyte Block 57 | 73FFFF                             |
| 38FFFF<br>380000                   | 64-Kword/128-Kbyte Block 56 | 720000<br>71FFFF<br>700000         |
| 37FFFF<br>370000                   | 64-Kword/128-Kbyte Block 55 | 700000<br>6FFFFF<br>6E0000         |
| 36FFFF<br>360000                   | 64-Kword/128-Kbyte Block 54 | 6DFFFF<br>6C0000                   |
| 35FFFF<br>350000                   | 64-Kword/128-Kbyte Block 53 | 6A0000                             |
| 34FFFF<br>340000                   | 64-Kword/128-Kbyte Block 52 | 69FFFF                             |
| 33FFFF<br>330000                   | 64-Kword/128-Kbyte Block 51 | 680000<br>67FFFF<br>660000         |
| 32FFFF<br>320000                   | 64-Kword/128-Kbyte Block 50 | 660000<br>65FFFF<br>640000         |
| 31FFFF<br>310000                   | 64-Kword/128-Kbyte Block 49 | 63FFFF<br>620000                   |
| 30FFFF<br>300000                   | 64-Kword/128-Kbyte Block 48 | 61FFFF<br>600000                   |
| 2FFFFF<br>2F0000                   | 64-Kword/128-Kbyte Block 47 | 5FFFFF                             |
| 2EFFFF<br>2E0000                   | 64-Kword/128-Kbyte Block 46 | 5E0000<br>5DFFFF<br>5C0000         |
| 2DFFFF<br>2D0000                   | 64-Kword/128-Kbyte Block 45 | 5BFFFF<br>5A0000                   |
| 2CFFFF                             | 64-Kword/128-Kbyte Block 44 | 59FFFF                             |
| 2C0000<br>2BFFFF<br>2B0000         | 64-Kword/128-Kbyte Block 43 | 580000<br>57FFFF<br>560000         |
| 2AFFFF                             | 64-Kword/128-Kbyte Block 42 | 55FFFF                             |
| 2A0000<br>29FFFF<br>290000         | 64-Kword/128-Kbyte Block 41 | 540000<br>53FFFF<br>520000         |
| 28FFFF<br>280000                   | 64-Kword/128-Kbyte Block 40 | 51FFFF<br>500000                   |
| 27FFFF<br>270000                   | 64-Kword/128-Kbyte Block 39 | 4FFFFF<br>4E0000                   |
| 26FFFF<br>260000                   | 64-Kword/128-Kbyte Block 38 | 4DFFFF<br>4C0000                   |
| 25FFFF                             | 64-Kword/128-Kbyte Block 37 | 4BFFFF<br>4A0000                   |
| 250000<br>24FFFF<br>240000         | 64-Kword/128-Kbyte Block 36 | 49FFFF<br>480000                   |
| 23FFFF<br>230000                   | 64-Kword/128-Kbyte Block 35 | 47FFFF<br>460000                   |
| 22FFFF<br>220000                   | 64-Kword/128-Kbyte Block 34 | 45FFFF<br>440000                   |
| 21FFFF<br>210000                   | 64-Kword/128-Kbyte Block 33 | 43FFFF<br>420000                   |
| 20FFFF<br>200000                   | 64-Kword/128-Kbyte Block 32 | 41FFFF<br>400000                   |
|                                    |                             |                                    |

| [A <sub>22</sub> -A <sub>1</sub> ] |                             | [A <sub>22</sub> -A <sub>0</sub> ] |
|------------------------------------|-----------------------------|------------------------------------|
| 1FFFFF<br>1F0000                   | 64-Kword/128-Kbyte Block 31 | 3FFFFF<br>3E0000                   |
| 1EFFFF                             | 64-Kword/128-Kbyte Block 30 | 3DFFFF                             |
| 1E0000<br>1DFFFF<br>1D0000         | 64-Kword/128-Kbyte Block 29 | 3C0000<br>3BFFFF<br>3A0000         |
| 1CFFFF<br>1C0000                   | 64-Kword/128-Kbyte Block 28 | 3A0000<br>39FFFF                   |
| 1BFFFF<br>1B0000                   | 64-Kword/128-Kbyte Block 27 | 380000<br>37FFFF<br>360000         |
| 1AFFFF<br>1A0000                   | 64-Kword/128-Kbyte Block 26 | 360000<br>35FFFF<br>340000         |
| 19FFFF<br>190000                   | 64-Kword/128-Kbyte Block 25 | 33FFFF                             |
| 1877<br>18777<br>180000            | 64-Kword/128-Kbyte Block 24 | 320000<br>31FFFF<br>300000         |
| 17FFFF<br>170000                   | 64-Kword/128-Kbyte Block 23 | 300000<br>2FFFFF<br>2E0000         |
| 16FFFF<br>160000                   | 64-Kword/128-Kbyte Block 22 | 2DFFFF                             |
| 15FFFF<br>150000                   | 64-Kword/128-Kbyte Block 21 | 2C0000<br>2BFFFF<br>2A0000         |
| 14FFFF<br>140000                   | 64-Kword/128-Kbyte Block 20 | 29FFFF                             |
| 13FFFF<br>130000                   | 64-Kword/128-Kbyte Block 19 | 280000<br>27FFFF<br>260000         |
| 12FFFF<br>120000                   | 64-Kword/128-Kbyte Block 18 | 260000<br>25FFFF<br>240000         |
| 11FFFF<br>110000                   | 64-Kword/128-Kbyte Block 17 | 240000<br>23FFFF<br>220000         |
| 10FFFF<br>100000                   | 64-Kword/128-Kbyte Block 16 | 220000<br>21FFFF<br>200000         |
| 0FFFFF<br>0F0000                   | 64-Kword/128-Kbyte Block 15 | 1FFFFF<br>1E0000                   |
| 0EFFFF<br>0E0000                   | 64-Kword/128-Kbyte Block 14 | 1DFFFF<br>1C0000                   |
| 0DFFFF<br>0D0000                   | 64-Kword/128-Kbyte Block 13 | 1BFFFF<br>1A0000                   |
| 0CFFFF<br>0C0000                   | 64-Kword/128-Kbyte Block 12 | 19FFFF<br>180000                   |
| 0BFFFF<br>0B0000                   | 64-Kword/128-Kbyte Block 11 | 17FFFF<br>160000                   |
| 0AFFFF<br>0A0000                   | 64-Kword/128-Kbyte Block 10 | 15FFFF<br>140000                   |
| 09FFFF<br>090000                   | 64-Kword/128-Kbyte Block 9  | 13FFFF<br>120000                   |
| 08FFFF<br>080000                   | 64-Kword/128-Kbyte Block 8  | 11FFFF<br>100000                   |
| 07FFFF<br>070000                   | 64-Kword/128-Kbyte Block 7  | 0FFFFF<br>0E0000                   |
| 06FFFF<br>060000                   | 64-Kword/128-Kbyte Block 6  | 0DFFFF<br>0C0000                   |
| 05FFFF<br>050000                   | 64-Kword/128-Kbyte Block 5  | 0BFFFF<br>0A0000                   |
| 04FFFF<br>040000                   | 64-Kword/128-Kbyte Block 4  | 09FFFF<br>080000<br>07FFFF         |
| 03FFFF<br>030000                   | 64-Kword/128-Kbyte Block 3  | 060000                             |
| 02FFFF<br>020000                   | 64-Kword/128-Kbyte Block 2  | 05FFFF<br>040000                   |
| 01FFFF<br>010000                   | 64-Kword/128-Kbyte Block 1  | 03FFFF<br>020000                   |
| 00FFFF<br>000000                   | 64-Kword/128-Kbyte Block 0  | 01FFFF<br>000000                   |

Figure 2.1. Memory Map (Memory Area selected by  $BS=V_{IL}$ )

LHF12P01

**Preliminary** 7

Selected by BS=V<sub>IH</sub> (Bank 1)

| [A <sub>22</sub> -A <sub>1</sub> ] |                             | [A <sub>22</sub> -A <sub>0</sub> ]   |
|------------------------------------|-----------------------------|--------------------------------------|
| 3FFFFF<br>3F0000                   | 64-Kword/128-Kbyte Block 63 | 7FFFFF<br>7E0000                     |
| 3EFFFF<br>3E0000                   | 64-Kword/128-Kbyte Block 62 | 7DFFFF<br>7C0000                     |
| 3DFFFF                             | 64-Kword/128-Kbyte Block 61 | 7BFFFF                               |
| 3D0000<br>3CFFFF<br>3C0000         | 64-Kword/128-Kbyte Block 60 | 7A0000<br>79FFFF<br>780000           |
| 3BFFFF<br>3B0000                   | 64-Kword/128-Kbyte Block 59 | 780000<br>77FFFF<br>760000           |
| 3AFFFF                             | 64-Kword/128-Kbyte Block 58 | 760000<br>75FFFF<br>740000           |
| 3A0000<br>39FFFF<br>390000         | 64-Kword/128-Kbyte Block 57 | 73FFFF<br>720000                     |
| 38FFFF<br>380000                   | 64-Kword/128-Kbyte Block 56 | 71FFFF<br>700000                     |
| 37FFFF<br>370000                   | 64-Kword/128-Kbyte Block 55 | 6FFFFF                               |
| 36FFFF<br>360000                   | 64-Kword/128-Kbyte Block 54 | 6E0000<br>6DFFFF<br>6C0000           |
| 35FFFF<br>350000                   | 64-Kword/128-Kbyte Block 53 | 6BFFFF<br>6A0000                     |
| 34FFFF<br>340000                   | 64-Kword/128-Kbyte Block 52 | 69FFFF<br>680000                     |
| 33FFFF                             | 64-Kword/128-Kbyte Block 51 | 67FFFF<br>660000                     |
| 330000<br>32FFFF<br>320000         | 64-Kword/128-Kbyte Block 50 | 65FFFF                               |
| 31FFFF<br>310000                   | 64-Kword/128-Kbyte Block 49 | 640000<br>63FFFF<br>620000           |
| 30FFFF<br>300000                   | 64-Kword/128-Kbyte Block 48 | 61FFFF<br>600000                     |
| 2FFFFF<br>2F0000                   | 64-Kword/128-Kbyte Block 47 | 5FFFFF<br>5E0000                     |
| 2ÊFFFF<br>2E0000                   | 64-Kword/128-Kbyte Block 46 | 5DFFFF                               |
| 2DFFFF<br>2D0000                   | 64-Kword/128-Kbyte Block 45 | 5C0000<br>5BFFFF<br>5A0000           |
| 2CFFFF<br>2C0000                   | 64-Kword/128-Kbyte Block 44 | 59FFFF                               |
| 2BFFFF<br>2B0000                   | 64-Kword/128-Kbyte Block 43 | 580000<br>57FFFF<br>560000<br>55FFFF |
| 2AFFFF<br>2A0000                   | 64-Kword/128-Kbyte Block 42 | 540000                               |
| 29FFFF<br>290000                   | 64-Kword/128-Kbyte Block 41 | 53FFFF                               |
| 28FFFF<br>280000                   | 64-Kword/128-Kbyte Block 40 | 520000<br>51FFFF<br>500000           |
| 27FFFF<br>270000                   | 64-Kword/128-Kbyte Block 39 | 4FFFFF<br>4E0000                     |
| 26FFFF<br>260000                   | 64-Kword/128-Kbyte Block 38 | 4DFFFF<br>4C0000                     |
| 25FFFF<br>250000                   | 64-Kword/128-Kbyte Block 37 | 4BFFFF<br>4A0000                     |
| 24FFFF<br>240000                   | 64-Kword/128-Kbyte Block 36 | 49FFFF<br>480000                     |
| 23FFFF<br>230000                   | 64-Kword/128-Kbyte Block 35 | 47FFFF<br>460000                     |
| 22FFFF<br>220000                   | 64-Kword/128-Kbyte Block 34 | 45FFFF<br>440000                     |
| 21FFFF<br>210000                   | 64-Kword/128-Kbyte Block 33 | 43FFFF<br>420000                     |
| 20FFFF<br>200000                   | 64-Kword/128-Kbyte Block 32 | 41FFFF<br>400000                     |

| [A <sub>22</sub> -A <sub>1</sub> ] |                             | []]                                                 |
|------------------------------------|-----------------------------|-----------------------------------------------------|
| IFFFFF                             |                             | $\begin{bmatrix} A_{22} - A_0 \end{bmatrix}$ 3FFFFF |
| 1F0000<br>1EFFFF                   | 64-Kword/128-Kbyte Block 31 | 3E0000<br>3DFFFF                                    |
| 1E0000<br>1DFFFF                   | 64-Kword/128-Kbyte Block 30 | 3C0000<br>3BFFFF                                    |
| 1D0000                             | 64-Kword/128-Kbyte Block 29 | 3A0000<br>39FFFF                                    |
| 1CFFFF<br>1C0000                   | 64-Kword/128-Kbyte Block 28 | 39FFFF<br>380000<br>37FFFF                          |
| 1BFFFF<br>1B0000                   | 64-Kword/128-Kbyte Block 27 | 37FFFF<br>360000<br>35FFFF                          |
| 1AFFFF<br>1A0000                   | 64-Kword/128-Kbyte Block 26 | 35FFFF<br>340000<br>33FFFF                          |
| 19FFFF<br>190000                   | 64-Kword/128-Kbyte Block 25 | 33FFFF<br>320000<br>31FFFF                          |
| 18FFFF<br>180000                   | 64-Kword/128-Kbyte Block 24 |                                                     |
| 17FFFF<br>170000                   | 64-Kword/128-Kbyte Block 23 | 300000<br>2FFFFF<br>2E0000                          |
| 16FFFF<br>160000                   | 64-Kword/128-Kbyte Block 22 | 2E0000<br>2DFFFF<br>2C0000                          |
| 15FFFF<br>150000                   | 64-Kword/128-Kbyte Block 21 | 2C0000<br>2BFFFF<br>2A0000                          |
| 14FFFF<br>140000                   | 64-Kword/128-Kbyte Block 20 | 29FFFF                                              |
| 13FFFF<br>130000                   | 64-Kword/128-Kbyte Block 19 | 280000<br>27FFFF<br>260000                          |
| 12FFFF<br>120000                   | 64-Kword/128-Kbyte Block 18 | 260000<br>25FFFF<br>240000                          |
| 11FFFF<br>110000                   | 64-Kword/128-Kbyte Block 17 | 240000<br>23FFFF<br>220000                          |
| 10FFFF<br>100000                   | 64-Kword/128-Kbyte Block 16 | 220000<br>21FFFF<br>200000                          |
| 0FFFFF<br>0F0000                   | 64-Kword/128-Kbyte Block 15 | 1FFFFF<br>1E0000                                    |
| 0EFFFF<br>0E0000                   | 64-Kword/128-Kbyte Block 14 | 1DFFFF<br>1C0000                                    |
| 0DFFFF<br>0D0000                   | 64-Kword/128-Kbyte Block 13 | 1BFFFF<br>1A0000                                    |
| 0CFFFF<br>0C0000                   | 64-Kword/128-Kbyte Block 12 | 19FFFF<br>180000                                    |
| 0BFFFF<br>0B0000                   | 64-Kword/128-Kbyte Block 11 | 17FFFF<br>160000                                    |
| 0AFFFF<br>0A0000                   | 64-Kword/128-Kbyte Block 10 | 15FFFF<br>140000                                    |
| 09FFFF<br>090000                   | 64-Kword/128-Kbyte Block 9  | 13FFFF<br>120000                                    |
| 08FFFF<br>080000                   | 64-Kword/128-Kbyte Block 8  | 11FFFF<br>100000                                    |
| 07FFFF<br>070000                   | 64-Kword/128-Kbyte Block 7  | 0FFFFF<br>0E0000                                    |
| 06FFFF<br>060000                   | 64-Kword/128-Kbyte Block 6  | 0DFFFF<br>0C0000                                    |
| 05FFFF<br>050000                   | 64-Kword/128-Kbyte Block 5  | 0BFFFF<br>0A0000                                    |
| 040000<br>040000                   | 64-Kword/128-Kbyte Block 4  | 09FFFF<br>080000                                    |
| 03FFFF<br>030000                   | 64-Kword/128-Kbyte Block 3  | 07FFFF                                              |
| 02FFFF<br>020000                   | 64-Kword/128-Kbyte Block 2  | 060000<br>05FFFF<br>040000                          |
| 01FFFF<br>010000                   | 64-Kword/128-Kbyte Block 1  | 040000<br>03FFFF<br>020000                          |
| 00FFFF<br>000000                   | 64-Kword/128-Kbyte Block 0  | 020000<br>01FFFF<br>000000                          |
|                                    | -                           | 000000                                              |

Figure 2.2. Memory Map (Memory Area selected by  $BS{=}V_{IH})$ 

8

| Table 3. | Identifier | Codes | Address |  |
|----------|------------|-------|---------|--|
|----------|------------|-------|---------|--|

|                          | Code              | Address $[A_{22}-A_1]^{(1)}$ | Data<br>[DQ <sub>7</sub> -DQ <sub>0</sub> ] | Notes |
|--------------------------|-------------------|------------------------------|---------------------------------------------|-------|
| Manufacturer Code        | Manufacturer Code | 000000H                      | B0H                                         | 2     |
| Device Code              | Device Code       | 000001H                      | 18H                                         | 2     |
| Block Lock Configuration | Block is Unlocked | Block                        | $DQ_0 = 0$                                  | 3     |
| Code                     | Block is Locked   | Address<br>+ 2               | $DQ_0 = 1$                                  | 3     |

NOTES:

The address A<sub>0</sub> and BS don't care.
 "00H" is presented on DQ<sub>15</sub>-DQ<sub>8</sub> in word mode (BYTE#=V<sub>IH</sub> : ×16 bit).
 Block Address = The beginning location of a block address. DQ<sub>15</sub>-DQ<sub>1</sub> are reserved for future implementation.

| [A <sub>22</sub> -A <sub>1</sub> ] |                                                                                                               | [A <sub>22</sub> -A <sub>0</sub> ] |
|------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------|
| 000FFFH                            |                                                                                                               | 001FFFH                            |
|                                    | Customer Programmable Area                                                                                    |                                    |
| 000085H                            |                                                                                                               | 00010AH                            |
| 000084H                            | Factory Programmed Area                                                                                       | 000109H                            |
| 000081H                            | ractory riogrammed Area                                                                                       | 000102H                            |
| 000080H                            | Reserved for Future Implementation<br>(DQ15-DQ2)                                                              | 000100H                            |
| e                                  | $\begin{array}{c} \text{mmable Area Lock Bit } (DQ_1) \\ \text{grammed Area Lock Bit } (DQ_0) \\ \end{array}$ |                                    |

LHF12P01

Figure 3. OTP Block Address Map (The area not specified in the above figure cannot be used.)

NOTE: 1. BS must be  $V_{IL}$ , when using OTP block.

10

| Mode                         | Notes | RP#             | CE <sub>0,1</sub> <sup>(3)</sup> | OE#             | WE#             | Address             | V <sub>PEN</sub> | DQ <sup>(4)</sup>   | STS (10) |
|------------------------------|-------|-----------------|----------------------------------|-----------------|-----------------|---------------------|------------------|---------------------|----------|
| Read Array                   | 8     | V <sub>IH</sub> | Enabled                          | V <sub>IL</sub> | V <sub>IH</sub> | Х                   | Х                | D <sub>OUT</sub>    | Х        |
| Output Disable               |       | V <sub>IH</sub> | Enabled                          | V <sub>IH</sub> | V <sub>IH</sub> | Х                   | Х                | High Z              | Х        |
| Standby                      |       | V <sub>IH</sub> | Disabled                         | Х               | Х               | Х                   | Х                | High Z              | Х        |
| Reset                        | 5     | V <sub>IL</sub> | Х                                | Х               | Х               | Х                   | Х                | High Z              | High Z   |
| Read Identifier<br>Codes/OTP | 8     | V <sub>IH</sub> | Enabled                          | V <sub>IL</sub> | V <sub>IH</sub> | Refer to<br>Table 3 | Х                | Refer to<br>Table 3 | Х        |
| Read Query                   | 8,9   | V <sub>IH</sub> | Enabled                          | V <sub>IL</sub> | V <sub>IH</sub> | Х                   | Х                | D <sub>OUT</sub>    | Х        |
| Write                        | 6,7,8 | V <sub>IH</sub> | Enabled                          | V <sub>IH</sub> | V <sub>IL</sub> | Х                   | Х                | D <sub>IN</sub>     | Х        |

Table 4. Bus Operation<sup>(1, 2)</sup>

NOTES:

1. Refer to DC Characteristics. When V<sub>PEN</sub>≤V<sub>PENLK</sub>, memory contents can be read, but cannot be altered.

2. X can be  $V_{IL}$  or  $V_{IH}$  for control pins and addresses, and  $V_{PENLK}$  or  $V_{PENH}$  for  $V_{PEN}$ .

Refer to DC Characteristics for  $V_{\text{PENLK}}$  and  $V_{\text{PENH}}$  voltages.

3. Refer to Table 2 to determine whether the device is selected or de-selected depending on the state of  $CE_0$ ,  $CE_1$  and BS.

4. DQ refers to  $DQ_{15}$ - $DQ_0$  in word mode (BYTE#= $V_{IH}$  : ×16 bit) and  $DQ_7$ - $DQ_0$  in byte mode (BYTE#= $V_{IL}$  : ×8 bit).

5. RP# at GND±0.2V ensures the lowest power consumption.

6. Command writes involving block erase, (page buffer) program, block lock configuration or OTP program are reliably executed when  $V_{PEN} = V_{PENH}$  and  $V_{CC} = 2.7V-3.6V$ . 7. Refer to Table 5 for valid  $D_{IN}$  during a write operation. BS transitions must not occur when  $CE_0 = CE_1 = V_{IL}$  and  $WE = V_{IL}$ .

8. Never hold OE# low and WE# low at the same timing.

9. Query code = Common Flash Interface (CFI) code.

10. STS is V<sub>OL</sub> when the WSM (Write State Machine) is executing internal block erase, (page buffer) program or OTP program algorithms. It is High Z during when the WSM is not busy, in block erase suspend mode (with program and page buffer program inactive), (page buffer) program suspend mode, or reset mode.

| P | r | e | ir | ni | n | <b>a</b> ] | rv  |  |
|---|---|---|----|----|---|------------|-----|--|
|   | - | • |    |    |   |            | - J |  |

11

|                                                  | Bus             |       | First Bus Cycle     |                     |                     | Second Bus Cycle    |                     |                     |
|--------------------------------------------------|-----------------|-------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
| Command                                          | Cycles<br>Req'd | Notes | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> | Oper <sup>(1)</sup> | Addr <sup>(2)</sup> | Data <sup>(3)</sup> |
| Read Array                                       | 1               |       | Write               | Bnk                 | FFH                 |                     |                     |                     |
| Read Identifier Codes/OTP                        | ≥ 2             | 4     | Write               | Bnk                 | 90H                 | Read                | IA or OA            | ID or OD            |
| Read Query                                       | ≥ 2             | 4     | Write               | Bnk                 | 98H                 | Read                | QA                  | QD                  |
| Read Status Register                             | 2               |       | Write               | Bnk                 | 70H                 | Read                | Bnk                 | SRD                 |
| Clear Status Register                            | 1               |       | Write               | Bnk                 | 50H                 |                     |                     |                     |
| Block Erase                                      | 2               | 5     | Write               | BA                  | 20H                 | Write               | BA                  | D0H                 |
| Program                                          | 2               | 5,6   | Write               | WA                  | 40H or<br>10H       | Write               | WA                  | WD                  |
| Page Buffer Program                              | ≥4              | 5,7   | Write               | BA                  | E8H                 | Write               | BA                  | N-1                 |
| Block Erase and (Page Buffer)<br>Program Suspend | 1               | 8     | Write               | Bnk                 | B0H                 |                     |                     |                     |
| Block Erase and (Page Buffer)<br>Program Resume  | 1               | 8     | Write               | Bnk                 | D0H                 |                     |                     |                     |
| STS Configuration                                | 2               |       | Write               | Bnk                 | B8H                 | Write               | Bnk                 | CC                  |
| Set Block Lock Bit                               | 2               |       | Write               | BA                  | 60H                 | Write               | BA                  | 01H                 |
| Clear Block Lock Bits                            | 2               | 9     | Write               | Bnk                 | 60H                 | Write               | Bnk                 | D0H                 |
| OTP Program                                      | 2               |       | Write               | OA                  | СОН                 | Write               | OA                  | OD                  |

| Table 5. | Command Definitions | (10) |
|----------|---------------------|------|
| Table 5. | Command Dominuous   |      |

#### NOTES:

1. Bus operations are defined in Table 4. Each command is valid for the bank to which the command is written. BS transitions must not occur when  $CE_0 = CE_1 = V_{IL}$  and  $WE\# = V_{IL}$ .

2. Bnk=Any valid address within the bank selected by BS.

IA=Identifier codes address (Refer to Table 3).

QA=Query codes address.

BA=Address within the block for block erase, page buffer program or set block lock bit.

WA=Address of memory location for the Program command.

OA=Address of OTP block to be read or programmed (Refer to Figure 3).

3. The upper byte of the data bus  $(DQ_{15}-DQ_8)$  during command writes is ignored in word mode (BYTE#=V<sub>IH</sub> : ×16 bit). ID=Data to be read from identifier codes. (Refer to Table 3).

QD=Data to be read from query database.

SRD=Data to be read from status register. Refer to Table 7 and Table 8 for a description of the status register bits.

WD=Data to be programmed at location WA. Data is latched on the first edge of  $CE_0$  or  $CE_1$  that disables

the device or the rising edge of WE# (whichever occurs first) during command write cycles.

N-1=N is the number of the words /bytes to be loaded into a page buffer.

OD=Data within OTP block. Data is latched on the first edge of  $CE_0$  or  $CE_1$  that disables the device or the rising edge of WE# (whichever occurs first) during command write cycles.

CC= STS configuration code (Refer to Table 9). STS configuration must be set for every bank.

4. Following the Read Identifier Codes/OTP command, read operations access manufacturer code, device code, block lock configuration code and the data within OTP block (Refer to Table 3).

The Read Query command is available for reading CFI (Common Flash Interface) information.

- 5. Block erase or (page buffer) program cannot be executed when the selected block is locked. Unlocked block can be erased or programmed when RP# is V<sub>II</sub>.
- 6. Either 40H or 10H are recognized by the CUI (Command User Interface) as the program setup.
- 7. Following the third bus cycle, write the program sequential address and data of "N" times. Finally, write the any valid address within the block to be programmed and the confirm command (D0H).



- 8. If both block erase operation and (page buffer) program operation are suspended, the suspended (page buffer) program operation is resumed when writing the Block Erase and (Page Buffer) Program Resume (D0H) command.
- 9. Following the Clear Block Lock Bits command, all the blocks within the bank to which the command is written are unlocked at a time.
- 10. Commands other than those shown above are reserved by SHARP for future device implementations and should not be used.

Preliminary

| Table 6. Functions of Block Lock <sup>(1), (2)</sup> |            |                                      |  |  |  |  |  |
|------------------------------------------------------|------------|--------------------------------------|--|--|--|--|--|
| $DQ_0^{(3)}$                                         | State Name | Erase/Program Allowed <sup>(4)</sup> |  |  |  |  |  |
| 0                                                    | Unlocked   | Yes                                  |  |  |  |  |  |
| 1                                                    | Locked     | No                                   |  |  |  |  |  |

NOTES:

1. Selected block is locked by the Set Block Lock Bit command. Following the Clear Block Lock Bits command, all the blocks within the bank to which the command is written are unlocked at a time.

2. Locked and unlocked states remain unchanged even after power-up/down and device reset.

3. After writing the Read Identifier Codes/OTP command, read operation outputs the block lock bit status on  $DQ_0$  (refer to Table 3).

4. Erase and program are general terms, respectively, to express: block erase and (page buffer) program operations.

| Preliminary | 14 |
|-------------|----|
|-------------|----|

|                                                                                                                                         |                                                                                                              | Т                                                                                                                   | able 7. Status R                                     | egister Definition                                                                                                                                                                                                                                                                                     | on                                                         |                                |                                    |  |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------|------------------------------------|--|--|--|
| R                                                                                                                                       | R                                                                                                            | R                                                                                                                   | R                                                    | R                                                                                                                                                                                                                                                                                                      | R                                                          | R                              | R                                  |  |  |  |
| 15                                                                                                                                      | 14                                                                                                           | 13                                                                                                                  | 12                                                   | 11                                                                                                                                                                                                                                                                                                     | 10                                                         | 9                              | 8                                  |  |  |  |
| WSMS                                                                                                                                    | BESS                                                                                                         | BECBLS                                                                                                              | PBPOPSBLS                                            | VPENS                                                                                                                                                                                                                                                                                                  | PBPSS                                                      | DPS                            | R                                  |  |  |  |
| 7                                                                                                                                       | 6                                                                                                            | 5                                                                                                                   | 4                                                    | 3                                                                                                                                                                                                                                                                                                      | 2                                                          | 1                              | 0                                  |  |  |  |
| ENHANCE                                                                                                                                 | = RESERVED F<br>MENTS (R)<br>E STATE MACH                                                                    |                                                                                                                     | (WSMS)                                               | program, blo                                                                                                                                                                                                                                                                                           | NOT<br>STS to determ<br>ck lock confi<br>R.6 - SR.1 are in | ine block eras<br>guration or  | OTP program                        |  |  |  |
| 1 = Block $0 = Block$ $SR.5 = BLO$ BITS STATUS $1 = Error ir$ $0 = Succes$ $SR.4 = (PAG$ AND SET BI $1 = Error ir$ $Block$ $0 = Succes$ | (BECBLS)<br>n Block Erase o<br>sful Block Erase<br>E BUFFER) P<br>LOCK LOCK B<br>n (Page Buffer)<br>Lock Bit | d<br>ss/Completed<br>ND CLEAR H<br>r Clear Block I<br>e or Clear Bloc<br>ROGRAM, OT<br>IT STATUS (P<br>Program, OTP | BLOCK LOCK<br>Lock Bits<br>k Lock Bits<br>FP PROGRAM | If both SR.5 a<br>buffer program<br>attempt, an imp                                                                                                                                                                                                                                                    | and SR.4 are "<br>1, block lock con<br>proper command      | 1"s after a blenfiguration, ST | ock erase, page<br>S configuration |  |  |  |
|                                                                                                                                         | STATUS (VPEN<br>LOW Detect, Oj<br>DK                                                                         |                                                                                                                     |                                                      | SR.3 does not provide a continuous indication of $V_{PEN}$ level.<br>The WSM interrogates and indicates the $V_{PEN}$ level only<br>after Block Erase, (Page Buffer) Program, Set Block Lock<br>Bit, Clear Block Lock Bits or OTP Program command                                                      |                                                            |                                |                                    |  |  |  |
| (PBPSS) $1 = (Page I)$                                                                                                                  | E BUFFER) PR<br>Buffer) Program<br>Buffer) Program                                                           | Suspended                                                                                                           |                                                      | when V <sub>PEN</sub> ≠V <sub>PENH</sub> or V <sub>PENLK</sub> .<br>SR.1 does not provide a continuous indication of block loc<br>bit. The WSM interrogates the block lock bit only after Bloc                                                                                                         |                                                            |                                |                                    |  |  |  |
| 1 = Erase of                                                                                                                            | CE PROTECT S<br>or Program Atte<br>d Block, Operat<br>ced                                                    | mpted on a                                                                                                          |                                                      | Erase, (Page Buffer) Program or OTP Program command<br>sequences. It informs the system, depending on the attempted<br>operation, if the block lock bit is set. Reading the block lock<br>configuration codes after writing the Read Identifier Codes/<br>OTP command indicates block lock bit status. |                                                            |                                |                                    |  |  |  |
| SR.0 = RESER                                                                                                                            | RVED FOR FUT                                                                                                 | FURE ENHAN                                                                                                          | CEMENTS (R)                                          |                                                                                                                                                                                                                                                                                                        | nd SR.0 are rese<br>when polling th                        |                                |                                    |  |  |  |

| Table 8. Extended Status Register Definition        |                                                                                                 |                                           |    |                                                                                                        |                   |                                                                                                   |                                                                         |  |
|-----------------------------------------------------|-------------------------------------------------------------------------------------------------|-------------------------------------------|----|--------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|
| R                                                   | R R R R R R                                                                                     |                                           |    |                                                                                                        |                   |                                                                                                   |                                                                         |  |
| 15                                                  | 14                                                                                              | 13                                        | 12 | 11                                                                                                     | 10                | 9                                                                                                 | 8                                                                       |  |
| SMS                                                 | R                                                                                               | R                                         | R  | R                                                                                                      | R                 | R                                                                                                 | R                                                                       |  |
| 7                                                   | 6                                                                                               | 5                                         | 4  | 3                                                                                                      | 2                 | 1                                                                                                 | 0                                                                       |  |
| ENHANCE<br>XSR.7 = STAT<br>1 = Page B<br>0 = Page B | ESERVED FOR<br>MENTS (R)<br>E MACHINE S<br>Suffer Program a<br>Suffer Program r<br>ERVED FOR FU | TATUS (SMS)<br>available<br>not available |    | XSR.7="1" ind<br>If XSR.7 is "0"<br>Buffer Progran<br>check if page b<br>XSR.15-8 and<br>should be ma: | uffer is availabl | Program com<br>entered comma<br>is not accepted a<br>BH) should be<br>e or not.<br>reserved for f | nd is accepted.<br>and a next Page<br>issued again to<br>future use and |  |

| Preliminary | 16 |
|-------------|----|
|-------------|----|

| RRRRRRRR15141312111098RRRRRRCCCC76543210 $DQ_{15}$ - $DQ_2$ = RESERVED FOR FUTURE<br>ENHANCEMENTS (R)NOTES:<br>After power-up or device reset, STS configuration is set to<br>"00".NOTES:<br>STS configuration is set to<br>"00". $DQ_1$ - $DQ_0$ = STS CONFIGURATION CODE (CC)<br>00 = level mode: RY/BY# indication. (Default)<br>01 = pulse mode on erase complete.STS configuration 00<br>The output of the STS pin is the control signal to prevent<br>accessing a flash memory while the internal WSM is busy                                                                                                                                                                                                                                                                                                                                    | Table 9. STS Configuration Definition $^{(1),(2)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                               |                                                                                                                                                                                |                                                                             |                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                           |                                                                                                                                                          |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RRRRRCCCC76543210 $DQ_{15}$ - $DQ_2$ = RESERVED FOR FUTURE<br>ENHANCEMENTS (R)NOTES:<br>After power-up or device reset, STS configuration is set to<br>"00". $DQ_1$ - $DQ_0$ = STS CONFIGURATION CODE (CC)<br>00 = level mode: RY/BY# indication. (Default)<br>01 = pulse mode on erase complete.STS configuration 00<br>The output of the STS pin is the control signal to prevent                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R                                                                                                                                                                             | R                                                                                                                                                                              | R                                                                           | R                                                                                                                                                                                                                                                                                                                        | R                                                                                                                                                                                                                                                                  | R                                                                                                                                                                                                         | R                                                                                                                                                        |  |
| 76543210 $DQ_{15}$ - $DQ_2$ = RESERVED FOR FUTURE<br>ENHANCEMENTS (R)NOTES:<br>After power-up or device reset, STS configuration is set to<br>"00".NOTES:<br>NOTES:<br>STS configuration is set to<br>"00". $DQ_1$ - $DQ_0$ = STS CONFIGURATION CODE (CC)<br>00 = level mode: RY/BY# indication. (Default)<br>01 = pulse mode on erase complete.STS configuration 00<br>The output of the STS pin is the control signal to prevent                                                                                                                                                                                                                                                                                                                                                                                                                     | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 14                                                                                                                                                                            | 13                                                                                                                                                                             | 12                                                                          | 11                                                                                                                                                                                                                                                                                                                       | 10                                                                                                                                                                                                                                                                 | 9                                                                                                                                                                                                         | 8                                                                                                                                                        |  |
| $DQ_{15}$ - $DQ_2$ = RESERVED FOR FUTURE<br>ENHANCEMENTS (R)NOTES: $DQ_1$ - $DQ_0$ = STS CONFIGURATION CODE (CC)<br>$00$ = level mode: RY/BY# indication. (Default)<br>$01$ = pulse mode on erase complete.After power-up or device reset, STS configuration is set to<br>"00".STS configuration 00<br>The output of the STS pin is the control signal to prevent                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | R                                                                                                                                                                             | R                                                                                                                                                                              | R                                                                           | R                                                                                                                                                                                                                                                                                                                        | R                                                                                                                                                                                                                                                                  | CC                                                                                                                                                                                                        |                                                                                                                                                          |  |
| ENHANCEMENTS (R)After power-up or device reset, STS configuration is set to<br>"00". $DQ_1-DQ_0 = STS CONFIGURATION CODE (CC)00 = level mode: RY/BY# indication. (Default)01 = pulse mode on erase complete.STS configuration 00The output of the STS pin is the control signal to prevent$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 6                                                                                                                                                                             | 5                                                                                                                                                                              | 4                                                                           | 3                                                                                                                                                                                                                                                                                                                        | 2                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                         | 0                                                                                                                                                        |  |
| <ul> <li>10 - pulse mode on program complete.</li> <li>11 = pulse mode on erase or program complete.</li> <li>In STS configuration = "00", STS is V<sub>OL</sub> when the WSM is executing internal erase or program algorithms.</li> <li>STS configuration codes "01", "10" and "11" are all pulse modes such that the STS pin pulses low then high when the operation indicated by the configuration code is completed.</li> <li>STS configuration 10         The output of the STS pin is the control signal to indicate that the program operation is completed and the flash memory is available for the next operation.     </li> <li>STS configuration 10         The output of the STS pin is the control signal to indicate that the program operation is completed and the flash memory is available for the next operation.     </li> </ul> | $DQ_1-DQ_0 = S'$ $00 = level$ $01 = pulse$ $10 = pulse$ $11 = pulse$ In STS config<br>executing inter- STS configuration modes such the second s | ENHANCEME<br>TS CONFIGUR<br>mode: RY/BY#<br>mode on erase<br>mode on progra<br>mode on erase<br>uration = "00", f<br>mal erase or pro-<br>tion codes "01"<br>at the STS pin p | ENTS (R)<br>ATION CODE<br>indication. (De<br>complete.<br>am complete.<br>or program com<br>STS is V <sub>OL</sub> wh<br>gram algorithms<br>', "10" and "11<br>pulses low then | fault)<br>plete.<br>en the WSM is<br>s.<br>" are all pulse<br>high when the | <ul> <li>"00".</li> <li>STS configurat<br/>The output of<br/>accessing a<br/>(SR.7="0").</li> <li>STS configurat<br/>The output of<br/>that the eras<br/>is available</li> <li>STS configurat<br/>The output of<br/>that the prog<br/>memory is a</li> <li>STS configurat<br/>The output of<br/>that the prog</li> </ul> | p or device rest<br>tion 00<br>of the STS pin i<br>flash memory v<br>tion 01<br>of the STS pin i<br>e operation is cc<br>for the next ope<br>tion 10<br>of the STS pin i<br>gram operation<br>available for the<br>tion 11<br>of the STS pin i<br>se or program op | et, STS config<br>s the control si<br>while the intern<br>s the control si<br>ompleted and the<br>ration.<br>s the control si<br>is completed an<br>next operation<br>s the control si<br>peration is com | gnal to prevent<br>al WSM is busy<br>gnal to indicate<br>he flash memory<br>gnal to indicate<br>hd the flash<br>t.<br>gnal to indicate<br>pleted and the |  |

NOTE:

When the device is configured in one of the pulse modes, the STS pin pulses low with a typical pulse width of 250ns.
 STS configuration must be set for every bank.

| <ol> <li>Electrical Specifications</li> <li>Absolute Maximum Ratings*</li> <li>Operating Temperature<br/>During Read, Erase and Program40°C to +85°C <sup>(1)</sup></li> </ol>                                                  | *WARNING: Stressing the device beyond the "Absolute<br>Maximum Ratings" may cause permanent<br>damage. These are stress ratings only. Operation<br>beyond the "Operating Conditions" is not<br>recommended and extended exposure beyond the<br>"Operating Conditions" may affect device<br>reliability.                                                                                                                                                                                                                                                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Storage Temperature<br>During under Bias40°C to +85°C<br>During non Bias65°C to +125°C<br>Voltage On Any Pin (except V <sub>CC</sub> , V <sub>CCQ</sub> and V <sub>PEN</sub> )<br>0.5V to V <sub>CCQ</sub> +0.5V <sup>(2)</sup> | <ol> <li>NOTES:</li> <li>Operating temperature is for extended temperature product defined by this specification.</li> <li>All specified voltages are with respect to GND. Minimum DC voltage is -0.5V on input/output pins and -0.2V on V<sub>CC</sub>, V<sub>CCQ</sub> and V<sub>PEN</sub> pins. During transitions, this level may undershoot to -2.0V for periods &lt;20ns. Maximum DC voltage on input/output pins is V<sub>CC</sub>+0.5V which, during transitions, may overshoot to V<sub>CC</sub>+2.0V for periods &lt;20ns.</li> <li>Output shorted for no more than one second. No more</li> </ol> |
| V <sub>CC</sub> and V <sub>CCQ</sub> Supply Voltage0.2V to +3.9V <sup>(2)</sup><br>V <sub>PEN</sub> Supply Voltage0.2V to +3.9V <sup>(2)</sup><br>Output Short Circuit Current                                                  | than one output shorted at a time.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## 1.2 Operating Conditions

| Symbol            | Parameter                                                | Notes | Min.    | Тур. | Max. | Unit   | Test Conditions        |
|-------------------|----------------------------------------------------------|-------|---------|------|------|--------|------------------------|
| T <sub>A</sub>    | Operating Temperature                                    |       | -40     | +25  | +85  | °C     | Ambient<br>Temperature |
| V <sub>CC</sub>   | V <sub>CC</sub> Supply Voltage                           | 1, 2  | 2.7     | 3.0  | 3.6  | V      |                        |
| V <sub>CCQ</sub>  | I/O Supply Voltage                                       | 1, 2  | 2.7     | 3.0  | 3.6  | V      |                        |
| V <sub>PENH</sub> | V <sub>PEN</sub> Voltage                                 | 1     | 2.7     | 3.0  | 3.6  | V      |                        |
|                   | Block Erase Cycling: V <sub>PEN</sub> =V <sub>PENH</sub> |       | 100,000 |      |      | Cycles |                        |

NOTES:

1. Refer to DC Characteristics tables for voltage range-specific specification.

2.  $V_{CC}$  and  $V_{CCQ}$  should be the same voltage.

### 1.2.1 Capacitance <sup>(1)</sup> ( $T_A$ =+25°C, f=1MHz)

| Symbol           | Parameter          | Min. | Тур. | Max. | Unit | Condition              |
|------------------|--------------------|------|------|------|------|------------------------|
| C <sub>IN</sub>  | Input Capacitance  |      | 12   | 16   | pF   | V <sub>IN</sub> =0.0V  |
| C <sub>OUT</sub> | Output Capacitance |      | 16   | 24   | pF   | V <sub>OUT</sub> =0.0V |

NOTE:

1. Sampled, not 100% tested.

#### 1.2.2 AC Input/Output Test Conditions







Figure 5. Transient Equivalent Testing Load Circuit

Table 10. Configuration Capacitance Loading Value

| Test Configuration         | C <sub>L</sub> (pF) |
|----------------------------|---------------------|
| V <sub>CC</sub> =2.7V-3.6V | 30                  |

# Preliminary

19

# 1.2.3 DC Characteristics

V<sub>CC</sub>=2.7V-3.6V

| Symbol            | Parameter                                                   | Notes   | Min. | Тур. | Max. | Unit | Test Conditions                                                                                                                              |
|-------------------|-------------------------------------------------------------|---------|------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------|
| I <sub>LI</sub>   | Input Load Current                                          | 1       | -2   |      | +2   | μΑ   | V <sub>CC</sub> =V <sub>CC</sub> Max.,                                                                                                       |
| I <sub>LO</sub>   | Output Leakage Current                                      | 1       | -10  |      | +10  | μΑ   | V <sub>CCQ</sub> =V <sub>CCQ</sub> Max.,<br>V <sub>IN</sub> /V <sub>OUT</sub> =V <sub>CCQ</sub> or<br>GND                                    |
| I                 | V <sub>CC</sub> Standby Current                             | 1 2 8   |      | 50   | 120  | μΑ   | CMOS Inputs,<br>$V_{CC}=V_{CC}Max.,$<br>$V_{CCQ}=V_{CCQ}Max.,$<br>Device is disabled<br>(refer to Table 2),<br>$RP\#=V_{CCQ}\pm 0.2V$        |
| I <sub>CCS</sub>  | v <sub>CC</sub> standby Current                             | 1, 2, 8 |      | 0.71 | 2    | mA   | TTL Inputs,<br>$V_{CC}=V_{CC}Max.,$<br>$V_{CCQ}=V_{CCQ}Max.,$<br>Device is disabled<br>(refer to Table 2),<br>$RP\#=V_{IH}$                  |
| I <sub>CCAS</sub> | V <sub>CC</sub> Automatic Power Savings Current             | 1, 2, 5 |      | 50   | 120  | μΑ   | CMOS Inputs,<br>$V_{CC}=V_{CC}Max.,$<br>$V_{CCQ}=V_{CCQ}Max.,$<br>Device is enabled<br>(refer to Table 2)                                    |
| I <sub>CCD</sub>  | V <sub>CC</sub> Reset Power-Down Current                    | 1       |      | 50   | 120  | μA   | RP#=GND±0.2V<br>I <sub>OUT</sub> (STS)=0mA                                                                                                   |
|                   | Average V <sub>CC</sub> Page 4 word/ 8 byte                 | 1, 2    |      | 15   | 20   | mA   | CMOS Inputs,<br>$V_{CC}=V_{CC}Max.,$<br>$V_{CCQ}=V_{CCQ}Max.,$<br>Device is enabled<br>(refer to Table 2),<br>f=5MHz, I <sub>OUT</sub> =0mA  |
| I <sub>CCR</sub>  | Mode Read Current read                                      | 1, 2    |      | 24   | 29   | mA   | CMOS Inputs,<br>$V_{CC}=V_{CC}Max.,$<br>$V_{CCQ}=V_{CCQ}Max.,$<br>Device is enabled<br>(refer to Table 2),<br>f=33MHz, I <sub>OUT</sub> =0mA |
|                   | Average V <sub>CC</sub> Read 1 word/ 1 byte<br>Current read | 1, 2    |      | 40   | 50   | mA   | CMOS Inputs,<br>$V_{CC}=V_{CC}Max.,$<br>$V_{CCQ}=V_{CCQ}Max.,$<br>Device is enabled<br>(refer to Table 2),<br>f=5MHz, I <sub>OUT</sub> =0mA  |
| I <sub>CCW</sub>  | V <sub>CC</sub> (Page Buffer) Program, Set Block            | 1, 2, 6 |      | 35   | 60   | mA   | CMOS Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub>                                                                                          |
| •CCW              | Lock Bit Current                                            | 1, 2, 6 |      | 40   | 70   | mA   | TTL Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub>                                                                                           |

20

| Symbol                                 | Parameter                                                                                                                                        | Notes   | Min.                      | Тур. | Max.                      | Unit | Test Conditions                                                                                               |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------|------|---------------------------|------|---------------------------------------------------------------------------------------------------------------|
| [                                      | V <sub>CC</sub> Block Erase, Clear Block Lock                                                                                                    | 1, 2, 6 |                           | 35   | 70                        | mA   | CMOS Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub>                                                           |
| I <sub>CCE</sub>                       | Bits Current                                                                                                                                     | 1, 2, 6 |                           | 40   | 80                        | mA   | TTL Inputs,<br>V <sub>PEN</sub> =V <sub>PENH</sub>                                                            |
| I <sub>CCWS</sub><br>I <sub>CCES</sub> | V <sub>CC</sub> (Page Buffer) Program or<br>Block Erase Suspend Current                                                                          | 1, 3    |                           |      | 10                        | mA   | Device is disabled (refer to Table 2).                                                                        |
| V <sub>IL</sub>                        | Input Low Voltage                                                                                                                                | 6       | -0.5                      |      | 0.8                       | V    |                                                                                                               |
| V <sub>IH</sub>                        | Input High Voltage                                                                                                                               | 6       | 2.0                       |      | V <sub>CCQ</sub><br>+ 0.5 | V    |                                                                                                               |
| Ver                                    | Output Low Voltage                                                                                                                               | 6, 8    |                           |      | 0.4                       | V    | $V_{CC}=V_{CC}Min.,$<br>$V_{CCQ}=V_{CCQ}Min.,$<br>$I_{OL}=2mA$                                                |
| V <sub>OL</sub>                        | Output Low Voltage                                                                                                                               | 0, 8    |                           |      | 0.2                       | V    | $V_{CC}=V_{CC}Min., \\ V_{CCQ}=V_{CCQ}Min., \\ I_{OL}=100\mu A$                                               |
| V <sub>OH</sub>                        | Output High Voltage                                                                                                                              | 6, 8    | 0.85×<br>V <sub>CCQ</sub> |      |                           | V    | V <sub>CC</sub> =V <sub>CC</sub> Min.,<br>V <sub>CCQ</sub> =V <sub>CCQ</sub> Min.,<br>I <sub>OH</sub> =-1.5mA |
| * OH                                   | Output High vonage                                                                                                                               | 0, 8    | V <sub>CCQ</sub><br>-0.2  |      |                           | V    | $V_{CC}=V_{CC}Min., \\ V_{CCQ}=V_{CCQ}Min., \\ I_{OH}=-100\mu A$                                              |
| V <sub>PENLK</sub>                     | V <sub>PEN</sub> Lockout Voltage during Normal<br>Operations                                                                                     | 4, 6, 7 |                           |      | 1.0                       | V    |                                                                                                               |
| V <sub>PENH</sub>                      | V <sub>PEN</sub> Voltage during Block Erase,<br>(Page Buffer) Program, Set Block Lock<br>Bit, Clear Block Lock Bits or OTP<br>Program Operations | 4, 7    | 2.7                       | 3.0  | 3.6                       | V    |                                                                                                               |
| V <sub>LKO</sub>                       | V <sub>CC</sub> Lockout Voltage                                                                                                                  | 4       | 2.0                       |      |                           | V    |                                                                                                               |

DC Characteristics (Continued)

NOTES:

1. All currents are in RMS unless otherwise noted. Typical values are the reference values at  $V_{CC}$ =3.0V,  $V_{CCO}$ =3.0V and  $T_A = +25^{\circ}C$  unless  $V_{CC}$  is specified.

2. CMOS inputs are either  $V_{CCQ} \pm 0.2V$  or GND $\pm 0.2V$ . TTL inputs are either  $V_{IL}$  or  $V_{IH}$ . 3.  $I_{CCWS}$  and  $I_{CCES}$  are specified with the device de-selected. If read or (page buffer) program is executed while in block erase suspend mode, the device's current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub> or I<sub>CCW</sub>. If read is executed while in (page buffer) program suspend mode, the device's current draw is the sum of  $I_{CCWS}$  and  $I_{CCR}$ .

4. Block erase, (page buffer) program, block lock configuration and OTP program operations are inhibited when  $V_{PEN} \le V_{PENLK}$  or  $V_{CC} \le V_{LKO}$ . These operations are not guaranteed outside the specified voltage ( $V_{CC} = 2.7V-3.6V$  and  $V_{PEN} = 2.7V - 3.6V$ ).

5. The Automatic Power Savings (APS) feature automatically places the device in power save mode after read cycle completion. Standard address access timings ( $t_{AVOV}$ ) provide new data when addresses are changed.

6. Sampled, not 100% tested.

7.  $V_{PEN}$  is not used for power supply pin. With  $V_{PEN} \leq V_{PENLK}$ , block erase, (page buffer) program, block lock configuration and OTP program operations are inhibited.

8. Includes STS.

# 1.2.4 AC Characteristics - Read-Only Operations <sup>(1)</sup>

|                                      |                                                                   | V <sub>CC</sub>  | 3.0V- | -3.6V | 2.7V- | -3.6V |      |
|--------------------------------------|-------------------------------------------------------------------|------------------|-------|-------|-------|-------|------|
|                                      |                                                                   | V <sub>CCQ</sub> | 3.0V  | -3.6V | 2.7V- | -3.6V |      |
| Symbol                               | Parameter                                                         | Notes            | Min.  | Max.  | Min.  | Max.  | Unit |
| t <sub>AVAV</sub>                    | Read Cycle Time                                                   |                  | 120   |       | 120   |       | ns   |
| t <sub>AVQV</sub>                    | Address to Output Delay                                           |                  |       | 120   |       | 120   | ns   |
| t <sub>ELQV</sub>                    | CE <sub>X</sub> to Output Delay                                   | 3, 4             |       | 120   |       | 120   | ns   |
| t <sub>APA</sub>                     | Page Address Access Time                                          |                  |       | 25    |       | 30    | ns   |
| t <sub>GLQV</sub>                    | OE# to Output Delay                                               | 3                |       | 25    |       | 30    | ns   |
| t <sub>PHQV</sub>                    | RP# High to Output Delay                                          |                  |       | 180   |       | 180   | ns   |
| t <sub>ELQX</sub>                    | CE <sub>X</sub> to Output in Low Z                                | 2, 4             | 0     |       | 0     |       | ns   |
| t <sub>GLQX</sub>                    | OE# to Output in Low Z                                            | 2                | 0     |       | 0     |       | ns   |
| t <sub>EHQZ</sub>                    | CE <sub>X</sub> to Output in High Z                               | 2, 5             |       | 35    |       | 35    | ns   |
| t <sub>GHQZ</sub>                    | OE# to Output in High Z                                           | 2                |       | 15    |       | 15    | ns   |
| t <sub>OH</sub>                      | Output Hold from First Occurring Address, $CE_X$ or $OE\#$ change | 2, 5             | 0     |       | 0     |       | ns   |
| t <sub>ELFL</sub> /t <sub>ELFH</sub> | CEx Setup to BYTE# Going Low or High                              | 2, 4             |       | 10    |       | 10    | ns   |
| t <sub>FLQV</sub> /t <sub>FHQV</sub> | BYTE# to Output Delay                                             |                  |       | 1000  |       | 1000  | ns   |
| t <sub>FLQZ</sub> /t <sub>FHQZ</sub> | BYTE# to Output in High Z                                         | 2                |       | 1000  |       | 1000  | ns   |

 $T_A = -40^{\circ}C$  to  $+85^{\circ}C$ 

NOTES:

1. Refer to AC input/output reference waveform for timing measurements and maximum allowable input slew rate.

2. Sampled, not 100% tested.

3. OE# may be delayed up to t<sub>ELQV</sub> — t<sub>GLQV</sub> after the first edge of CE<sub>0</sub>, CE<sub>1</sub> or BS that enables the device (refer to Table 2) without impact to t<sub>ELQV</sub>.
 4. The timing is defined from the first edge of CE<sub>0</sub>, CE<sub>1</sub> or BS that enables the device.
 5. The timing is defined from the first edge of CE<sub>0</sub>, CE<sub>1</sub> or BS that disables the device.

LHF12P01

Preliminary



LHF12P01

Preliminary



LHF12P01

Preliminary



# Preliminary <sup>25</sup>

## 1.2.5 AC Characteristics - Write Operations $^{(1),(2)}$

| Symbol                                                                           | Parameter                                                    | Notes    | Min. | Max. | Unit |
|----------------------------------------------------------------------------------|--------------------------------------------------------------|----------|------|------|------|
| t <sub>AVAV</sub>                                                                | Write Cycle Time                                             |          | 120  |      | ns   |
| $t_{PHWL} (t_{PHEL})$                                                            | RP# High Recovery to WE# (CE <sub>X</sub> ) Going Low        | 3, 9     | 1    |      | μs   |
| $t_{ELWL} (t_{WLEL})$                                                            | $CE_X$ (WE#) Setup to WE# (CE <sub>X</sub> ) Going Low       | 9        | 0    |      | ns   |
| $t_{WLWH} (t_{ELEH})$                                                            | WE# (CE <sub>X</sub> ) Pulse Width Low                       | 4, 9, 10 | 70   |      | ns   |
| t <sub>DVWH</sub> (t <sub>DVEH</sub> )                                           | Data Setup to WE# (CE <sub>X</sub> ) Going High              | 7, 10    | 50   |      | ns   |
| $t_{\rm AVWH}  (t_{\rm AVEH})$                                                   | Address Setup to WE# (CE <sub>X</sub> ) Going High           | 7, 10    | 55   |      | ns   |
| t <sub>WHEH</sub> (t <sub>EHWH</sub> )                                           | CE <sub>X</sub> (WE#) Hold from WE# (CE <sub>X</sub> ) High  | 10       | 0    |      | ns   |
| $t_{WHDX}$ ( $t_{EHDX}$ )                                                        | Data Hold from WE# (CE <sub>X</sub> ) High                   | 10       | 0    |      | ns   |
| $t_{WHAX} \left( t_{EHAX} \right)$                                               | Address Hold from WE# (CE <sub>X</sub> ) High                | 10       | 0    |      | ns   |
| $t_{\rm WHWL} \left( t_{\rm EHEL}  ight)$                                        | WE# (CE <sub>X</sub> ) Pulse Width High                      | 5, 9, 10 | 30   |      | ns   |
| t <sub>VVWH</sub> (t <sub>VVEH</sub> )                                           | $V_{PEN}$ Setup to WE# (CE <sub>X</sub> ) Going High         | 3, 10    | 0    |      | ns   |
| t <sub>WHGL</sub> (t <sub>EHGL</sub> )                                           | Write Recovery before Read                                   | 8        | 35   |      | ns   |
| t <sub>WHR0</sub> (t <sub>EHR0</sub> )<br>t <sub>WHRL</sub> (t <sub>EHRL</sub> ) | WE# (CE <sub>X</sub> ) High to SR.7 Going "0", STS Going Low | 10, 11   |      | 500  | ns   |
| t <sub>QVVL</sub>                                                                | V <sub>PEN</sub> Hold from Valid SRD, STS High Z             | 3, 6, 11 | 0    |      | ns   |
| t <sub>FLWH</sub> /t <sub>FHWH</sub><br>(t <sub>FLEH</sub> /t <sub>FHEH</sub> )  | BYTE# Setup to WE# (CE <sub>X</sub> ) Going High             | 10       | 50   |      | ns   |
| t <sub>WHFL</sub> /t <sub>WHFH</sub><br>(t <sub>EHFL</sub> /t <sub>EHFH</sub> )  | BYTE# Hold from WE# (CE <sub>X</sub> ) High                  | 10       | 90   |      | ns   |

V<sub>CC</sub>=2.7V-3.6V, T<sub>A</sub>=-40°C to +85°C

NOTES:

1. The timing characteristics for reading the status register during block erase, (page buffer) program, block lock configuration and OTP program operations are the same as during read-only operations. Refer to AC Characteristics for read-only operations.

2. A write operation can be initiated and terminated with either  $CE_0$ ,  $CE_1$  or WE#.

BS transitions must not occur when  $CE_0 = CE_1 = V_{IL}$  and  $WE = V_{IL}$ .

3. Sampled, not 100% tested.

4. Write pulse width low (t<sub>WP</sub>) is defined from the first edge of CE<sub>0</sub> or CE<sub>1</sub> that enables the device or the falling edge of WE# (whichever occurs last) to the first edge of CE<sub>0</sub> or CE<sub>1</sub> that disables the device or the rising edge of WE# (whichever occurs first). Hence, t<sub>WP</sub>=t<sub>WLWH</sub>=t<sub>ELEH</sub>=t<sub>WLEH</sub>=t<sub>ELWH</sub>.

occurs first). Hence, t<sub>WP</sub>=t<sub>WLWH</sub>=t<sub>ELEH</sub>=t<sub>WLEH</sub>=t<sub>ELWH</sub>.
5. Write pulse width high (t<sub>WPH</sub>) is defined from the first edge of CE<sub>0</sub> or CE<sub>1</sub> that disables the device or the rising edge of WE# (whichever occurs first) to the first edge of CE<sub>0</sub> or CE<sub>1</sub> that enables the device or the falling edge of WE# (whichever occurs last). Hence, t<sub>WPH</sub>=t<sub>WHWL</sub>=t<sub>EHEL</sub>=t<sub>WHEL</sub>=t<sub>EHWL</sub>.

6. V<sub>PEN</sub> should be held at V<sub>PEN</sub>=V<sub>PENH</sub> until determination of block erase, (page buffer) program, block lock configuration or OTP program success (SR.1/3/4/5=0).

7. Refer to Table 5 for valid address and data for block erase, (page buffer) program, block lock configuration and OTP program.

8. The output delay time  $t_{AVQV}$  or  $t_{ELQV}$  is required in addition to  $t_{WHGL}$  ( $t_{EHGL}$ ) for read operations after command writes. 9. The timing is defined from the first edge of CE<sub>0</sub> or CE<sub>1</sub> that enables the device.

10. The timing is defined from the first edge of  $CE_0$  or  $CE_1$  that disables the device.

11. STS timings depend on STS configuration.

LHF12P01

Preliminary



LHF12P01

Preliminary 27



Figure 10. AC Waveform for Reset Operations

| Reset AC Specifications | (V <sub>CC</sub> =2.7V-3.6V, | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ ) |
|-------------------------|------------------------------|------------------------------------------|
|-------------------------|------------------------------|------------------------------------------|

| Symbol            | Parameter                                                          | Notes   | Min. | Max. | Unit |
|-------------------|--------------------------------------------------------------------|---------|------|------|------|
| t <sub>PLPH</sub> | RP# Low to Reset during Read<br>(RP# must be low during power-up.) | 1, 2, 3 | 100  |      | ns   |
| t <sub>PLRH</sub> | RP# Low to Reset during Erase or Program                           | 1, 3, 4 |      | 30   | μs   |
| t <sub>2VPH</sub> | V <sub>CC</sub> 2.7V to RP# High                                   | 1, 3, 5 | 100  |      | ns   |
| t <sub>VHQV</sub> | V <sub>CC</sub> 2.7V to Output Delay                               | 3       |      | 1    | ms   |

NOTES:

1. A reset time, t<sub>PHQV</sub>, is required from the later of SR.7 (STS) going "1" (High Z) or RP# going high until outputs are valid. Refer to AC Characteristics - Read-Only Operations for t<sub>PHQV</sub>.

2. The device may reset if  $t_{PLPH}$  is <100ns, but this is not guaranteed.

3. Sampled, not 100% tested.

4. If RP# asserted while a block erase, (page buffer) program, block lock configuration or OTP program operation is not executing, the reset will complete within 100ns.

5. When the device power-up, holding RP# low minimum 100ns is required after V<sub>CC</sub> has been in predefined range and also has been in stable there.

28

# 1.2.7 Block Erase, (Page Buffer) Program and Block Lock Configuration Performance<sup>(3)</sup>

| Symphol                                    | Danamatan                                                                         | Natar      | V    | PEN=VPE             | NH   | Unit |
|--------------------------------------------|-----------------------------------------------------------------------------------|------------|------|---------------------|------|------|
| Symbol                                     | Parameter                                                                         | Notes      | Min. | Тур. <sup>(1)</sup> | Max. | Unit |
|                                            | Page Buffer Program Time<br>(Time to Program 16 words/ 32 bytes)                  | 2, 6,<br>7 |      | 400                 | 1200 | μs   |
| t <sub>WHQV3</sub> /<br>t <sub>EHQV3</sub> | Program Time                                                                      | 2          |      | 210                 | 630  | μs   |
|                                            | Block Program Time<br>(Using Page Buffer Program Command)                         | 2          |      | 1.6                 | 4.8  | s    |
| t <sub>WHQV4</sub> /<br>t <sub>EHQV4</sub> | Block Erase Time                                                                  | 2          |      | 1                   | 5    | s    |
| t <sub>WHQV5</sub> /<br>t <sub>EHQV5</sub> | Set Block Lock Bit Time                                                           | 2          |      | 64                  | 85   | μs   |
| t <sub>WHQV6</sub> /<br>t <sub>EHQV6</sub> | Clear Block Lock Bits Time                                                        | 2          |      | 0.5                 | 0.7  | s    |
| t <sub>WHRH1</sub> /<br>t <sub>EHRH1</sub> | (Page Buffer) Program Suspend<br>Latency Time to Read                             | 4          |      | 25                  | 90   | μs   |
| t <sub>WHRH2</sub> /<br>t <sub>EHRH2</sub> | Block Erase Suspend<br>Latency Time to Read                                       | 4          |      | 26                  | 40   | μs   |
| t <sub>ERES</sub>                          | Latency Time from Block Erase<br>Resume Command to Block<br>Erase Suspend Command | 5          | 600  |                     |      | μs   |

V<sub>CC</sub>=2.7V-3.6V, T<sub>A</sub>=-40°C to +85°C

NOTES:

1. Typical values measured at  $V_{CC}$ =3.0V,  $V_{PEN}$ =3.0V and  $T_A$ =+25°C. Assumes corresponding lock bits are not set. Subject to change based on device characterization.

2. Excludes external system-level overhead.

3. Sampled, but not 100% tested.

4. A latency time is required from writing suspend command (the first edge of  $CE_0$  or  $CE_1$  that disables the device or the rising edge of WE#) until SR.7 going "1" or STS going High Z.

5. If the interval time from a Block Erase Resume command to a subsequent Block Erase Suspend command is shorter than t<sub>ERES</sub> and its sequence is repeated, the block erase operation may not be finished.

6. These values are valid when the page buffer is full, and the start address is aligned on a 16-word/ 32-byte boundary.

7. Program time per byte ( $t_{WHQV1}/t_{EHQV1}$ ) is 12.5µs/byte (typical). Program time per word ( $t_{WHQV1}/t_{EHQV1}$ ) is 25.0µs/word (typical).

Program time per word ( $t_{WHQV2}/t_{EHQV2}$ ) is 25.0µs/word (typical).

## A-1 RECOMMENDED OPERATING CONDITIONS

## A-1.1 At Device Power-Up

AC timing illustrated in Figure A-1 is recommended for the supply voltages and the control signals at device power-up. If the timing in the figure is ignored, the device may not operate correctly.



Figure A-1. AC Timing at Device Power-Up

For the AC specifications  $t_{VR}$ ,  $t_R$ ,  $t_F$  in the figure, refer to the next page. See the "ELECTRICAL SPECIFICATIONS" described in specifications for the supply voltage range, the operating temperature and the AC specifications not shown in the next page.

# A-1.1.1 Rise and Fall Time

| Symbol          | Parameter                 | Notes | Min. | Max.  | Unit |
|-----------------|---------------------------|-------|------|-------|------|
| t <sub>VR</sub> | V <sub>CC</sub> Rise Time | 1     | 0.5  | 30000 | μs/V |
| t <sub>R</sub>  | Input Signal Rise Time    | 1, 2  |      | 1     | μs/V |
| t <sub>F</sub>  | Input Signal Fall Time    | 1, 2  |      | 1     | μs/V |

NOTES:

1. Sampled, not 100% tested.

2. This specification is applied for not only the device power-up but also the normal operations.

## A-1.2 Glitch Noises

Do not input the glitch noises which are below  $V_{IH}$  (Min.) or above  $V_{IL}$  (Max.) on address, data, reset, and control signals, as shown in Figure A-2 (b). The acceptable glitch noises are illustrated in Figure A-2 (a).



Figure A-2. Waveform for Glitch Noises

See the "DC CHARACTERISTICS" described in specifications for  $V_{I\!H}$  (Min.) and  $V_{I\!L}$  (Max.).

# A-2 RELATED DOCUMENT INFORMATION<sup>(1)</sup>

| Document No. | Document Name                                             |
|--------------|-----------------------------------------------------------|
| AP-001-SD-E  | Flash Memory Family Software Drivers                      |
| АР-006-РТ-Е  | Data Protection Method of SHARP Flash Memory              |
| AP-007-SW-E  | RP#, V <sub>PP</sub> Electric Potential Switching Circuit |

NOTE:

1. International customers should contact their local SHARP or distribution sales office.



PRELIMINARY

#### SPECIFICATIONS ARE SUBJECT TO CHANGE WITHOUT NOTICE.

Suggested applications (if any) are for standard use; See Important Restrictions for limitations on special applications. See Limited Warranty for SHARP's product warranty. The Limited Warranty is in lieu, and exclusive of, all other warranties, express or implied. ALL EXPRESS AND IMPLIED WARRANTIES, INCLUDING THE WARRANTIES OF MERCHANTABILITY, FITNESS FOR USE AND FITNESS FOR A PARTICULAR PURPOSE, ARE SPECIFICALLY EXCLUDED. In no event will SHARP be liable, or in any way responsible, for any incidental or consequential economic or property damage.

# **SHARP**<sup>®</sup>

#### NORTH AMERICA

SHARP Microelectronics of the Americas 5700 NW Pacific Rim Blvd. Camas, WA 98607, U.S.A. Phone: (1) 360-834-2500 Fax: (1) 360-834-8903 Fast Info: (1) 800-833-9437 www.sharpsma.com

#### TAIWAN

SHARP Electronic Components (Taiwan) Corporation 8F-A, No. 16, Sec. 4, Nanking E. Rd. Taipei, Taiwan, Republic of China Phone: (886) 2-2577-7341 Fax: (886) 2-2577-7326/2-2577-7328

#### CHINA

SHARP Microelectronics of China (Shanghai) Co., Ltd. 28 Xin Jin Qiao Road King Tower 16F Pudong Shanghai, 201206 P.R. China Phone: (86) 21-5854-7710/21-5834-6056 Fax: (86) 21-5854-4340/21-5834-6057 Head Office:

#### No. 360, Bashen Road,

Xin Development Bldg. 22 Waigaoqiao Free Trade Zone Shanghai 200131 P.R. China Email: smc@china.global.sharp.co.jp

#### EUROPE

SHARP Microelectronics Europe Division of Sharp Electronics (Europe) GmbH Sonninstrasse 3 20097 Hamburg, Germany Phone: (49) 40-2376-2286 Fax: (49) 40-2376-2232 www.sharpsme.com

#### SINGAPORE

SHARP Electronics (Singapore) PTE., Ltd. 438A, Alexandra Road, #05-01/02 Alexandra Technopark, Singapore 119967 Phone: (65) 271-3566 Fax: (65) 271-3855

#### HONG KONG

SHARP-ROXY (Hong Kong) Ltd. 3rd Business Division, 17/F, Admiralty Centre, Tower 1 18 Harcourt Road, Hong Kong Phone: (852) 28229311 Fax: (852) 28660779 www.sharp.com.hk **Shenzhen Representative Office:** Room 13B1, Tower C, Electronics Science & Technology Building Shen Nan Zhong Road Shenzhen, P.R. China Phone: (86) 755-3273731 Fax: (86) 755-3273735

#### JAPAN

SHARP Corporation Electronic Components & Devices 22-22 Nagaike-cho, Abeno-Ku Osaka 545-8522, Japan Phone: (81) 6-6621-1221 Fax: (81) 6117-725300/6117-725301 www.sharp-world.com

#### KOREA

SHARP Electronic Components (Korea) Corporation RM 501 Geosung B/D, 541 Dohwa-dong, Mapo-ku Seoul 121-701, Korea Phone: (82) 2-711-5813 ~ 8 Fax: (82) 2-711-5819