LM7006, 7006H Dual PLL Frequency Synthesizer Circuit # Overview The LM7006, 7006H is a PLL Frequency Synthesizer circuit for use in cordless telephones. It incorporates separate programmable dividers, phase comparators and dual-gain charge pumps for the transmit and receive sides. (Transmit side is operated by an independent power supply for standby function.) Device operation is controlled by a 40-bit serial input word, enabling simple control from a microcontroller by CCB. The LM7006, 7006H is available in a 20-pin plastic DIP (300MIL). It operates from a single 4.0 to 5.5V supply. # Pin Assignment: DIP20S # Package Dimensions 3021B-D20SIC (unit: mm) # Equivalent Circuit Block Diagram | XIN : PIR : RV <sub>DD</sub> : V <sub>SS</sub> : | TX local OSC signal input Reference OSC signal input (12.800MHz) RX local OSC signal input Power supply other than TV <sub>DD</sub> Ground Back gate bias pin | LDT : TX unlock detection (open-drain) PDT1 : TX Charge pump output (main) PDT2 : TXCharge pump output (sub) AIT,AOT : TX Tr for L.P.F amp LDR : RX unlock detection (open-drain) PDR1 : RX Charge pump output (main) | |--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>BB</sub> : | Back gate bias pin | PDR2 : RX Charge pump output (main) | | CE,CL,DI:<br>TV <sub>DD</sub> : | Serial data input TX PLL supply (:) | AIR,AOR: RX Tr for L.P.F amp | | Absolute Maximum Ratings at Ta = 25°C, V <sub>SS</sub> = 0V | | | | | | | | | |-------------------------------------------------------------|---------------------------|------------------------------------|------------------------------|----------------------|--|--|--|--| | Supply Voltage | V <sub>DD</sub> max | RV <sub>DD</sub> ,TV <sub>DD</sub> | -0.3 to +6.0 | unit<br>V | | | | | | Back Gate Bias | $V_{BB}$ max | $ m V_{BB}$ | -4.0 to -2.0 | v | | | | | | Input Voltage | $V_{IN(1)}$ max | CE,CL,DI,AIR,AIT | -0.3 to +7.0 | V | | | | | | _ | $V_{IN(2)}$ max | All other input pins | $-0.3$ to $V_{\rm DD} + 0.3$ | V | | | | | | Output Voltage | $V_{\mathrm{OUT(1)}}$ max | AOR,AOT,LDR,LDT | -0.3 to +7.0 | V | | | | | | _ | $V_{\mathrm{OUT(2)}}$ max | All other output pins | $-0.3$ to $V_{\rm DD} + 0.3$ | v | | | | | | Output Current | $I_{OUT(1)}$ max | AOR,AOT, <u>LDR,LDT</u> | 0 to 2.0 | mA | | | | | | Allowable Power Dissipation | Pd max | Ta≦75°C | 350 | mW | | | | | | Operating Temperature | Topr | | -40 to +75 | $^{\circ}\mathrm{C}$ | | | | | | Storage Temperature | Tstg | | -55 to + 125 | $^{\circ}\mathrm{C}$ | | | | | Note: Pins PIR and PIT are susceptible to damage by static discharge. Appropriate precautions should be taken during handling and operation. | Allowable Operating Con | | | | 75°C,V <sub>SS</sub> =0V | min | typ : | max | unit | |--------------------------------------------|------------------------|----------------------------------------------------------|--------------|-----------------------------------------------------|----------------|-------|-------------|------| | Supply Voltage | | $RV_{DD}$ , $TV_{D}$ | D | | 4.0 | | 5.5 | V | | Input 'H'-Level Voltage | | CE,CL,DI | | | 2.5 | | 5.5 | V | | Input 'L'-Level Voltage | | CE,CL,DI | | | 0 | | 0.5 | v | | Output Voltage | | AOR,AOT,<br>LDR,LDT | | | 0 | | 5.5 | V | | Input Frequency | $f_{IN(1)}$ | XIN | | e wave, | 3.0 | 12.8 | 13.5 | MHz | | | | | . – | acitive coupling | | | | | | | | | | (1)=50mVrms | | | | | | | $f_{IN(2)}$ | PIR,PIT | | e wave, | 200 | | 400 | MHz | | | | | | acitive coupling | | | | | | | | **** | | $_{(2)}$ =70mVrms | | | | | | Input Voltage | $V_{IN(1)}$ | XIN | | e wave, | 50 | 1 | .000 m | Vrms | | | | | _ | acitive coupling | | | | | | | 17 | DID DIM | | $_{1)}$ = 3.0 to 13.5MHz | <b>5</b> 0 | | <b>F</b> 00 | | | | V <sub>IN(2)</sub> | PIR,PIT | | e wave, | 70 | | 500 m | Vrms | | | | | _ | acitive coupling | | | | | | | | | IIN( | $_{2)}$ = 200 to 400MHz | | | | | | Electrical Characteristics | s under A | Allowable | Oper | ating Conditions | min | typ | max | unit | | Internal Feedback | Rf | XIN PIR | | · · | | 500 | | kΩ | | Resistor | | • | • | | | | | | | Hysteresis Width | $\mathbf{V}\mathbf{h}$ | CE,CL,E | | | 0.1 | 0.5 | | V | | Input 'H'-Level Current | $I_{IH(1)}$ | CE,CL,D | )Į | $V_I = 5.5V$ | | | 5.0 | μA | | | $I_{IH(2)}$ | XIN,PIR | ,PIT | $V_I = V_{DD}$ | | | 40 | μA | | | $I_{IH(3)}$ | | | $V_I = 5.5V$ | | 0.01 | 10.0 | nA | | Input 'L'-Level Current | $I_{IL(1)}$ | | | $V_I = V_{SS}$ | | | 5.0 | μA | | | I <sub>IL(2)</sub> | | | $V_I = V_{SS}$ | | | 40 | μA | | 0 | I <sub>IL</sub> (3) | AIR,AIT | | $V_I = V_{SS}$ | | 0.01 | 10.0 | nA | | Output 'H'-Level Voltage | | PDR1,PI<br>PDT1,PI | OT2 | $I_O = 0.1 \text{mA}$ | $0.6V_{ m DD}$ | | | V | | Output 'L'-Level Voltage | V <sub>OL(1</sub> | PDT1,PI | T2 | $I_O = 0.1 \text{mA}$ | | | 0.3 | V | | | V <sub>OL(2</sub> | | | $I_0 = 1.0 \text{mA}$ | | | 1.0 | V | | | V <sub>OL(3</sub> | ) AOR,AO | Т | $I_0 = 0.5 \text{mA}$ | | | 0.5 | V | | Ontario OFFE Charles | | 7707 770 | <del>_</del> | AIR/AIT = 1.2V | | | | | | Output OFF-State | OFF() | $_{1)}$ $\overline{\text{LDR}}$ , $\overline{\text{LD}}$ | m<br>T | $V_O = 5.5V$ | | | 5.0 | | | Leakage Current | OFF( | 2) AOR,AO | JD0<br>T | $V_0 = 5.5V$ | 7 | 0.01 | 1.0 | μA | | | _ | PDR1,PI | T2 | $V_{O} = 0.3 V, V_{O} = 5.5 V$ | / | 0.01 | 10.0 | ,nA | | Input Capacitance | $c_{in}$ | XIN,PIR | ,PIT | \V/ 4 | | 2.5 | | pF | | Supply Current | $I_{DD(1)}$ | | TD 3.7 | ※1<br>※2 | | 23 | | mA | | | $I_{DD(2)}$ | RV <sub>DD</sub> +' | ı v DD | / × 2 | | 45 | 62 | mA | | LM7006 and LM7006H Dis | fference | | | · | min | typ | max | unit | | LM7006 | $I_{DD}$ | $RV_{DD} + TV$ | $V_{ m DD}$ | $\times 2$ , $Ta = 25$ °C | | -J P | 50 | mA | | LM7006H | $I_{DD}$ | $RV_{DD} + TV$ | | $\times 2$ , Ta = 25°C | 50 | | 55 | mA | | | | | 0 377 | N. 10 03411 | | | | | | $\times 1$ XIN=12.8MHz,<br>PIR=400MHz (70m | Vumal | * | | N=12.8MHz,<br>R=400MH=(70=V====) | | | | | | other inputs: $V_{SS}$ , | v 1 1115 <i>)</i> , | | | R = 400MHz (70mVrms)<br>$\Gamma = 400MHz (70mVrms)$ | | | | | | outputs : open | | | | 1 - 400MHz (70MVTMs)<br>ner inputs : $V_{SS}$ , | , | | | | | outputt open | | | | tputs : open | | | | | | | | | Jul | pass.open | | | | | Note: The LM7006H is distinguished by an orange marking. $I_{DD}$ is the only difference between the two devices. # Pin Description | Pin Name | Pin No. | Input/Output | Description | |------------------|----------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XIN | 2 | Input | Reference OSC input<br>12.800MHz,50mVrms minimum (TCX0) | | PIT | 14 | Input | Transmit VCO input 200 to 400MHz,70mVrms minimum. Division ratio of transmit programmable divider is set by the TD0 to TD15 control bits to between 256 and 65535. | | PIR | 16 | Input | Receive VCO input 200 to 400MHz,70mVrms minimum. Division ratio of receive programmable divider is set by the RD0 to RD15 control bits to between 256 and 65535. | | RV <sub>DD</sub> | 17 | _ | Receive section power supply 4.0 to 5.5V to data shift register latch, reference divider, RX programmable divider, RX phase detector, RX unlock detector. | | TV <sub>DD</sub> | 13 | <br>*1 | Transmit section power supply 4.0 to 5.5V to TX programmable divider, TX phase detector, TX unlock detector. | | $V_{BB}$ | 1 | Output | Back gate bias pin<br>Requires a 0.01µF capacitor between V <sub>BB</sub> and ground. | | V <sub>SS</sub> | 15 | _ | Ground | | LDT<br>LDR | 8 7 | Output [N-channel Open drain] | N-channel open-drain lock/unlock outputs for transmit and receive PLLs Lock: High-impedance Unlock: LOW The lock/unlock phase boundary is set by the UD0 to UD2 control bits. Extension of the phase difference signal is selected by the UE control flag. | | PDT1<br>PDR1 | 9<br>5 | Output<br>(Tri-state) | Tri-state main charge pump outputs for transmit and receive PLLs Driven by the phase error signal obtained by comparing PLL frequency divided by N (fosc/N) with the reference frequency (fref) fosc/N > fref or leading: positive pulses fosc/N < fref or lagging: negative pulses fosc/N = fref: high-impedance | | PDT2<br>PDR2 | 10<br>6 | Output<br>(Tri-state) | Tri-state auxiliary charge pump outputs for transmit and receive PLLs Driven by the PLLs phase error outputs only while PLL is out of lock, and high-impedance while PLL is in the lock range set by UD0 to UD2. Same polarity as main charge pump outputs. | | AIT<br>AOR | 11<br>12 | Input<br>Ouptut | MOS N-channel transistor for TX PLL loop filter | | AIR<br>AOR | 4 3 | Input<br>Output | MOS N-channel transistor for RX PLL loop filter | | CE | 18 | Input<br><b>*2</b> | Chip enable input<br>A HIGH level enables serial data transfer into the LM7006. | | CL | 19 | Input <b>※2</b> | Serial input data clock | | DI | 20 | Input <b>%2</b> | Serial data input | $<sup>\</sup>begin{array}{ll} \text{ $\tt \#1$} & \text{$TV_{DD}$ Pin is connected to $V_{SS}$ when transmit circuit is in power-off state (standby mode).} \\ & \text{For instance, connect resistor ($47k\Omega$ to $100k\Omega$) between $TV_{DD}$ and $V_{SS}$.} \end{array}$ <sup>\*\*2</sup> High and Low input voltages on CE, CL, DI are held in the following range, respectively, regardless of the supply voltage (RV<sub>DD</sub>). $V_{IH}$ =2.5 to 5.5V, $V_{IL}$ =0 to 0.5V #### **Device Control** - \* As the state of output pins of the LM7006 is unsettled when power is applied to them, the data must be sent from microcontroller as soon as possible. - No products described or contained herein are intended for use in surgical implants, life-support systems, aerospace equipment, nuclear power control systems, vehicles, disaster/crime-prevention equipment and the like, the failure of which may directly or indirectly cause injury, death or property loss. - Anyone purchasing any products described or contained herein for an above-mentioned use shall: - ① Accept full responsibility and indemnify and defend SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors and all their officers and employees, jointly and severally, against any and all claims and litigation and all damages, cost and expenses associated with such use: - ② Not impose any responsibility for any fault or negligence which may be cited in any such claim or litigation on SANYO ELECTRIC CO., LTD., its affiliates, subsidiaries and distributors or any of their officers and employees jointly or severally. - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties. # LM7006, 7006H | No. | Data | Description | Associated data bits | |-----|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | (1) | TX Programmable<br>Divider:<br>TD0 to TD15 | TD0 to TD15 form the TX side programmable divider ratio. TD0 is the least significant bit, and TD15 the most significant bit. The divider ratio must be between 256 and 65535, inclusive. | FR | | (2) | RX Programmable<br>Divider :<br>RD0 to RD15 | RD0 to RD15 form the RX side programmable divider ratio. RD0 is the least significant bit, and RD15 the most significant bit. The divider ratio must be between 256 and 65535, inclusive. | FR | | (3) | UD0<br>UD1<br>UD2 | UD0 to UD2 set the lock detector phase difference lock/unlock limit, as shown in the table below. | | | | | UD2 UD1 UD0 Signal Name Phase Difference (øE) Detection Width (µsec) | | | | Unlock Detector<br>Control :<br>UE | O | | | (4) | Dead Zone Control :<br>DZ | Selects the width of the phase comparator insensitive region. $ DZ = 0: narrow \\ DZ = 1: wide $ | | | (5) | Reference<br>frequency Select :<br>FR | FR=0: reference frequency = $25.0kHzFR=1$ : reference frequency = $12.5kHz$ | TD0 to TD15<br>RD0 to RD15 | | (6) | Device Test Flags :<br>T0,T1 | TO and T1 are used to test the LM7006. They should both be set to "0" for normal operation. | | # **Dual Charge Pump** The dual charge pump circuit ensures good performance during normal tracking and fast lock-in shown input frequency charges. During normal operation, only the main charge pump is employed to keep the PLL in sync. The auxiliary charge pump output is high-impedance. The loop filter time constant is relatively high, thus ensuring good sideband and modulation characteristics. When channels are changed, the PLL will lose lock and the auxiliary charge pump is activated. The filter resistor now consists of both R1S and R1M in parallel, reducing the filter time constant. PLL lock-in is thus accelerated. # Sample Application Circuit