

# LM7171QML Very High Speed, High Output Current, Voltage Feedback Amplifier

Check for Samples: LM7171QML

### **FEATURES**

- (Typical Unless Otherwise Noted)
- Easy-To-Use Voltage Feedback Topology
- Very High Slew Rate: 2400V/μs
- Wide Unity-Gain Bandwidth: 200 MHz
- -3 dB Frequency @ A<sub>V</sub> = +2: 220 MHz
- Low Supply Current: 6.5 mA
- High Open Loop Gain: 85 dB
- High Output Current: 100 mA
- Specified for ±15V and ±5V Operation
- · Available with radiation guarantee
  - Total Ionizing Dose 300 krad(Si)

ELDRS Free 300 krad(Si)

### **APPLICATIONS**

- HDSL and ADSL Drivers
- Multimedia Broadcast Systems
- Professional Video Cameras
- Video Amplifiers
- Copiers/Scanners/Fax
- HDTV Amplifiers
- · Pulse Amplifiers and Peak Detectors
- CATV/Fiber Optics Signal Processing

### DESCRIPTION

The LM7171 is a high speed voltage feedback amplifier that has the slewing characteristic of a current feedback amplifier; yet it can be used in all traditional voltage feedback amplifier configurations. The LM7171 is stable for gains as low as +2 or -1. It provides a very high slew rate at 4100V/µs and a wide unity-gain bandwidth of 200 MHz while consuming only 6.5 mA of supply current. It is ideal for video and high speed signal processing applications such as HDSL and pulse amplifiers. With 100 mA output current, the LM7171 can be used for video distribution, as a transformer driver or as a laser diode driver.

Operation on ±15V power supplies allows for large signal swings and provides greater dynamic range and signal-to-noise ratio. The LM7171 offers low SFDR and THD, ideal for ADC/DAC systems. In addition, the LM7171 is specified for ±5V operation for portable applications.

The LM7171 is built on National's advanced VIP™ III (Vertically integrated PNP) complementary bipolar process.

### **Connection Diagram**



Figure 1. 8-Pin Ceramic DIP Top View

M

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

VIP is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.





Figure 2. 10-Pin Ceramic SOIC & Ceramic Flatpack Top View

# **Simplified Schematic Diagram**



Note: M1 and M2 are current mirrors.

Typical Performance
Large Signal Pulse Response







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Absolute Maximum Ratings (1)

| Supply Voltage (V <sup>+</sup> –V <sup>-</sup> ) | 36V                             |
|--------------------------------------------------|---------------------------------|
| Differential Input Voltage (2)                   | ±10V                            |
| Maximum Power Dissipation (3)                    | 730mW                           |
| Output Short Circuit to Ground (4)               | Continuous                      |
| Storage Temperature Range                        | -65°C ≤ T <sub>A</sub> ≤ +150°C |
| Thermal Resistance <sup>(5)</sup>                |                                 |
| $	heta_{JA}$                                     |                                 |
| 8LD Ceramic Dip (Still Air)                      | 106°C/W                         |
| 8LD Ceramic Dip (500LF/Min Air flow)             | 53°C/W                          |
| 10LD Ceramic Flatpack (Still Air)                | 182°C/W                         |
| 10LD Ceramic Flatpack (500LF/Min Air flow)       | 105°C/W                         |
| 10LD Ceramic SOIC (Still Air)                    | 182°C/W                         |
| 10LD Ceramic SOIC (500LF/Min Air flow)           | 105°C/W                         |
| $\theta_{JC}$                                    |                                 |
| 8LD Ceramic Dip                                  | 3°C/W                           |
| 10LD Ceramic Flatpack                            | 5°C/W                           |
| 10LD Ceramic SOIC <sup>(6)</sup>                 | 5°C/W                           |
| Package Weight (Typical)                         |                                 |
| 8LD Ceramic Dip                                  | 965mg                           |
| 10LD Ceramic Flatpack                            | 235mg                           |
| 10LD Ceramic SOIC                                | 230mg                           |
| Maximum Junction Temperature (3)                 | 150°C                           |
| ESD Tolerance <sup>(7)</sup>                     | 3000V                           |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.
- (2) Differential input voltage is applied at  $\dot{V}_S = \pm 15V$ .
- (3) The maximum power dissipation must be derated at elevated temperatures and is dictated by T<sub>Jmax</sub> (maximum junction temperature), θ<sub>JA</sub> (package junction to ambient thermal resistance), and T<sub>A</sub> (ambient temperature). The maximum allowable power dissipation at any temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.
- temperature is P<sub>Dmax</sub> = (T<sub>Jmax</sub> T<sub>A</sub>)/θ<sub>JA</sub> or the number given in the Absolute Maximum Ratings, whichever is lower.

  (4) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C.
- (5) All numbers apply for packages soldered directly into a PC board.
- The package material for these devices allows much improved heat transfer over our standard ceramic packages. In order to take full advantage of this improved heat transfer, heat sinking must be provided between the package base (directly beneath the die), and either metal traces on, or thermal vias through, the printed circuit board. Without this additional heat sinking, device power dissipation must be calculated using θ<sub>JA</sub>, rather than θ<sub>JC</sub>, thermal resistance. It must not be assumed that the device leads will provide substantial heat transfer out the package, since the thermal resistance of the leadframe material is very poor, relative to the material of the package base. The stated θ<sub>JC</sub> thermal resistance is for the package material only, and does not account for the additional thermal resistance between the package base and the printed circuit board. The user must determine the value of the additional thermal resistance and must combine this with the stated value for the package, to calculate the total allowed power dissipation for the device.
- (7) Human body model,  $1.5 \text{ k}\Omega$  in series with 100 pF.

# Recommended Operating Conditions (1)

| Supply Voltage              | 5.5V ≤ V <sub>S</sub> ≤ 36V     |
|-----------------------------|---------------------------------|
| Operating Temperature Range | -55°C ≤ T <sub>A</sub> ≤ +125°C |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test conditions.

Product Folder Links: LM7171QML



# Table 1. Quality Conformance InspectionMil-Std-883, Method 5005 - Group A

| Subgroup | Description         | Temp °C |
|----------|---------------------|---------|
| 1        | Static tests at     | 25      |
| 2        | Static tests at     | 125     |
| 3        | Static tests at     | -55     |
| 4        | Dynamic tests at    | 25      |
| 5        | Dynamic tests at    | 125     |
| 6        | Dynamic tests at    | -55     |
| 7        | Functional tests at | 25      |
| 8A       | Functional tests at | 125     |
| 8B       | Functional tests at | -55     |
| 9        | Switching tests at  | 25      |
| 10       | Switching tests at  | 125     |
| 11       | Switching tests at  | -55     |
| 12       | Settling time at    | 25      |
| 13       | Settling time at    | 125     |
| 14       | Settling time at    | -55     |



# LM7171 (±15) Electrical Characteristics DC Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25$ °C,  $V^+ = +15V$ ,  $V^- = -15V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

| Symbol           | Parameter                    | Conditions                      | Notes | Min  | Max   | Units | Sub-<br>groups |
|------------------|------------------------------|---------------------------------|-------|------|-------|-------|----------------|
| V <sub>IO</sub>  | Input Offset Voltage         |                                 |       | -1.0 | 1.0   | mV    | 1              |
|                  |                              |                                 |       | -7.0 | 7.0   | mV    | 2, 3           |
| +I <sub>IB</sub> | Input Bias Current           |                                 |       |      | 10    | μΑ    | 1              |
|                  |                              |                                 |       |      | 12    | μΑ    | 2, 3           |
| -I <sub>IB</sub> | Input Bias Current           |                                 |       |      | 10    | μΑ    | 1              |
|                  |                              |                                 |       |      | 12    | μΑ    | 2, 3           |
| I <sub>IO</sub>  | Input Offset Current         |                                 |       | -4.0 | 4.0   | μΑ    | 1              |
|                  |                              |                                 |       | -6.0 | 6.0   | μΑ    | 2, 3           |
| CMRR             | Common Mode Rejection Ratio  | V <sub>CM</sub> = ±10V          |       | 85   |       | dB    | 1              |
|                  |                              |                                 |       | 70   |       | dB    | 2, 3           |
| PSRR             | Power Supply Rejection Ratio | $V_S = \pm 15V$ to $\pm 5V$     |       | 85   |       | dB    | 1              |
|                  |                              |                                 |       | 80   |       | dB    | 2, 3           |
| A <sub>V</sub>   | Large Signal Voltage Gain    | $R_L = 1K\Omega, V_O = \pm 5V$  | (3)   | 80   |       | dB    | 1              |
|                  |                              |                                 | (3)   | 75   |       | dB    | 2, 3           |
|                  |                              | $R_L = 100\Omega, V_O = \pm 5V$ | (3)   | 75   |       | dB    | 1              |
|                  |                              |                                 | (3)   | 70   |       | dB    | 2, 3           |
| Vo               | Output Swing                 | $R_L = 1K\Omega$                |       | 13   | -13   | V     | 1              |
|                  |                              |                                 |       | 12.7 | -12.7 | V     | 2, 3           |
|                  |                              | $R_L = 100\Omega$               |       | 10.5 | -9.5  | V     | 1              |
|                  |                              |                                 |       | 9.5  | -9.0  | V     | 2, 3           |
|                  | Output Current (Open Loop)   | Sourcing                        | (4)   | 105  |       | mA    | 1              |
|                  |                              | $R_L = 100\Omega$               | (4)   | 95   |       | mA    | 2, 3           |
|                  |                              | Sinking                         | (4)   |      | -95   | mA    | 1              |
|                  |                              | $R_L = 100\Omega$               | (4)   |      | -90   | mA    | 2, 3           |
| I <sub>S</sub>   | Supply Current               |                                 |       |      | 8.5   | mA    | 1              |
|                  |                              |                                 |       |      | 70    | 2, 3  |                |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(4) The open loop output current is guaranteed, by the measurement of the open loop output voltage swing, using 100Ω output load.

Copyright © 2009–2010, Texas Instruments Incorporated

<sup>(2)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been performed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

<sup>(3)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = ±5V, V<sub>OUT</sub> = ±1V.



# LM7171 (±15) Electrical Characteristics AC Parameters (1)(2)

The following conditions apply, unless otherwise specified.

AC:  $T_J = 25^{\circ}\text{C}, V^+ = +15\text{V}, V^- = -15\text{V}, V_{CM} = 0\text{V}, \text{ and } R_L > 1M\Omega$ 

| Symbol | Parameter            | Conditions                                           | Notes    | Min  | Max | Units | Sub-<br>groups |
|--------|----------------------|------------------------------------------------------|----------|------|-----|-------|----------------|
| SR     | Slew Rate            | $A_V = 2$ , $V_I = \pm 2.5V$<br>3nS Rise & Fall time | (3), (4) | 2000 |     | V/µS  | 4              |
| GBW    | Unity-Gain Bandwidth |                                                      | (5)      | 170  |     | MHz   | 4              |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.
- (2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been peformed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).
- (3) See AN00001 for SR test circuit.
- (4) Slew Rate measured between ±4V.
- (5) See AN00002 for GBW test circuit.

Submit Documentation Feedback

Copyright © 2009–2010, Texas Instruments Incorporated



# LM7171 (±15) Electrical Characteristics DC Drift Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}\text{C}, V^+ = +15\text{V}, V^- = -15\text{V}, V_{CM} = 0\text{V}, \text{ and } R_L > 1\text{M}\Omega$ 

Delta calculations performed on QMLV devices at group B, subgroup 5.

| Symbol             | Parameter            | Conditions | Notes | Min  | Max | Units | Sub-<br>groups |
|--------------------|----------------------|------------|-------|------|-----|-------|----------------|
| $V_{IO}$           | Input Offset Voltage |            |       | -250 | 250 | μV    | 1              |
| +I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |
| -I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, per Test Method 1019. Condition A.
- (2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been performed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

Product Folder Links: LM7171QML



# LM7171 (±5) Electrical Characteristics DC Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}\text{C}$ ,  $V^+ = +5\text{V}$ ,  $V^- = -5\text{V}$ ,  $V_{CM} = 0\text{V}$ , and  $R_L > 1M\Omega$ 

| Symbol           | Parameter                   | Conditions                                             | Notes                  | Min                                                                                                                   | Max                                                                                                                                     | Units | Sub-<br>groups |
|------------------|-----------------------------|--------------------------------------------------------|------------------------|-----------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|
| V <sub>IO</sub>  | Input Offset Voltage        |                                                        |                        | -1.5                                                                                                                  | 1.5                                                                                                                                     | mV    | 1              |
|                  |                             |                                                        |                        | -7.0                                                                                                                  | 7.0                                                                                                                                     | mV    | 2, 3           |
| +I <sub>IB</sub> | Input Bias Current          |                                                        |                        |                                                                                                                       | 10                                                                                                                                      | μΑ    | 1              |
|                  |                             |                                                        |                        |                                                                                                                       | 12                                                                                                                                      | μΑ    | 2, 3           |
| -I <sub>IB</sub> | Input Bias Current          | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1                      |                                                                                                                       |                                                                                                                                         |       |                |
|                  |                             |                                                        |                        |                                                                                                                       | 12                                                                                                                                      | μΑ    | 2, 3           |
| I <sub>IO</sub>  | Input Offset Current        |                                                        |                        | -4.0                                                                                                                  | 4.0                                                                                                                                     | μΑ    | 1              |
|                  |                             |                                                        |                        | -6.0                                                                                                                  | 6.0                                                                                                                                     | μΑ    | 2, 3           |
| CMRR             | Common Mode Rejection Ratio | $V_{CM} = \pm 2.5V$                                    |                        | 80                                                                                                                    |                                                                                                                                         | dB    | 1              |
|                  |                             |                                                        | (2)                    | 2, 3                                                                                                                  |                                                                                                                                         |       |                |
| A <sub>V</sub>   | Large Signal Voltage Gain   | $R_L = 1K\Omega$ , $V_O = \pm 1V$                      | (3)                    | 75                                                                                                                    |                                                                                                                                         | dB    | 1              |
|                  |                             |                                                        | (3)                    | 70                                                                                                                    |                                                                                                                                         | dB    | 2, 3           |
|                  |                             | $R_L = 100\Omega$ , $V_O = \pm 1V$                     | (3)                    | 72                                                                                                                    |                                                                                                                                         | dB    | 1              |
|                  |                             |                                                        | (3) 72 dB<br>(3) 67 dB | 2, 3                                                                                                                  |                                                                                                                                         |       |                |
| Vo               | Output Swing                | $R_L = 1K\Omega$                                       |                        | 3.2                                                                                                                   | 12                                                                                                                                      | 1     |                |
|                  |                             |                                                        |                        | 3.0                                                                                                                   | -3.0                                                                                                                                    | V     | 2, 3           |
|                  |                             | $R_L = 100\Omega$                                      |                        | 2.9                                                                                                                   | -2.9                                                                                                                                    | V     | 1              |
|                  |                             |                                                        |                        | 2.8                                                                                                                   | 12 μA 10 μA 12 μA 12 μA 4.0 μA 6.0 μA 6.0 μA 6.0 μB 6.0 dB 6.0 dB 6.0 dB 7.3.2 V 7.3.0 V 7.2.9 V 7.2.75 V 7.3.0 MA 7.4 MA 7.5 MA 8.0 MA | 2, 3  |                |
|                  | Output Current (Open Loop)  | Sourcing                                               | (4)                    | 29                                                                                                                    |                                                                                                                                         | mA    | 1              |
|                  |                             | $R_L = 100\Omega$                                      | (4)                    | 28                                                                                                                    |                                                                                                                                         | mA    | 2, 3           |
|                  |                             | Sinking                                                | (4)                    |                                                                                                                       | -29                                                                                                                                     | mA    | 1              |
|                  |                             | $R_L = 100\Omega$                                      | (4)                    |                                                                                                                       | -27.5                                                                                                                                   | mA    | 2, 3           |
| I <sub>S</sub>   | Supply Current              |                                                        |                        |                                                                                                                       | 8.0                                                                                                                                     | mA    | 1              |
|                  |                             |                                                        |                        | 72 dB 72 dB 867 dB 8.0 67 dB 8.0 -3.0 V 9.9 -2.9 V 9.8 -2.75 V 9.29 mA 9.28 mA 9.29 mA 9.29 mA 9.29 mA 9.20 mA 8.0 mA | 2, 3                                                                                                                                    |       |                |

<sup>(1)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.

(4) The open loop output current is guaranteed, by the measurement of the open loop output voltage swing, using  $100\Omega$  output load.

<sup>(2)</sup> Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been performed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

<sup>(3)</sup> Large signal voltage gain is the total output swing divided by the input signal required to produce that swing. For V<sub>S</sub> = ±15V, V<sub>OUT</sub> = ±5V. For V<sub>S</sub> = ±5V, V<sub>OUT</sub> = ±1V.



# LM7171 (±5) Electrical Characteristics DC Drift Parameters (1)(2)

The following conditions apply, unless otherwise specified.

DC:  $T_J = 25^{\circ}C$ ,  $V^+ = +5V$ ,  $V^- = -5V$ ,  $V_{CM} = 0V$ , and  $R_L > 1M\Omega$ 

Delta calculations performed on QMLV devices at group B, subgroup 5.

| Symbol             | Parameter            | Conditions | Notes | Min  | Max | Units | Sub-<br>groups |
|--------------------|----------------------|------------|-------|------|-----|-------|----------------|
| $V_{IO}$           | Input Offset Voltage |            |       | -250 | 250 | μV    | 1              |
| +I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |
| -I <sub>Bias</sub> | Input Bias Current   |            |       | -500 | 500 | nA    | 1              |

- (1) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. These parts may be dose rate sensitive in a space environment and demonstrate enhanced low dose rate effect. Radiation end point limits for the noted parameters are guaranteed only for the conditions as specified in MIL-STD-883, per Test Method 1019, Condition A.
- (2) Pre and post irradiation limits are identical to those listed under AC and DC electrical characteristics except as listed in the Post Radiation Limits Table. Low dose rate testing has been performed on a wafer-by-wafer basis, per Test Method 1019, Condition D of MIL-STD-883, with no enhanced low dose rate sensitivity (ELDRS).

Product Folder Links: LM7171QML



# **Typical Performance Characteristics**

unless otherwise noted,  $T_A=25$ °C























unless otherwise noted,  $T_A$ = 25°C























unless otherwise noted, T<sub>A</sub>= 25°C





Open Loop Output Impedance



Large Signal Pulse Response A<sub>V</sub> = -1, V<sub>S</sub> = ±15V







Open Loop Output Impedance



Large Signal Pulse Response  $A_V = -1$ ,  $V_S = \pm 5V$ 



Submit Documentation Feedback

OUTPUT (5V/div)



unless otherwise noted,  $T_A = 25$ °C



















**Closed Loop Frequency** 





unless otherwise noted, TA= 25°C



### Closed Loop Frequency Response



### Closed Loop Frequency Response



### Closed Loop Frequency Response



### Closed Loop Frequency Response



#### Closed Loop Frequency Response



#### Closed Loop Frequency Response



#### **Total Harmonic Distortion**





unless otherwise noted,  $T_A = 25$ °C



# Undistorted Output Swing



# Harmonic Distortion



### **Undistorted Output Swing**



#### **Undistorted Output Swing**



**Harmonic Distortion** 



(1) The THD measurement at low frequency is limited by the test instrument.



# **Application Notes**

### **LM7171 Performance Discussion**

The LM7171 is a very high speed, voltage feedback amplifier. It consumes only 6.5 mA supply current while providing a unity-gain bandwidth of 200 MHz and a slew rate of 4100V/µs. It also has other great features such as low differential gain and phase and high output current.

Copyright © 2009–2010, Texas Instruments Incorporated



The LM7171 is a true voltage feedback amplifier. Unlike current feedback amplifiers (CFAs) with a low inverting input impedance and a high non-inverting input impedance, both inputs of voltage feedback amplifiers (VFAs) have high impedance nodes. The low impedance inverting input in CFAs and a feedback capacitor create an additional pole that will lead to instability. As a result, CFAs cannot be used in traditional op amp circuits such as photodiode amplifiers, I-to-V converters and integrators where a feedback capacitor is required.

#### **LM7171 Circuit Operation**

The class AB input stage in the LM7171 is fully symmetrical and has a similar slewing characteristic to the current feedback amplifiers. In the LM7171 Simplified Schematic, Q1 through Q4 form the equivalent of the current feedback input buffer, R<sub>E</sub> the equivalent of the feedback resistor, and stage A buffers the inverting input. The triple-buffered output stage isolates the gain stage from the load to provide low output impedance.

#### LM7171 Slew Rate Characteristic

The slew rate of the LM7171 is determined by the current available to charge and discharge an internal high impedance node capacitor. This current is the differential input voltage divided by the total degeneration resistor  $R_E$ . Therefore, the slew rate is proportional to the input voltage level, and the higher slew rates are achievable in the lower gain configurations. A curve of slew rate versus input voltage level is provided in the "Typical Performance Characteristics".

When a very fast large signal pulse is applied to the input of an amplifier, some overshoot or undershoot occurs. By placing an external resistor such as 1 k $\Omega$  in series with the input of the LM7171, the bandwidth is reduced to help lower the overshoot.

#### **Slew Rate Limitation**

If the amplifier's input signal has too large of an amplitude at too high of a frequency, the amplifier is said to be slew rate limited; this can cause ringing in time domain and peaking in frequency domain at the output of the amplifier.

In the "Typical Performance Characteristics" section, there are several curves of  $A_V = +2$  and  $A_V = +4$  versus input signal levels. For the  $A_V = +4$  curves, no peaking is present and the LM7171 responds identically to the different input signal levels of 30 mV, 100 mV and 300 mV.

For the  $A_V = +2$  curves, slight peaking occurs. This peaking at high frequency (>100 MHz) is caused by a large input signal at high enough frequency that exceeds the amplifier's slew rate. The peaking in frequency response does not limit the pulse response in time domain, and the LM7171 is stable with noise gain of  $\geq +2$ .

### **Layout Consideration**

### PRINTED CIRCUIT BOARDS AND HIGH SPEED OP AMPS

There are many things to consider when designing PC boards for high speed op amps. Without proper caution, it is very easy to have excessive ringing, oscillation and other degraded AC performance in high speed circuits. As a rule, the signal traces should be short and wide to provide low inductance and low impedance paths. Any unused board space needs to be grounded to reduce stray signal pickup. Critical components should also be grounded at a common point to eliminate voltage drop. Sockets add capacitance to the board and can affect high frequency performance. It is better to solder the amplifier directly into the PC board without using any socket.

#### **USING PROBES**

Active (FET) probes are ideal for taking high frequency measurements because they have wide bandwidth, high input impedance and low input capacitance. However, the probe ground leads provide a long ground loop that will produce errors in measurement. Instead, the probes can be grounded directly by removing the ground leads and probe jackets and using scope probe jacks.

#### COMPONENT SELECTION AND FEEDBACK RESISTOR

It is important in high speed applications to keep all component leads short. For discrete components, choose carbon composition-type resistors and mica-type capacitors. Surface mount components are preferred over discrete components for minimum inductive effect.

Product Folder Links: LM7171QML



Large values of feedback resistors can couple with parasitic capacitance and cause undesirable effects such as ringing or oscillation in high speed amplifiers. For the LM7171, a feedback resistor of  $510\Omega$  gives optimal performance.

# Compensation for Input Capacitance

The combination of an amplifier's input capacitance with the gain setting resistors, adds a pole that can cause peaking or oscillation. To solve this problem, a feedback capacitor with a value

$$C_F > (R_G \times C_{IN})/R_F \tag{1}$$

can be used to cancel that pole. For the LM7171, a feedback capacitor of 2 pF is recommended. Figure 3 illustrates the compensation circuit.



Figure 3. Compensating for Input Capacitance

### **Power Supply Bypassing**

Bypassing the power supply is necessary to maintain low power supply impedance across frequency. Both positive and negative power supplies should be bypassed individually by placing 0.01  $\mu$ F ceramic capacitors directly to power supply pins and 2.2  $\mu$ F tantalum capacitors close to the power supply pins.



Figure 4. Power Supply Bypassing

#### **Termination**

In high frequency applications, reflections occur if signals are not properly terminated. Figure 5 shows a properly terminated signal while Figure 6 shows an improperly terminated signal.





Figure 5. Properly Terminated Signal



Figure 6. Improperly Terminated Signal

To minimize reflection, coaxial cable with matching characteristic impedance to the signal source should be used. The other end of the cable should be terminated with the same value terminator or resistor. For the commonly used cables, RG59 has  $75\Omega$  characteristic impedance, and RG58 has  $50\Omega$  characteristic impedance.

### **Driving Capacitive Loads**

Amplifiers driving capacitive loads can oscillate or have ringing at the output. To eliminate oscillation or reduce ringing, an isolation resistor can be placed as shown below in Figure 7. The combination of the isolation resistor and the load capacitor forms a pole to increase stability by adding more phase margin to the overall system. The desired performance depends on the value of the isolation resistor; the bigger the isolation resistor, the more damped the pulse response becomes. For LM7171, a  $50\Omega$  isolation resistor is recommended for initial evaluation. Figure 8 shows the LM7171 driving a 150 pF load with the  $50\Omega$  isolation resistor.



Figure 7. Isolation Resistor Used to Drive Capacitive Load





Figure 8. The LM7171 Driving a 150 pF Load with a 50Ω Isolation Resistor

### **Power Dissipation**

The maximum power allowed to dissipate in a device is defined as:

$$P_{D} = (T_{J(max)} - T_{A})/\theta_{JA}$$
 (2)

### Where

PD is the power dissipation in a device

 $T_{J(max)}$  is the maximum junction temperature

 $T_{\Delta}$  is the ambient temperature

 $\theta_{JA}$  is the thermal resistance of a particular package

For example, for the LM7171 in a Ceramic SOIC package, the maximum power dissipation at 25°C ambient temperature is 680 mW.

Thermal resistance,  $\theta_{JA}$ , depends on parameters such as die size, package size and package material. The smaller the die size and package, the higher  $\theta_{JA}$  becomes. The 8-pin DIP package has a lower thermal resistance (106°C/W) than that of the Ceramic SOIC (182°C/W). Therefore, for higher dissipation capability, use an 8-pin DIP package.

The total power dissipated in a device can be calculated as:

$$P_{D} = P_{Q} + P_{L} \tag{3}$$

 $P_Q$  is the quiescent power dissipated in a device with no load connected at the output.  $P_L$  is the power dissipated in the device with a load connected at the output; it is not the power dissipated by the load.

Furthermore,

**P**<sub>Q</sub>: = supply current × total supply voltage with no load

**P<sub>L</sub>:** = output current × (voltage difference between supply voltage and output voltage of the same side of supply voltage)

For example, the total power dissipated by the LM7171 with  $V_S = \pm 15V$  and output voltage of 10V into 1 k $\Omega$  is

$$P_D$$
 =  $P_Q + P_L$   
= (6.5 mA) × (30V) + (10 mA) × (15V - 10V)  
= 195 mW + 50 mW  
= 245 mW



### **Application Circuit**

Figure 9. Fast Instrumentation Amplifier



$$\begin{aligned} &V_{IN} = V_2 - V_1 \\ \text{if R6} &= R2, R7 = R5, \text{and R1} = R4 \\ &\frac{V_{OUT}}{V_{IN}} = \frac{R6}{R2} \left(1 + 2\frac{R1}{R3}\right) = 3 \end{aligned}$$

Figure 10. Multivibrator



Figure 11. Pulse Width Modulator





Figure 12. Video Line Driver





# Table 2. Revision History

| Released | Revision | Section                       | Changes                                                                                                                                                  |
|----------|----------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 02/04/09 | А        | New Release, Corporate format | 1 MDS data sheet converted into one Corp. data sheet format. Added ELDRS NSID's to Ordering Information Table. MNLM7171AM-X-RH Rev 0C0 will be archived. |

# **PACKAGE OPTION ADDENDUM**



www.ti.com 19-Nov-2012

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp    | Samples          |
|------------------|--------|--------------|---------|------|-------------|----------|------------------|------------------|------------------|
|                  | (1)    |              | Drawing |      |             | (2)      |                  | (3)              | (Requires Login) |
| 5962-9553601QPA  | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| 5962-9553601QXA  | ACTIVE | CLGA         | NAC     | 10   | 54          | TBD      | A42 SNPB         | Level-1-NA-UNLIM |                  |
| 5962F9553601VHA  | ACTIVE | CLGA         | NAD     | 10   | 19          | TBD      | A42 SNPB         | Level-1-NA-UNLIM |                  |
| 5962F9553601VPA  | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| 5962F9553601VXA  | ACTIVE | CLGA         | NAC     | 10   | 54          | TBD      | A42 SNPB         | Level-1-NA-UNLIM |                  |
| LM7171AMJ-QML    | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM7171AMJFQMLV   | ACTIVE | CDIP         | NAB     | 8    | 40          | TBD      | CU SNPB          | Level-1-NA-UNLIM |                  |
| LM7171AMWFQMLV   | ACTIVE | CLGA         | NAD     | 10   | 19          | TBD      | A42 SNPB         | Level-1-NA-UNLIM |                  |
| LM7171AMWG-QML   | ACTIVE | CLGA         | NAC     | 10   | 54          | TBD      | A42 SNPB         | Level-1-NA-UNLIM |                  |
| LM7171AMWGFQMLV  | ACTIVE | CLGA         | NAC     | 10   | 54          | TBD      | A42 SNPB         | Level-1-NA-UNLIM |                  |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.





19-Nov-2012

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM7171QML, LM7171QML-SP:

• Military: LM7171QML

• Space: LM7171QML-SP

NOTE: Qualified Version Definitions:

Military - QML certified for Military and Defense Applications

• Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application











#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>