

# LMH6732 High Speed Op Amp with Adjustable Bandwidth

Check for Samples: LMH6732

### **FEATURES**

- **Exceptional Performance at any supply** current
- Ultra High Speed (-3dB BW) 1.5GHz (I<sub>CC</sub> = 10mA,

## 5V<sub>PP</sub>)

- Single resistor adjustability of supply current
- Fast enable/ disable capability 20ns (I<sub>CC</sub> = 9mA)
- "Popless" output on "Enable" 15mV (I<sub>CC</sub> =

#### 1mA)

- Ultra low disable current <1µA
- Unity gain stable
- Improved Replacement for CLC505 & CLC449

#### 0.2 APPLICATIONS

- **Battery powered systems**
- Video switching and distribution
- Remote site instrumentation
- Mobile communications gear

### DESCRIPTION

The LMH6732 is a high speed op amp with a unique combination of high performance, low power consumption, and flexibility of application. The supply current is adjustable, over a continuous range of more than 10 to 1, with a single resistor, R<sub>D</sub>. This feature allows the device to be used in a wide variety of high performance applications including device turn on/ turn off (Enable/ Disable) for power saving or multiplexing. Typical performance at any supply current is exceptional. The LMH6732's design has been optimized so that the output is well behaved. eliminating spurious outputs on "Enable".

The LMH6732's combination of high performance, low power consumption, and large signal performance makes it ideal for a wide variety of remote site equipment applications such as battery powered test instrumentation and communications gear. Other applications include video switching matrices, ATE and phased array radar systems.

The LMH6732 is available in the SOIC and SOT23-6 packages. To reduce design times and assist in board layout, the LMH6732 is supported by an evaluation board.



Figure 1. -3dB BW vs. I<sub>CC</sub>

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.





Figure 2. Turn-On/Off Characteristics



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## Absolute Maximum Ratings (1)

| Abbolate maximum ratings        |                                  |
|---------------------------------|----------------------------------|
| $V_{S}$                         | ±6.75V                           |
| Гоит                            | (2)                              |
| Icc                             | 14mA                             |
| Common Mode Input Voltage       | V <sup>-</sup> to V <sup>+</sup> |
| Maximum Junction Temperature    | +150°C                           |
| Storage Temperature Range       | −65°C to +150°C                  |
| Soldering Information           |                                  |
| Infrared or Convection (20 sec) | 235°C                            |
| Wave Soldering (10 sec)         | 260°C                            |
| ESD Tolerance (3)               |                                  |
| Human Body Model                | 2000V                            |
| Machine Model                   | 200V                             |
|                                 |                                  |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.
- (2) The maximum output current (I<sub>O</sub>) is determined by device power dissipation limitations.
- (3) Human body model:  $1.5k\Omega$  in series with 100pF. Machine model:  $0\Omega$  in series with 200pF.

## Operating Ratings (1)

| Thermal Resistance       |                        |                                |
|--------------------------|------------------------|--------------------------------|
| Package                  | θ <sub>JC</sub> (°C/W) | θ <sub>JA</sub> (°C/W)         |
| 8-Pin SOIC               | 65°C/W                 | 166°C/W                        |
| 6-Pin SOT23              | 120°C/W                | 198°C/W                        |
| Operating Temperature    |                        | −40°C to +85°C                 |
| Nominal Supply Voltage   |                        | ±4.5V to ±6V                   |
| Operating Supply Current |                        | 0.5mA < I <sub>CC</sub> < 12mA |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not guaranteed. For guaranteed specifications, see the Electrical Characteristics tables.



### **ELECTRICAL CHARACTERISTICS**

 $V_S = \pm 5V$ ,  $T_A = 25$ °C,  $A_V = +2V/V$ ,  $V_{OUT} = 2V_{PP}$ , Typical unless Noted:

| I <sub>CC</sub> (mA) | -3dB BW (MHz) | DG/DP (%/<br>deg.)<br>PAL | Slew Rate (V/µs) | THD 1MHz (dBc) | Output Current (mA) |
|----------------------|---------------|---------------------------|------------------|----------------|---------------------|
| 1.0                  | 55            | 0.020/<br>0.036           | 400              | -70.0          | 9                   |
| 3.4                  | 180           | 0.022 /<br>0.017          | 2100             | -78.5          | 45                  |
| 9.0                  | 540           | 0.025 /<br>0.010          | 2700             | -79.6          | 115                 |



# Electrical Characteristics $I_{CC} = 9mA^{(1)}$

 $A_V = +2$ ,  $R_F = 700\Omega$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ ,  $R_P = 39k\Omega$ ; Unless otherwise specified.

| Symbol              | Parameter                                  | Conditions                                        | Min<br>(2)         | Typ (2) | Max<br>(2)         | Units              |
|---------------------|--------------------------------------------|---------------------------------------------------|--------------------|---------|--------------------|--------------------|
| Frequency           | / Domain Response                          | l.                                                |                    |         |                    | -                  |
| SSBW                | -3dB Bandwidth                             | $V_{OUT} = 2V_{PP}$                               |                    | 540     |                    | MHz                |
| LSBW                | -3dB Bandwidth                             | $V_{OUT} = 4.0V_{PP}$                             |                    | 315     |                    | MHz                |
| GF <sub>0.1dB</sub> | 0.1dB Gain Flatness                        | $V_{OUT} = 2V_{PP}$                               |                    | 180     |                    | MHz                |
| GFP                 | Frequency Response Peaking                 | DC to 200MHz, V <sub>OUT</sub> = 2V <sub>PP</sub> |                    | 0.01    |                    | dB                 |
| GFR                 | Frequency Response Rolloff                 | DC to 200MHz, V <sub>OUT</sub> = 2V <sub>PP</sub> |                    | 0.15    |                    | dB                 |
| LPD                 | Linear Phase Deviation                     | DC to 200MHz, V <sub>OUT</sub> = 2V <sub>PP</sub> |                    | 0.6     |                    | 4                  |
|                     |                                            | DC to 140MHz, V <sub>OUT</sub> = 2V <sub>PP</sub> |                    | 0.1     |                    | deg                |
| DG                  | Differential Gain                          | R <sub>L</sub> = 150Ω, 4.43MHz                    |                    | 0.025   |                    | %                  |
| DP                  | Differential Phase                         | R <sub>L</sub> = 150Ω, 4.43MHz                    |                    | 0.010   |                    | deg                |
| Time Dom            | ain Response                               |                                                   |                    |         |                    |                    |
| TRS                 | Rise Time                                  | 2V Step                                           |                    | 0.8     |                    |                    |
| TRL                 | Fall Time                                  | 2V Step                                           |                    | 0.9     |                    | ns                 |
| T <sub>S</sub>      | Settling Time to 0.04%                     | A <sub>V</sub> = −1, 2V Step                      |                    | 18      |                    | ns                 |
| OS                  | Overshoot                                  | 2V Step                                           |                    | 1       |                    | %                  |
| SR                  | Slew Rate                                  | 5V Step, 40% to 60%                               |                    | 2700    |                    | V/µs               |
| Distortion          | And Noise Response                         |                                                   |                    |         |                    | •                  |
| HD2                 | 2nd Harmonic Distortion                    | 2V <sub>PP</sub> , 20MHz                          |                    | -60     |                    | dBc                |
| HD3                 | 3rd Harmonic Distortion                    | 2V <sub>PP</sub> , 20MHz                          |                    | -64     |                    | dBc                |
| THD                 | Total Harmonic Distortion                  | 2V <sub>PP</sub> , 1MHz                           |                    | -79.6   |                    | dBc                |
| V <sub>N</sub>      | Input Referred Voltage Noise               | >1MHz                                             |                    | 2.5     |                    | nV/√Hz             |
| I <sub>N</sub>      | Input Referred Inverting Noise Current     | >1MHz                                             |                    | 9.7     |                    | pA/√Hz             |
| I <sub>NN</sub>     | Input Referred Non-Inverting Noise Current | >1MHz                                             |                    | 1.8     |                    | pA/√Hz             |
| SNF                 | Noise Floor                                | >1MHz                                             |                    | -154    |                    | dBm <sub>1Hz</sub> |
| INV                 | Total Integrated Input Noise               | 1MHz to 200MHz                                    |                    | 60      |                    | μV                 |
| Static, DC          | Performance                                |                                                   |                    |         |                    |                    |
| V <sub>IO</sub>     | Input Offset Voltage                       |                                                   |                    | ±3.0    | ±8.0<br><b>9.9</b> | mV                 |
| $DV_IO$             | Input Offset Voltage Average Drift         | (4)                                               |                    | 16      |                    | μV/°C              |
| I <sub>BN</sub>     | Input Bias Current                         | Non Inverting <sup>(5)</sup>                      |                    | -2      | ±11<br><b>±12</b>  | μΑ                 |
| DI <sub>BN</sub>    | Input Bias Current Average Drift           | Non-Inverting (4)                                 |                    | 5       |                    | nA/°C              |
| I <sub>BI</sub>     | Input Bias Current                         | Inverting (5)                                     | -9                 |         | ±20<br>± <b>30</b> | μА                 |
| DI <sub>BI</sub>    | Input Bias Current Average Drift           | Inverting (4)                                     |                    | -14     |                    | nA/°C              |
| +PSRR               | Positive Power Supply Rejection Ratio      | DC                                                | 52<br><b>50</b> 62 |         |                    | dB                 |
| -PSRR               | Negative Power Supply Rejection<br>Ratio   | DC                                                | 51<br><b>48</b>    | 56      |                    | dB                 |
| CMRR                | Common Mode Rejection Ratio                | DC                                                | 49<br><b>46</b>    | 52      |                    | dB                 |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. Min/Max ratings are based on production testing unless otherwise specified.

Submit Documentation Feedback

Copyright © 2004, Texas Instruments Incorporated

<sup>(2)</sup> Typical numbers are the most likely parametric norm. Bold numbers refer to over temperature limits.

<sup>(3)</sup> Slew Rate is the average of the rising and falling edges.

<sup>(4)</sup> Drift determined by dividing the change in parameter distribution average at temperature extremes by the total temperature change.

<sup>(5)</sup> Negative input current implies current flowing out of the device.



# Electrical Characteristics $I_{CC} = 9mA^{(1)}$ (continued)

 $A_V = +2$ ,  $R_F = 700\Omega$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ ,  $R_P = 39k\Omega$ ; Unless otherwise specified.

| Symbol                | bol Parameter Conditions       |                                                 | Min<br>(2)        | Typ (2) | Max<br>(2)          | Units |
|-----------------------|--------------------------------|-------------------------------------------------|-------------------|---------|---------------------|-------|
| I <sub>CC</sub>       | Supply Current                 | $R_L = \infty$ , $R_P = 39k\Omega$              | 7.5<br><b>6.6</b> | 9.0     | 10.5<br><b>11.7</b> | mA    |
| I <sub>CC</sub> I     | Supply Current During Shutdown |                                                 |                   | <1      |                     | μΑ    |
| Miscellane            | ous Performance                |                                                 |                   |         |                     |       |
| R <sub>IN</sub>       | Input Resistance               | Non-Inverting                                   |                   | 4.7     |                     | МΩ    |
| C <sub>IN</sub>       | Input Capacitance              | Non-Inverting                                   |                   | 1.8     |                     | pF    |
| R <sub>OUT</sub>      | Output Resistance              | Closed Loop                                     |                   | 32      |                     | mΩ    |
| Vo                    | Output Voltage Range           | R <sub>L</sub> = ∞                              | ±3.60<br>±3.55    | ±3.75   |                     | V     |
| V <sub>OL</sub>       | -                              | $R_L = 100\Omega$                               | ±2.90<br>±2.85    | ±3.10   |                     | V     |
| CMIR                  | Common Mode Input Range        | Common Mode                                     |                   | ±2.2    |                     | V     |
| I <sub>O</sub>        | Output Current                 | Closed Loop<br>-40mV ≤ V <sub>O</sub> ≤ 40mV    | ±75               | ±115    |                     | mA    |
| TON                   | Turn-on Time                   | 0.5V <sub>PP</sub> Sine Wave, 90% of Full Value |                   | 20      |                     |       |
| TOFF                  | Turn-off Time                  | 0.5V <sub>PP</sub> Sine Wave, <5% of Full Value |                   | 9       |                     | ns    |
| V <sub>O glitch</sub> | Turn-on Glitch                 |                                                 |                   | 50      |                     | mV    |
| FDTH                  | Feed-Through                   | $f = 10MHz$ , $A_V = +2$ , Off State            |                   | -61     |                     | dB    |

### SNOSA47A -MAY 2004-REVISED MAY 2004



# Electrical Characteristics $I_{CC} = 3.4 \text{mA}^{(1)}$

 $A_V$  = +2,  $R_F$  = 1k $\Omega$ ,  $V_S$  = ±5V,  $R_L$  = 100 $\Omega$ ,  $R_P$  = 137k $\Omega$ ; Unless otherwise specified.

| Symbol              | $\begin{array}{c c} F = 1K\Omega, \ V_S = \pm 5V, \ R_L = 100\Omega, \ R_P = \\ \hline \\ Parameter \end{array}$ | Conditions                                       | Min<br>(2)         | <b>Typ</b> (2)    | Max<br>(2)        | Units              |
|---------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------------------|-------------------|-------------------|--------------------|
| Frequency           | Domain Response                                                                                                  |                                                  | -                  |                   |                   |                    |
| SSBW                | -3dB Bandwidth                                                                                                   | $V_{OUT} = 2V_{PP}$                              |                    | 180               |                   | MHz                |
| LSBW                | -3dB Bandwidth                                                                                                   | $V_{OUT} = 4.0V_{PP}$                            | 100                |                   | MHz               |                    |
| GF <sub>0.1dB</sub> | 0.1dB Gain Flatness                                                                                              | $V_{OUT} = 2V_{PP}$                              |                    | 50                |                   | MHz                |
| GFP                 | Frequency Response Peaking                                                                                       | DC to 75MHz, V <sub>OUT</sub> = 2V <sub>PP</sub> |                    | 0.15              |                   | dB                 |
| GFR                 | Frequency Response Rolloff                                                                                       | DC to 75MHz, $V_{OUT} = 2V_{PP}$                 |                    | 0.05              |                   | dB                 |
| LPD                 | Linear Phase Deviation                                                                                           | DC to 55MHz, $V_{OUT} = 2V_{PP}$                 |                    | 0.5               |                   | dog                |
|                     |                                                                                                                  | DC to 25MHz, $V_{OUT} = 2V_{PP}$                 |                    | 0.1               |                   | deg                |
| DG                  | Differential Gain                                                                                                | $R_L = 150\Omega, 4.43MHz$                       |                    | 0.022             |                   | %                  |
| DP                  | Differential Phase                                                                                               | $R_L = 150\Omega, 4.43MHz$                       |                    | 0.017             |                   | deg                |
| Time Doma           | ain Response                                                                                                     |                                                  |                    |                   |                   |                    |
| TRS                 | Rise Time                                                                                                        | 2V Step                                          |                    | 1.7               |                   |                    |
| TRL                 | Fall Time                                                                                                        | 2V Step                                          |                    | 2.1               |                   | ns                 |
| T <sub>S</sub>      | Settling Time to 0.04%                                                                                           | A <sub>V</sub> = −1, 2V Step                     |                    | 18                |                   | ns                 |
| OS                  | Overshoot                                                                                                        | 2V Step                                          |                    | 2                 |                   | %                  |
| SR                  | Slew Rate                                                                                                        | 5V Step, 40% to 60%                              |                    | 2100              |                   | V/µs               |
| Distortion          | And Noise Response                                                                                               |                                                  | •                  |                   |                   | •                  |
| HD2                 | 2nd Harmonic Distortion                                                                                          | 2V <sub>PP</sub> , 10MHz                         |                    | <b>-</b> 51       |                   | dBc                |
| HD3                 | 3rd Harmonic Distortion                                                                                          | 2V <sub>PP</sub> , 10MHz                         |                    | -65               |                   | dBc                |
| THD                 | Total Harmonic Distortion                                                                                        | 2V <sub>PP</sub> , 1MHz                          |                    | <del>-</del> 78.5 |                   | dBc                |
| V <sub>N</sub>      | Input Referred Voltage Noise                                                                                     | >1MHz                                            |                    | 4.1               |                   | nV/√Hz             |
| I <sub>N</sub>      | Input Referred Inverting Noise Current                                                                           | >1MHz                                            |                    | 8.8               |                   | pA/√Hz             |
| I <sub>NN</sub>     | Input Referred Non-Inverting Noise<br>Current                                                                    | >1MHz                                            |                    | 1.1               |                   | pA/√Hz             |
| SNF                 | Noise Floor                                                                                                      | >1MHz                                            |                    | -151              |                   | dBm <sub>1Hz</sub> |
| INV                 | Total Integrated Input Noise                                                                                     | 1MHz to 100MHz                                   |                    | 60                |                   | μV                 |
| Static, DC          | Performance                                                                                                      |                                                  |                    |                   |                   |                    |
| V <sub>IO</sub>     | Input Offset Voltage                                                                                             |                                                  |                    | ±2.5              | ±7.0<br>±8.5      | mV                 |
| $DV_IO$             | Input Offset Voltage Average Drift                                                                               | (4)                                              |                    | 10                |                   | μV/°C              |
| I <sub>BN</sub>     | Input Bias Current                                                                                               | Non Inverting <sup>(5)</sup>                     |                    | -0.4              | ±4<br><b>±6</b>   | μA                 |
| DI <sub>BN</sub>    | Input Bias Current Average Drift                                                                                 | Non-Inverting (4)                                |                    | 8                 |                   | nA/°C              |
| I <sub>BI</sub>     | Input Bias Current                                                                                               | Inverting (5)                                    | -1                 |                   | ±12<br><b>±16</b> | μA                 |
| DI <sub>BI</sub>    | Input Bias Current Average Drift                                                                                 | Inverting (4)                                    |                    | -3                |                   | nA/°C              |
| +PSRR               | Positive Power Supply Rejection Ratio                                                                            | DC                                               | 52 64<br><b>50</b> |                   |                   | dB                 |
| -PSRR               | Negative Power Supply Rejection Ratio                                                                            | DC                                               | 51<br><b>50</b>    | 57                |                   | dB                 |
| CMRR                | Common Mode Rejection Ratio                                                                                      | DC                                               | 49<br><b>48</b>    | 55                |                   | dB                 |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. Min/Max ratings are based on production testing unless otherwise specified.

Submit Documentation Feedback

Copyright © 2004, Texas Instruments Incorporated

<sup>(2)</sup> Typical numbers are the most likely parametric norm. Bold numbers refer to over temperature limits.

<sup>(3)</sup> Slew Rate is the average of the rising and falling edges.

<sup>(4)</sup> Drift determined by dividing the change in parameter distribution average at temperature extremes by the total temperature change.

<sup>(5)</sup> Negative input current implies current flowing out of the device.



# Electrical Characteristics $I_{CC} = 3.4 \text{mA}^{(1)}$ (continued)

 $A_V = +2$ ,  $R_F = 1k\Omega$ ,  $V_S = \pm 5V$ ,  $R_L = 100\Omega$ ,  $R_P = 137k\Omega$ ; Unless otherwise specified.

| Symbol                | DI Parameter Conditions        |                                                 | Min<br>(2)            | <b>Typ</b> (2) | Max<br>(2)        | Units |
|-----------------------|--------------------------------|-------------------------------------------------|-----------------------|----------------|-------------------|-------|
| I <sub>CC</sub>       | Supply Current                 | $R_L = \infty$ , $R_P = 137k\Omega$             | 2.8<br><b>2.6</b>     | 3.4            | 3.9<br><b>4.1</b> | mA    |
| I <sub>CC</sub> I     | Supply Current During Shutdown |                                                 |                       | <1             |                   | μΑ    |
| Miscellane            | ous Performance                |                                                 |                       |                |                   |       |
| R <sub>IN</sub>       | Input Resistance               | Non-Inverting                                   |                       | 15             |                   | МΩ    |
| C <sub>IN</sub>       | Input Capacitance              | Non-Inverting                                   |                       | 1.7            |                   | pF    |
| R <sub>OUT</sub>      | Output Resistance              | Closed Loop                                     |                       | 50             |                   | mΩ    |
| Vo                    | Output Voltage Range           | R <sub>L</sub> = ∞                              | ±3.60<br>±3.55        | ±3.78          |                   | V     |
| V <sub>OL</sub>       |                                | $R_L = 100\Omega$                               | ±2.90<br><b>±2.85</b> | ±3.10          |                   | V     |
| CMIR                  | Common Mode Input Range        | Common Mode                                     |                       | ±2.2           |                   | V     |
| I <sub>O</sub>        | Output Current                 | Closed Loop<br>-20mV ≤ V <sub>O</sub> ≤ 20mV    | ±30                   | ±45            |                   | mA    |
| TON                   | Turn-on Time                   | 0.5V <sub>PP</sub> Sine Wave, 90% of Full Value |                       | 42             |                   |       |
| TOFF                  | Turn-off Time                  | 0.5V <sub>PP</sub> Sine Wave, <5% of Full Value |                       | 10             |                   | ns    |
| V <sub>O glitch</sub> | Turn-on Glitch                 |                                                 |                       | 25             |                   | mV    |
| FDTH                  | Feed-Through                   | f = 10MHz, A <sub>V</sub> = +2, Off State       |                       | -61            |                   | dB    |



# Electrical Characteristics $I_{CC} = 1.0 \text{mA}^{(1)}$

 $A_V$  = +2,  $R_F$  = 1k $\Omega$ ,  $V_S$  = ±5V,  $R_L$  = 500 $\Omega$ ,  $R_P$  = 412k $\Omega$ ; Unless otherwise specified

| Symbol              | $_{F} = 1$ k $\Omega$ , $V_{S} = \pm 5$ V, $R_{L} = 500\Omega$ , $R_{P} = 1$ | Conditions                                       | Min<br>(2)         | <b>Typ</b> (2) | Max<br>(2)          | Units              |
|---------------------|------------------------------------------------------------------------------|--------------------------------------------------|--------------------|----------------|---------------------|--------------------|
| Frequency           | Domain Response                                                              |                                                  | 1                  | Ш              |                     |                    |
| SSBW                | -3dB Bandwidth                                                               | $V_{OUT} = 2V_{PP}$                              |                    | 55             |                     | MHz                |
| LSBW                | -3dB Bandwidth                                                               | $V_{OUT} = 4.0V_{PP}$                            |                    | 30             |                     | MHz                |
| GF <sub>0.1dB</sub> | 0.1dB Gain Flatness                                                          | $V_{OUT} = 2V_{PP}$                              |                    | 20             |                     | MHz                |
| GFP                 | Frequency Response Peaking                                                   | DC to 25MHz, $V_{OUT} = 2V_{PP}$                 |                    | 0.11           |                     | dB                 |
| GFR                 | Frequency Response Rolloff                                                   | DC to 25MHz, $V_{OUT} = 2V_{PP}$                 |                    | 0.05           |                     | dB                 |
| LPD                 | Linear Phase Deviation                                                       | DC to 20MHz, $V_{OUT} = 2V_{PP}$                 |                    | 1              |                     | dog                |
|                     |                                                                              | DC to 14MHz, V <sub>OUT</sub> = 2V <sub>PP</sub> |                    | 0.3            |                     | deg                |
| DG                  | Differential Gain                                                            | R <sub>L</sub> = 500Ω, 4.43MHz                   |                    | 0.020          |                     | %                  |
| DP                  | Differential Phase                                                           | R <sub>L</sub> = 500Ω, 4.43MHz                   |                    | 0.036          |                     | deg                |
| Time Dom            | ain Response                                                                 |                                                  |                    |                |                     |                    |
| TRS                 | Rise Time                                                                    | 2V Step                                          |                    | 3.7            |                     |                    |
| TRL                 | Fall Time                                                                    | 2V Step                                          |                    | 5.1            |                     | ns                 |
| T <sub>S</sub>      | Settling Time to 0.04%                                                       | A <sub>V</sub> = −1, 2V Step                     |                    | 18             |                     | ns                 |
| OS                  | Overshoot                                                                    | 2V Step                                          |                    | 2              |                     | %                  |
| SR                  | Slew Rate                                                                    | 5V Step, 40% to 60%                              |                    | 400            |                     | V/µs               |
| Distortion          | And Noise Response                                                           |                                                  |                    |                |                     | •                  |
| HD2                 | 2nd Harmonic Distortion                                                      | 2V <sub>PP</sub> , 5MHz                          |                    | -43            |                     | dBc                |
| HD3                 | 3rd Harmonic Distortion                                                      | 2V <sub>PP</sub> , 5MHz                          |                    | -65            |                     | dBc                |
| THD                 | Total Harmonic Distortion                                                    | 2V <sub>PP</sub> , 1MHz                          |                    | -70.0          |                     | dBc                |
| V <sub>N</sub>      | Input Referred Voltage Noise                                                 | >1MHz                                            |                    | 8.4            |                     | nV/√Hz             |
| I <sub>N</sub>      | Input Referred Inverting Noise Current                                       | >1MHz                                            |                    | 9.0            |                     | pA/√Hz             |
| I <sub>NN</sub>     | Input Referred Non-Inverting Noise<br>Current                                | >1MHz                                            |                    | 0.8            |                     | pA/√Hz             |
| SNF                 | Noise Floor                                                                  | >1MHz                                            |                    | -147           |                     | dBm <sub>1Hz</sub> |
| INV                 | Total Integrated Input Noise                                                 | 1MHz to 100MHz                                   |                    | 29             |                     | μV                 |
| Static, DC          | Performance                                                                  |                                                  | <u>'</u>           |                |                     |                    |
| V <sub>IO</sub>     | Input Offset Voltage                                                         |                                                  |                    | ±1.6           | ±6.0<br><b>±7.3</b> | mV                 |
| DV <sub>IO</sub>    | Input Offset Voltage Average Drift                                           | (4)                                              |                    | 4              |                     | μV/°C              |
| I <sub>BN</sub>     | Input Bias Current                                                           | Non Inverting <sup>(5)</sup>                     |                    | 0.04           | ±2.0<br><b>±2.5</b> | μA                 |
| $DI_BN$             | Input Bias Current Average Drift                                             | Non-Inverting (4)                                |                    | -1             |                     | nA/°C              |
| I <sub>BI</sub>     | Input Bias Current                                                           | Inverting (5)                                    | -0.1               |                | ±6<br><b>±8</b>     | μA                 |
| DI <sub>BI</sub>    | Input Bias Current Average Drift                                             | Inverting (4)                                    |                    | -3             |                     | nA/°C              |
| +PSRR               | Positive Power Supply Rejection Ratio                                        | DC                                               | 52 64<br><b>51</b> |                |                     | dB                 |
| -PSRR               | Negative Power Supply Rejection Ratio                                        | DC                                               | 51<br><b>49</b>    | 59             |                     | dB                 |
| CMRR                | Common Mode Rejection Ratio                                                  | DC                                               | 49<br><b>47</b>    | 55             |                     | dB                 |

<sup>(1)</sup> Electrical Table values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that  $T_J = T_A$ . No guarantee of parametric performance is indicated in the electrical tables under conditions of internal self-heating where  $T_J > T_A$ . Min/Max ratings are based on production testing unless otherwise specified.

Product Folder Links: LMH6732

Typical numbers are the most likely parametric norm. Bold numbers refer to over temperature limits.

Slew Rate is the average of the rising and falling edges.

Drift determined by dividing the change in parameter distribution average at temperature extremes by the total temperature change.

Negative input current implies current flowing out of the device. (5)



# Electrical Characteristics $I_{CC} = 1.0 \text{mA}^{(1)}$ (continued)

 $A_V=+2,~R_F=1k\Omega,~V_S=\pm5V,~R_L=500\Omega,~R_P=412k\Omega;~Unless~otherwise~specified.$ 

| Symbol                | I Parameter Conditions         |                                                 | Min<br>(2)          | <b>Typ</b> (2) | Max<br>(2)        | Units |
|-----------------------|--------------------------------|-------------------------------------------------|---------------------|----------------|-------------------|-------|
| I <sub>CC</sub>       | Supply Current                 | $R_L = \infty$ , $R_P = 412k\Omega$             | 0.70<br><b>0.66</b> | 1.0            | 1.3<br><b>1.4</b> | mA    |
| I <sub>CC</sub> I     | Supply Current During Shutdown |                                                 |                     | <1             |                   | μΑ    |
| Miscellane            | ous Performance                |                                                 |                     |                |                   |       |
| R <sub>IN</sub>       | Input Resistance               | Non-Inverting                                   |                     | 46             |                   | МΩ    |
| C <sub>IN</sub>       | Input Capacitance              | Non-Inverting                                   |                     | 1.7            |                   | pF    |
| R <sub>OUT</sub>      | Output Resistance              | Closed Loop                                     |                     | 100            |                   | m Ω   |
| Vo                    | Output Voltage Range           | R <sub>L</sub> = ∞                              | ±3.60<br>±3.55      | ±3.78          |                   | V     |
| V <sub>OL</sub>       |                                | $R_L = 500\Omega$                               | ±2.90<br>±2.85      | ±3.10          |                   | _ v   |
| CMIR                  | Common Mode Input Range        | Common Mode                                     |                     | ±2.2           |                   | V     |
| I <sub>O</sub>        | Output Current                 | Closed Loop<br>−15mV ≤ V <sub>O</sub> ≤ 15mV    | ±6                  | ±9             |                   | mA    |
| TON                   | Turn-on Time                   | 0.5V <sub>PP</sub> Sine Wave, 90% of Full Value |                     | 95             |                   |       |
| TOFF                  | Turn-off Time                  | 0.5V <sub>PP</sub> Sine Wave, <5% of Full Value |                     | 40             |                   | ns    |
| V <sub>O glitch</sub> | Turn-on Glitch                 |                                                 |                     | 15             |                   | mV    |
| FDTH                  | Feed-Through                   | $f = 10MHz$ , $A_V = +2$ , Off State            |                     | -61            |                   | dB    |

# **Connection Diagram**



Figure 3. 8-Pin SOIC (Top View)



Figure 4. 6-Pin SOT23 (Top View)



## **Typical Performance Characteristics**







### **Frequency Response** $I_{CC} = 3.4 \text{mA}$



## **Frequency Response** $I_{CC} = 3.4 \text{mA}$ $A_V = +2$ , $R_F = 1k\Omega$



### Frequency Response $I_{CC} = 9mA$



# **Frequency Response**







# Frequency Response $I_{CC} = 1mA$



# Frequency Response



# Frequency Response I<sub>CC</sub> = 3.4mA



# Frequency Response I<sub>CC</sub> = 9mA



# Frequency Response I<sub>CC</sub> = 1mA





















### 2nd Distortion vs. Output Amplitude I<sub>CC</sub> = 1mA













### Frequency Response for Various $C_L$ $I_{CC} = 9mA$



### Frequency Response for Various $C_L$ $I_{CC} = 1 mA$



# Small Signal Step Response



# Large Signal Step Response $I_{CC} = 9mA$



### Frequency Response for Various $C_L$ $I_{CC} = 3.4 \text{mA}$



# Small Signal Step Response



# Small Signal Step Response



# Large Signal Step Response $I_{CC} = 3.4 \text{mA}$























































### **Application Information:**



Figure 5. Recommended Non-Inverting Gain Circuit





Figure 6. Recommended Inverting Gain Circuit

#### DESCRIPTION

The LMH6732 is an adjustable supply current, current-feedback operational amplifier. Supply current and consequently dynamic performance can be easily adjusted by selecting the value of a single external resistor  $(R_P)$ .

#### **NOTE**

Note: The following discussion uses the SOIC package pin numbers. For the corresponding SOT23-6 package pin numbers, please refer to the Connection Diagram section.

#### **SELECTING AN OPERATING POINT**

The operating point is determined by the supply current which in turn is determined by current (I<sub>P</sub>) flowing out of pin 8. As the supply current is increased, the following effects will be observed:

**Table 1. Device Parameters Related to Supply Current** 

| Specification         | Effect as I <sub>CC</sub> Increases         |
|-----------------------|---------------------------------------------|
| Bandwidth             | Increases                                   |
| Rise Time             | Decreases                                   |
| Enable/ Disable Speed | Increases                                   |
| Output Drive          | Increases                                   |
| Input Bias Current    | Increases                                   |
| Input Impedance       | Decreases (see Source impedance Discussion) |

Both the Electrical Characteristics pages and the Typical Performance Characteristics section illustrate these effects to help make the supply current vs. performance trade-off. The supply current is adjustable over a continuous range of more than 10 to 1 with a single resistor,  $R_P$ , allowing for easy trade-off between power consumption and speed. Performance is specified and tested at  $I_{CC} = 1$ mA, 3.4mA, and 9mA. (Note: Some test conditions and especially the load resistances are different for the three supply current settlings.) The performance plots show typical performance for all three supply currents levels.

When making the supply current vs. performance trade-off, it is first a good idea to see if one of the standard operating points ( $I_{CC} = 1 \text{mA}$ , 3.4mA, or 9mA) fits the application. If it does, performance guaranteed on the specification pages will apply directly to your application. In addition, the value of  $R_P$  may be obtained directly from the Electrical Characteristics pages.



#### **BEYOND 1GHz BANDWIDTH**

As stated above, the LMH6732 speed can be increased by increasing the supply current. The -3dB Bandwidth can even reach the unprecedented value of 1.5GHz ( $A_V = +2$ ,  $V_{OUT} = 0.25V_{PP}$ ). Of course, this comes at the expense of power consumption (i.e. supply current). The relationship between -3dB BW and supply current is shown in the Typical Performance Characteristics section. The supply current would nominally have to be set to around 10mA to achieve this speed. The absolute maximum supply current setting for the LMH6732 is 14mA. Beyond this value, the operation may become unpredictable.

# The following discussion will assist in selecting $I_{CC}$ for applications that cannot operate at one of the specified supply current settlings.

Use the typical performance plots for critical specifications to select the best  $I_{CC}$ . For parameters containing Min/Max ratings in the data sheet tables, interpolate between the values of  $I_{CC}$  in the plots & specification tables to estimate the max/min values in the application.

The simplified schematic for the supply current setting path (I<sub>P</sub>) is shown below in Figure 7.



Figure 7. Supply Current Control's Simplified Schematic

The terminal marked " $R_P$ " is tied to a potential through a resistor  $R_P$ . The current flowing through  $R_P$  ( $I_P$ ) sets the LMH6732's supply current. Throughout the data sheet, the voltages applied to  $R_P$  and  $V^-$  are both considered to be -5V. However, the two potentials do not necessarily have to be the same. This is beneficial in applications where non-standard supply voltages are used or when there is a need to power down the op amp via digital logic control.

The relationship between I<sub>CC</sub> and I<sub>P</sub> is given by:

 $I_P = I_{CC}/57$  (approximate ratio at  $I_{CC} = 3.4$ mA; consult " $I_{CC}$  vs.  $I_P$ " plot for relationship at any  $I_{CC}$ ).

Knowing I<sub>P</sub> leads to a direct calculation of R<sub>P</sub>.

$$R_P + 5k\Omega = [(V^+ - 1.6) - V^-]/I_P$$

$$R_P + 5k\Omega = -8.4 / I_P$$
 (for  $V^+ = 5V$  and  $V^- = -5V$ ).

First, an operating point needs to be determined from the plots & specifications as discussed above. From this,  $I_P$  is obtained. Knowing  $I_P$  and the potential  $R_P$  is tied to,  $R_P$  can be calculated.

#### **EXAMPLE**

An application requires that  $V_S = \pm 3V$  and performance in the 1mA operating point range. The required  $I_P$  can therefore be determined as follows:

 $I_P=21\mu A$ 

 $R_P$  is connected from pin 8 to  $V^-$ . Calculate  $R_P$  under these conditions:

$$R_P + 5k\Omega = [(V^+ -1.6)-V^-] / I_P$$

$$R_P + 5k\Omega = [(3V-1.6V) - (-3V)] / 21\mu A$$

Submit Documentation Feedback

$$R_P = 205k\Omega$$



The LMH6732 will have performance similar to  $R_P = 412k\Omega$  shown on the datasheet, but with 40% less power dissipation due to the reduced supply voltages. The op amp will also have a more restricted common-mode range and output swing.

#### DYNAMIC SHUTDOWN CAPABILITY

The LMH6732 may be powered on and off very quickly by controlling the voltage applied to  $R_P$ . If  $R_P$  is connected between pin 8 and the output of a CMOS gate powered from  $\pm 5V$  supplies, the gate can be used to turn the amplifier on and off. This is shown in Figure 8 below:



Figure 8. Dynamic Control of Power Consumption Using CMOS Logic

When the gate output is switched from high to low, the LMH6732 will turn on. In the off state, the supply current typically reduces to  $1\mu A$  or less. The LMH6732's "off state" supply current is reduced significantly compared to the CLC505. This extremely low supply current in the "off state" is quite advantageous since it allows for significant power saving and minimizes feed-through. To improve switching time, a speed up capacitor from the gate output to pin 8 is recommended. The value of this capacitor will depend on the  $R_P$  value used and is best established experimentally. Turn-on and turn-off times of <20ns ( $I_{CC}$  = 9mA) are achievable with ordinary CMOS gates.

#### **EXAMPLE**

An open collector logic device is used to dynamically control the power dissipation of the circuit. Here, the desired connection for  $R_P$  is from pin 8 to the open collector logic device.



Figure 9. Controlling Power On State with TTL Logic (Open Collector Output)

When the logic gate goes low, the LMH6732 is turned on. The LMH6732 V<sup>+</sup> connection would be to +5V supply.

Performance desired is that given for  $I_{CC}$  = 3.4mA under standard conditions. From the  $I_{CC}$  vs.  $I_P$  plot,  $I_P$  = 61 $\mu$ A. Then calculating  $R_P$ :

 $R_P + 5k\Omega = [(5V-1.6V)-0]/61\mu A$ 

 $R_P = 51k\Omega$ 



#### "POPLESS OUTPUT" & OFF CONDITION OUTPUT STATE

The LMH6732 has been especially designed to have minimum glitches during turn-on and turn-off. This is advantageous in situations where the LMH6732 output is fed to another stage which could experience false autoranging, or even worse reset operation, due to these transient glitches. Example of this application would be an AGC circuit or an ADC with multiple ranges set to accommodate the largest input amplitude. For the LMH6732, these sorts of transients are typically less than 50mV in amplitude (see Electrical Characteristics Tables for Typical values). Applications designed to utilize the CLC505's low output glitch would benefit from using the LMH6732 instead since the LMH6732's output glitch is improved to be even lower than the CLC505's. In the "Off State", the output stage is turned off and is in effect put into a high-Z state. In this sate, output can be forced by other active devices. No significant current will flow through the device output pin in this mode of operation.

#### **MUX APPLICATION**

Since The LMH6732's output is essentially open in the "off" state, it is a good candidate for a fast 2:1 MUX. Figure 10 shows one such application along with the output waveform in Figure 11 displaying the switching between a continuous triangle wave and a single cycle sine wave (signals trigger locked to each other for stable scope photo). Switching speed of the MUX will be less than 50 ns and is governed by the "Ton" and "Toff" times for U1 and U2 at the supply current set by R<sub>P1</sub> and R<sub>P2</sub>. Note that the "Control" input is a 5V CMOS logic level.



Figure 10. 50 ns 2:1 MUX Schematic



Figure 11. MUX "V<sub>OUT</sub>" and "Control" Waveform



#### **DIFFERENTIAL GAIN AND PHASE**

Differential gain and phase are measurements useful primarily in composite video channels. They are measured by monitoring the gain and phase changes of a high frequency carrier (3.58MHz for NTSC and 4.43MHz for PAL systems) as the output of the amplifier is swept over a range of DC voltages. Specifications for the LMH6732 include differential gain and phase. Test signals used are based on a 1V<sub>PP</sub> video level. Test conditions used are the following:

DC sweep range: 0 to 100 IRE units (black to white)

Carrier: 4.43MHz at 40 IRE units peak to peak

 $A_V = +2$ ,  $R_L = 75\Omega + 75\Omega$ 

#### SOURCE IMPEDANCE

For best results, source impedance in the non-inverting circuit configuration (see Figure 5) should be kept below  $5k\Omega$ .

Above  $5k\Omega$  it is possible for oscillation to occur, depending on other circuit board parasitics. For high signal source impedances, a resistor with a value of less than  $5k\Omega$  may be used to terminate the non-inverting input to ground.

#### FEEDBACK RESISTOR

In current-feedback op amps, the value of the feedback resistor plays a major role in determining amplifier dynamics. It is important to select the correct value. The LMH6732 provides optimum performance with feedback resistors as shown in Table 2 below. Selection of an incorrect value can lead to severe rolloff in frequency response, (if the resistor value is too large) or , peaking or oscillation (if the value is too low).

Table 2. Feedback Resistor Selection for Various Gain Settings and I<sub>CC</sub>'s

| Gain (V/V)           |     | I <sub>CC</sub> (mA) |    |   |  |  |  |  |
|----------------------|-----|----------------------|----|---|--|--|--|--|
|                      | 9   | 3.4                  | 1  |   |  |  |  |  |
| A <sub>V</sub> = +1  | 700 | 1k                   | 1k | Ω |  |  |  |  |
| A <sub>V</sub> = +2  | 700 | 1k                   | 1k | Ω |  |  |  |  |
| A <sub>V</sub> = −1  | 500 | 750                  | 1k | Ω |  |  |  |  |
| A <sub>V</sub> = −2  | 400 | 450                  | 1k | Ω |  |  |  |  |
| A <sub>V</sub> = +6  | 500 | 500                  | 1k | Ω |  |  |  |  |
| A <sub>V</sub> = −6  | 200 | 200                  | 1k | Ω |  |  |  |  |
| A <sub>V</sub> = +21 | 1k  | 1k                   | 1k | Ω |  |  |  |  |
| A <sub>V</sub> = −20 | 500 | 500                  | 1k | Ω |  |  |  |  |

For  $I_{CC} > 9mA$  at any closed loop gain setting, a good starting point for  $R_F$  would be the 9mA value stated in Table 2 above. This value could then be readjusted, if necessary, to achieve the desired response.

### PRINTED CIRCUIT LAYOUT & EVALUATION BOARDS

Generally, a good high frequency layout will keep power supply and ground traces away from the inverting input and output pins. Parasitic capacitances on these nodes to ground will cause frequency response peaking and possible circuit oscillations (see Application Note OA-15 for more information).

### PACKAGE OPTION ADDENDUM



w.ti.com 17-Nov-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing |   | Package Qty | Eco Plan                   | Lead/Ball Finish |                    | Samples          |
|------------------|--------|--------------|--------------------|---|-------------|----------------------------|------------------|--------------------|------------------|
|                  | (1)    |              | Drawing            |   |             | (2)                        |                  | (3)                | (Requires Login) |
| LMH6732MA        | ACTIVE | SOIC         | D                  | 8 | 95          | TBD                        | CU SNPB          | Level-1-235C-UNLIM |                  |
| LMH6732MA/NOPB   | ACTIVE | SOIC         | D                  | 8 | 95          | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |                  |
| LMH6732MAX       | ACTIVE | SOIC         | D                  | 8 | 2500        | TBD                        | CU SNPB          | Level-1-235C-UNLIM |                  |
| LMH6732MAX/NOPB  | ACTIVE | SOIC         | D                  | 8 | 2500        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |                  |
| LMH6732MF        | ACTIVE | SOT-23       | DBV                | 6 | 1000        | TBD                        | CU SNPB          | Level-1-260C-UNLIM |                  |
| LMH6732MF/NOPB   | ACTIVE | SOT-23       | DBV                | 6 | 1000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |                  |
| LMH6732MFX       | ACTIVE | SOT-23       | DBV                | 6 | 3000        | TBD                        | CU SNPB          | Level-1-260C-UNLIM |                  |
| LMH6732MFX/NOPB  | ACTIVE | SOT-23       | DBV                | 6 | 3000        | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM |                  |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.





17-Nov-2012

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Nov-2012

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMH6732MAX      | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMH6732MAX/NOPB | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LMH6732MF       | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMH6732MF/NOPB  | SOT-23          | DBV                | 6 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMH6732MFX      | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMH6732MFX/NOPB | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 17-Nov-2012



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LMH6732MAX      | SOIC         | D               | 8    | 2500 | 349.0       | 337.0      | 45.0        |
| LMH6732MAX/NOPB | SOIC         | D               | 8    | 2500 | 349.0       | 337.0      | 45.0        |
| LMH6732MF       | SOT-23       | DBV             | 6    | 1000 | 203.0       | 190.0      | 41.0        |
| LMH6732MF/NOPB  | SOT-23       | DBV             | 6    | 1000 | 203.0       | 190.0      | 41.0        |
| LMH6732MFX      | SOT-23       | DBV             | 6    | 3000 | 206.0       | 191.0      | 90.0        |
| LMH6732MFX/NOPB | SOT-23       | DBV             | 6    | 3000 | 206.0       | 191.0      | 90.0        |

# DBV (R-PDSO-G6)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



# D (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID www.ti-rfid.com

OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>