

www.ti.com

SNAS170D-MAY 2004-REVISED OCTOBER 2011

# LMX2310U/LMX2311U/LMX2312U/LMX2313U PLLatinum<sup>™</sup> Ultra Low Power Frequency Synthesizer for RF Personal Communications LMX2310U 2.5 GHz LMX2311U 2.0 GHz LMX2312U 1.2 GHz LMX2313U 600 MHz

OBSOLETE

Check for Samples: LMX2310U, LMX2311U, LMX2312U, LMX2313U

### FEATURES

- RF
- Operation up to 2.5 GHz
- 2.7V to 5.5V Operation
- Ultra Low Current Consumption
- Low Prescaler Values
  - LMX2310/1/2U 32/33 or 16/17
- LMX2313U 16/17 or 8/9
- Excellent Phase Noise
- Internal Balanced, Low Leakage Charge Pump
- Selectable Charge Pump Current Levels
- Selectable Fastlock Mode with Time-Out Counter
- Low Voltage MICROWIRE Interface (1.72V to V<sub>CC</sub>)
- Digital and Analog Lock Detect
- Small 20-pad TLGA Package

### APPLICATIONS

- Cellular DCS, PCS, WCDMA Telephone Systems
- Wireless Local Area Networks (WLAN)
- Global Positioning Systems (GPS)
- Other Wireless Communications Systems

### DESCRIPTION

The LMX2310/1/2/3U are high performance frequency synthesizers. The LMX2310/1/2U use a selectable, dual modulus 32/33 and 16/17 prescaler. The LMX2313U uses a selectable, dual modulus 16/17 and 8/9 prescaler. The device, when combined with a high quality reference oscillator and a voltage controlled oscillator, generates very stable, low noise local oscillator signals for up and down conversion in wireless communication devices.

Serial data is transferred into LMX2310/1/2/3U via a three-wire interface (Data, Enable, Clock) that can be directly interfaced with low voltage baseband processors. Supply voltage can range from 2.7V to 5.5V. LMX2310U features very low current consumption, typically 2.3 mA at 3.0V.

The LMX2310/1/2/3U are manufactured using National's 0.5µ ABiC V silicon BiCMOS process and is available in 20-pin TLGA packages.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PLLatinum is a trademark of Texas Instruments. Fastlock is a trademark of dcl\_owner. All other trademarks are the property of their respective owners.



www.ti.com

SNAS170D - MAY 2004 - REVISED OCTOBER 2011

#### Functional Block Diagram

#### Figure 1. Block Diagram



**Connection Diagram** 



Figure 2. 20-Pin TLGA Package Package Number NPJ0020A



#### OBSOLETE

### LMX2310U, LMX2311U, LMX2312U, LMX2313U

SNAS170D - MAY 2004 - REVISED OCTOBER 2011

www.ti.com

|            | PIN DESCRIPTIONS      |         |                                                                                                                                                                                                                                                                                    |                           |  |  |  |  |
|------------|-----------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|--|--|--|
| Pin Number | Pin Name              | //<br>0 | Description                                                                                                                                                                                                                                                                        | I/O Circuit Configuration |  |  |  |  |
| 1<br>2     | NC<br>CP <sub>o</sub> | 0       | No Connect.<br>Charge Pump output. For connection to a<br>loop filter for driving the voltage control input<br>of an external VCO.                                                                                                                                                 |                           |  |  |  |  |
| 3          | GND                   |         | Analog ground.                                                                                                                                                                                                                                                                     |                           |  |  |  |  |
| 4          | F <sub>IN</sub>       | Ι       | RF prescaler input. Small signal input from the VCO.                                                                                                                                                                                                                               | v <sub>cc</sub>           |  |  |  |  |
| 5          | F <sub>INB</sub>      | I       | RF prescaler complementary input. For<br>single ended operation, this pin should be<br>AC grounded. The LMX2310/1/2/3U can be<br>driven differentially when a bypass capacitor<br>is omitted.                                                                                      |                           |  |  |  |  |
| 6          | OSC <sub>IN</sub>     | 1       | Oscillator input. An input to a CMOS low<br>noise inverting buffer. The input can be<br>driven from an external CMOS or TTL logic<br>gate.                                                                                                                                         |                           |  |  |  |  |
| 7          | NC                    | -       | No Connect.                                                                                                                                                                                                                                                                        |                           |  |  |  |  |
| 8          | OSC <sub>OUT</sub>    | 0       | Oscillator output. The $OSC_{IN}$ low noise buffer<br>drives an independent oscillator buffer. Its<br>output is connected to the $OSC_{OUT}$ pin. It<br>can be used as a buffer to provide the<br>reference oscillator frequency to other<br>circuitry or as a crystal oscillator. |                           |  |  |  |  |
| 9          | FoLD                  | 0       | Multi-function CMOS output pin that provides multiplexed access to digital lock detect, open drain analog lock detect, as well as the outputs of the R and N counters. The FoLD pin is internally referenced to $V_{\mu C}$ .                                                      |                           |  |  |  |  |
| 10         | Clock                 | I       | High impedance CMOS Clock input. Data for the counters is clocked in on the rising edge, into the 22-bit shift register. The Clock is internally referenced to $V_{\mu C}$ .                                                                                                       |                           |  |  |  |  |
| 11         | NC                    | —       | No Connect.                                                                                                                                                                                                                                                                        |                           |  |  |  |  |

Submit Documentation Feedback 3



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### PIN DESCRIPTIONS (continued)

| Pin Number | Pin Name        | 1/<br>O | Description                                                                                                                                                                                                                                                                    | I/O Circuit Configuration |
|------------|-----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| 12         | Data            | I       | High impedance CMOS Data input. Serial Data is entered MSB first. The last two bits are the address for the target registers. The Data is internally referenced to $V_{\mu C}$ .                                                                                               | Data $\mathbf{P}_{\mu c}$ |
| 13         | LE              | I       | High impedance CMOS LE input. When Latch Enable goes HIGH, data stored in the 22-bit shift register is loaded into one the 3 control registers, based on the address field. The Latch Enable is internally referenced to $V_{\mu C}$ .                                         |                           |
| 14         | GND             | _       | Digital ground.                                                                                                                                                                                                                                                                |                           |
| 15         | CE              | Ι       | High impedance CMOS Chip Enable input. Provides logical power-down control of the device. Pull-up to $V_{\mu C}$ if unused. The Chip Enable is internally referenced to $V_{\mu C}$ .                                                                                          |                           |
| 16         | $V_{\mu C}$     | _       | Power supply for MICROWIRE circuitry. Must<br>be $\leq V_{CC}$ . Typically connected to same<br>supply level as microprocessor or baseband<br>controller to enable programming at low<br>voltages.                                                                             |                           |
| 17         | NC              | _       | No Connect.                                                                                                                                                                                                                                                                    |                           |
| 18         | V <sub>CC</sub> |         | Power supply voltage input. Input may range<br>from 2.7V to 5.5V. Bypass capacitors should<br>be placed as close as possible to this pin<br>and be connected directly to the ground<br>plane.                                                                                  |                           |
| 19         | FL              | 0       | Fastlock mode output. In Fastlock mode this<br>pin is at logic low. When not in Fastlock<br>mode, this pin is in TRI-STATE mode. This<br>pin can also be forced to TRI-STATE, forced<br>low or forced high by the programming of the<br>first two-bits of the Timeout Counter. |                           |
| 20         | V <sub>P</sub>  |         | Power supply for charge pump. Must be $\geq$ V <sub>CC</sub> .                                                                                                                                                                                                                 |                           |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

Copyright © 2004–2011, Texas Instruments Incorporated



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### Absolute Maximum Ratings<sup>(1)(2)(3)</sup>

| / Soorato maximani rtatingo                             |                                                                                                  |                                 |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------|
| Power Supply Voltage ( $V_{CC}$ , $V_P$ , $V_{\mu C}$ ) |                                                                                                  | -0.3V to +6.5V                  |
| Voltage on any pin with GND=0V                          | CP <sub>o</sub> , FL, F <sub>IN</sub> , OSC <sub>IN</sub> , OSC <sub>OUT</sub> (V <sub>i</sub> ) | -0.3V to V <sub>CC</sub> + 0.3V |
|                                                         | Data, Clock, LE, CE, FoLD (V <sub>i</sub> )                                                      | -0.3V to $V_{\mu C}$ + 0.3V     |
| Storage Temperature Range                               | (T <sub>S</sub> )                                                                                | −65°C to +150°C                 |
| Lead Temp. (solder 4 sec.)                              | (T <sub>1</sub> )                                                                                | +260°C                          |

(1) This device is a high performance RF integrated circuit with an ESD rating <2 kV. Handling and assembly of this device should only be done at ESD free workstations.

Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for (2) which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics. The ensured specifications apply only for the conditions listed.

If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and (3) specifications.

#### Recommended Operating Conditions (1)

|                                          |                    | Min             | Max             | Unit |
|------------------------------------------|--------------------|-----------------|-----------------|------|
|                                          | (V <sub>CC</sub> ) | 2.7             | 5.5             | V    |
| Power Supply Voltage                     | (V <sub>P</sub> )  | V <sub>CC</sub> | 5.5             | V    |
|                                          | (V <sub>µC</sub> ) | 1.72            | V <sub>CC</sub> | V    |
| Operating Temperature, (T <sub>A</sub> ) |                    | -40             | +85             | °C   |

Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for (1)which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications and conditions, see the Electrical Characteristics. The ensured specifications apply only for the conditions listed.

### **Electrical Characteristics**

 $V_{CC} = V_P = V_{UC} = 3.0V$ ,  $-40^{\circ}C < T_A < +85^{\circ}C$  unless specified otherwise.

| Symbol               | Parameter                       |            | Conditions <sup>(1)</sup>            | Min | Тур | Max   | Units |
|----------------------|---------------------------------|------------|--------------------------------------|-----|-----|-------|-------|
| lcc                  |                                 |            |                                      |     |     |       |       |
|                      |                                 |            | See <sup>(2)</sup>                   |     | 2.3 | 3.0   | mA    |
|                      |                                 | LMX2310U   | $V_{\rm CC} = 5.5 V^{(2)}$           |     |     | 3.4   | mA    |
|                      |                                 | LMX2311U   | See <sup>(2)</sup>                   |     | 2.0 | 2.7   | mA    |
|                      | Power Supply                    | LIVIAZSTTU | $V_{CC} = 5.5 V^{(2)}$               |     |     | 3.2   | mA    |
| сс                   | Current                         | LMX2312U   | See <sup>(2)</sup>                   |     | 1.4 | 2.0   | mA    |
|                      |                                 | LIVIAZSTZU | $V_{CC} = 5.5 V^{(2)}$               |     |     | 2.4   | mA    |
|                      |                                 | LMX2313U   | See <sup>(2)</sup>                   |     | 1.0 | 1.3   | mA    |
|                      |                                 | LIVIA23130 | $V_{CC} = 5.5 V^{(2)}$               |     |     | 1.6   | mA    |
| I <sub>CC-PWDN</sub> | Power-Down Cu                   | urrent     | Clock, Data and LE = GND<br>CE = GND |     | 1   | 10    | μA    |
| RF PRESCAL           | .ER                             |            | •                                    | •   | 1   | · · · |       |
|                      |                                 | LMX2310U   |                                      | 0.5 |     | 2.5   | GHz   |
| -                    | Operating                       | LMX2311U   |                                      | 0.5 |     | 2.0   | GHz   |
| F <sub>IN</sub>      | Frequency                       | LMX2312U   |                                      | 0.2 |     | 1.2   | GHz   |
|                      |                                 | LMX2313U   |                                      | 45  |     | 600   | MHz   |
| DE                   | Input Sonsitivity               |            | $2.7 \le V_{CC} \le 3.0 V^{(3)}$     | -15 |     | 0     | dBm   |
| PF <sub>IN</sub>     | Input Sensitivity, RF Prescaler |            | $3.0V < V_{CC} \le 5.5V^{(3)}$       | -10 |     | 0     | dBm   |
| PHASE DETE           | CTOR                            |            |                                      |     |     |       |       |
| Fφ                   | Phase Detector                  | Frequency  |                                      |     |     | 10    | MHz   |
| REFERENCE            | OSCILLATOR                      |            |                                      |     |     |       |       |

(1)

- Typical Conditions are at a  $T_A$  of 25°C. Icc current is measured with Clock, Data and LE pins connected to GND. OSCin and Fin pins are connected to Vcc. PWDN bit is (2) program to 0. Icc current is the current into Vcc pin.
- See FIN Sensitivity Test Setup Sensitivity Test Setup. (3)

Copyright © 2004–2011, Texas Instruments Incorporated

Submit Documentation Feedback 5



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### **Electrical Characteristics (continued)**

 $V_{CC} = V_P = V_{uC} = 3.0V$ ,  $-40^{\circ}C < T_A < +85^{\circ}C$  unless specified otherwise.

| Symbol                                               | Parameter                                          | Conditions <sup>(1)</sup>                                                                            | Min                   | Тур  | Max             | Units            |
|------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------------|------|-----------------|------------------|
| F <sub>OSC</sub>                                     | Operating Frequency,<br>Reference Oscillator Input |                                                                                                      | 2                     |      | 50              | MHz              |
| V <sub>OSCIN</sub>                                   | Input Sensitivity, Reference<br>Oscillator Input   | See <sup>(4)</sup>                                                                                   | 0.5                   |      | V <sub>CC</sub> | V <sub>P-P</sub> |
| I <sub>IH</sub>                                      | OSC <sub>IN</sub> Input Current                    | $V_{IH} = V_{CC} = 5.5V$                                                                             |                       |      | 100             | μA               |
| IIL                                                  | OSC <sub>IN</sub> Input Current                    | $V_{IL} = 0, V_{CC} = 5.5V$                                                                          | -100                  |      |                 | μA               |
| V <sub>OSCOUT</sub>                                  | OSC <sub>OUT</sub> Bias Level                      | OSC <sub>IN</sub> Open                                                                               |                       | 1.5  |                 | V                |
| D <sub>OSCout</sub>                                  | OSC <sub>OUT</sub> Duty Cycle                      | $OSC_{IN} = 20 \text{ MHz}, 0.5 \text{ V}_{P-P},$<br>$OSC_{IN} \text{ Duty Cycle} = 50\%$            |                       | 50   |                 | %                |
| V <sub>OSCOUT</sub>                                  | OSC <sub>OUT</sub> Level                           | OSC <sub>IN</sub> = 20 MHz, 0.5 V <sub>P-P</sub> ,<br>OSC <sub>OUT</sub> Load = 10 pF    10 k<br>Ohm |                       | 2.6  |                 | V <sub>P-P</sub> |
| V <sub>OH</sub>                                      | OSC <sub>OUT</sub> Output Voltage                  | I <sub>OH</sub> = -500 μA                                                                            | 2.6                   | 2.8  |                 | V                |
| V <sub>OL</sub>                                      | OSC <sub>OUT</sub> Output Voltage                  | I <sub>OL</sub> = 500 μA                                                                             |                       | 0.2  | 0.4             | V                |
| I <sub>ОН</sub>                                      | OSC <sub>OUT</sub> Output Current                  | V <sub>OH</sub> = 2.25 V                                                                             |                       | -1.1 |                 | mA               |
| I <sub>OL</sub>                                      | OSC <sub>OUT</sub> Output Current                  | V <sub>OL</sub> = 0.75 V                                                                             |                       | 1.1  |                 | mA               |
| CHARGE PUMP                                          | 5                                                  |                                                                                                      | ,                     | *    | · •             |                  |
| ICPo- <sub>source</sub>                              |                                                    | VCPo = Vp/2, <b>ICPo_4X</b> = 0                                                                      | 0.8                   | 1.0  | 1.2             | mA               |
| ICPo- <sub>sink</sub>                                | Charge Pump Output                                 | VCPo = Vp/2, <b>ICPo_4X</b> = 0                                                                      | -0.8                  | -1.0 | -1.2            | mA               |
| ICPo- <sub>source</sub>                              | Current <sup>(5)</sup>                             | VCPo = Vp/2, <b>ICPo_4X</b> = 1                                                                      | 3.2                   | 4.0  | 4.8             | mA               |
| ICPo- <sub>sink</sub>                                | _                                                  | VCPo = Vp/2, <b>ICPo_4X</b> = 1                                                                      | -3.2                  | -4.0 | -4.8            | mA               |
| ICPo- <sub>tri</sub>                                 | Charge Pump TRI-STATE<br>Current                   | $0.5V \le VCP_0 \le V_P - 0.5V$                                                                      | -2.5                  |      | 2.5             | nA               |
| ICPo- <sub>sink</sub> vs.<br>ICPo- <sub>source</sub> | CP Sink vs. Source Mismatch                        | VCPo = Vp/2<br>T <sub>A</sub> = 25°C <sup>(6)</sup>                                                  |                       | 3    | 10              | %                |
| ICPo vs VCPo                                         | CP Current vs. Voltage                             | $0.5V \le VCP_0 \le V_P - 0.5V$<br>$T_A = 25^{\circ}C^{(6)}$                                         |                       | 8    | 15              | %                |
| ICPo vs T <sub>A</sub>                               | CP Current vs. Temperature                         | $VCPo = Vp/2V^{(7)}$                                                                                 |                       | 8    |                 | %                |
| DIGITAL INTER                                        | FACE (Data, Clock, LE, CE)                         |                                                                                                      |                       |      |                 |                  |
| V <sub>IH</sub>                                      | High-level Input Voltage                           | $V_{\mu C} = 1.72V$ to 5.5V                                                                          | 0.8 V <sub>µC</sub>   |      |                 | V                |
| V <sub>IL</sub>                                      | Low-level Input Voltage                            | $V_{\mu C} = 1.72V$ to 5.5V                                                                          |                       |      | $0.2 V_{\mu C}$ | V                |
| I <sub>IH</sub>                                      | High-level Input Current                           | $V_{IH} = V_{\mu C} = 5.5 V$                                                                         | -1.0                  |      | 1.0             | μA               |
| IIL                                                  | Low-level Input Current                            | $V_{IL} = 0V, V_{\mu C} = 5.5V$                                                                      | -1.0                  |      | 1.0             | μA               |
| V <sub>OH</sub>                                      | High-level Output Voltage (Pin 7–FoLD)             | I <sub>OH</sub> = 500 μA                                                                             | V <sub>µC</sub> - 0.4 |      |                 | V                |
|                                                      | High-level Output Voltage (Pin 15–FL)              | I <sub>OH</sub> = −500 μA                                                                            | V <sub>CC</sub> - 0.4 |      |                 | V                |
| V <sub>OL</sub>                                      | Low-level Output Voltage                           | I <sub>OL</sub> = 1.0 mA <sup>(8)</sup>                                                              |                       | 0.1  | 0.4             | V                |
| MICROWIRE TI                                         | MING (Data, Clock, LE, CE)                         |                                                                                                      |                       |      |                 |                  |
| cs                                                   | Data to Clock Set Up Time                          | See <sup>(9)</sup>                                                                                   | 50                    |      |                 | ns               |
| t <sub>CH</sub>                                      | Data to Clock Hold Time                            | See <sup>(9)</sup>                                                                                   | 20                    |      |                 | ns               |
| смн                                                  | Clock Pulse Width High                             | See <sup>(9)</sup>                                                                                   | 50                    |      |                 | ns               |
| t <sub>CWL</sub>                                     | Clock Pulse Width Low                              | See <sup>(9)</sup>                                                                                   | 50                    |      |                 | ns               |
| t <sub>ES</sub>                                      | Clock to Load Enable Set Up<br>Time                | See <sup>(9)</sup>                                                                                   | 50                    |      |                 | ns               |

(4) See OSC<sub>IN</sub> Sensitivity Test Setup Sensitivity Test Setup.
(5) Charge Pump Magnitude is controlled by CPo\_4X bit [R18].

See Charge Pump Measurement Definitions for detail on how these measurements are made. Charge Pump Magnitude is controlled by CPo\_4X bit [R18]. (6)

(7)

Analog Lock Detect open drain output pin only can be pulled up to Vext that will not exceed 6.5V. (8)

See Serial Input Data Timing. (9)

6 Submit Documentation Feedback



www.ti.com

### LMX2310U, LMX2311U, LMX2312U, LMX2313U

SNAS170D-MAY 2004-REVISED OCTOBER 2011

### **Electrical Characteristics (continued)**

 $V_{CC} = V_P = V_{uC} = 3.0V$ ,  $-40^{\circ}C < T_A < +85^{\circ}C$  unless specified otherwise.

| Symbol             | Parameter                                  |                                                                                                                                                                                                                          |    | Тур  | Max | Units  |
|--------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|-----|--------|
| EW                 | Load Enable Pulse Width                    | See <sup>(9)</sup>                                                                                                                                                                                                       | 50 |      |     | ns     |
| PHASE NOISE        | CHARACTERISTICS                            | •                                                                                                                                                                                                                        |    |      |     |        |
| L <sub>N</sub> (f) | Normalized Single Side-Band<br>Phase Noise | $\begin{array}{l} F_{\phi} = 200 \ \text{kHz} \\ F_{OSC} = 10 \ \text{MHz} \\ V_{OSC} = 1.0 \ \text{V}_{PP} \\ \text{ICP}_{O} = 4 \ \text{mA} \\ T_{A} = 25^{\circ}\text{C}^{(10)} \end{array}$                          |    | -159 |     | dBc/Hz |
|                    |                                            | $ \begin{array}{l} LMX2310U \\ F_{IN} = 2450 \mbox{ MHz} \\ F_{\phi} = 200 \mbox{ kHz} \\ F_{OSC} = 10 \mbox{ MHz} \\ V_{OSC} = 1.0 \mbox{ V}_{PP} \\ ICP_{O} = 4 \mbox{ mA} \\ T_{A} = 25^{\circ}C^{(11)} \end{array} $ |    | -78  |     | dBc/Hz |
| 1.0                | Single Side-Band Phase                     |                                                                                                                                                                                                                          |    | -80  |     | dBc/Hz |
| L(I)               | (f) Single Side-Band Phase<br>Noise        | $\begin{array}{l} LMX2312U \\ F_{IN} = 902 \ MHz \\ F_{\phi} = 200 \ kHz \\ F_{OSC} = 10 \ MHz \\ V_{OSC} = 1.0 \ V_{PP} \\ ICP_{O} = 4 \ mA \\ T_{A} = 25^{\circ}C^{(11)} \end{array}$                                  |    | -85  |     | dBc/Hz |
|                    |                                            |                                                                                                                                                                                                                          |    | -85  |     | dBc/Hz |

(10) Normalized Single-Side Band Phase Noise is defined as:  $L_N(f) = L(f) - 20 \log (F_{IN}/F_{\phi})$ , where L(f) is defined as the Single Side-Band Phase Noise.

(11) Phase Noise is measured using a reference evaluation board with a loop bandwidth of approximately 12 kHz. The phase noise specification is the composite average of 3 measurements made at frequency offsets of 2.0 kHz, 2.5 kHz and 3.0 kHz.



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com



Submit Documentation Feedback

8

Copyright © 2004–2011, Texas Instruments Incorporated



www.ti.com

# LMX2310U, LMX2311U, LMX2312U, LMX2313U

SNAS170D-MAY 2004-REVISED OCTOBER 2011



### **Typical Performance Characteristics (continued)**

OBSOLETE



SNAS170D-MAY 2004-REVISED OCTOBER 2011





### OBSOLETE

### LMX2310U, LMX2311U, LMX2312U, LMX2313U

SNAS170D-MAY 2004-REVISED OCTOBER 2011





SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com





SNAS170D-MAY 2004-REVISED OCTOBER 2011



OBSOLETE



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com



0.001 L 0  $T_A = 85^{\circ}C$ 

20

Copyright © 2004–2011, Texas Instruments Incorporated

100

80

Product Folder Links: LMX2310U LMX2311U LMX2312U LMX2313U

40

 $T_A = 25°C$ 

F<sub>IN</sub> (MHz) Figure 19. 60



SNAS170D-MAY 2004-REVISED OCTOBER 2011



OBSOLETE



www.ti.com

SNAS170D - MAY 2004 - REVISED OCTOBER 2011

|                           |                                   | Typical Performance Characteristics (continued) |                             |                                   |                                             |                             |                                   |                                             |                             |                                   |                                             |                             |
|---------------------------|-----------------------------------|-------------------------------------------------|-----------------------------|-----------------------------------|---------------------------------------------|-----------------------------|-----------------------------------|---------------------------------------------|-----------------------------|-----------------------------------|---------------------------------------------|-----------------------------|
|                           |                                   |                                                 |                             |                                   | LMX23                                       | 1xUSLD O                    | SC <sub>IN</sub> IMPE             | DANCE                                       |                             |                                   |                                             |                             |
|                           |                                   | ١                                               | / <sub>CC</sub> = 3.0V      | (T <sub>A</sub> = 25°C            | ;)                                          |                             |                                   | ١                                           | / <sub>CC</sub> = 5.5V      | (T <sub>A</sub> = 25°C            | ;)                                          |                             |
|                           |                                   | SC <sub>IN</sub> BUFF                           |                             |                                   | C <sub>IN</sub> BUFF<br>RED-DOWN            |                             |                                   | SC <sub>IN</sub> BUFF<br>IAL OPER           |                             |                                   | SC <sub>IN</sub> BUFF<br>RED-DOWN           |                             |
| F <sub>OSC</sub><br>(MHz) | Real<br>ZOSC <sub>IN</sub><br>(Ω) | Imag-<br>inary<br>ZOSC <sub>IN</sub><br>(Ω)     | ZOSC <sub>IN</sub>  <br>(Ω) | Real<br>ZOSC <sub>IN</sub><br>(Ω) | lmag-<br>inary<br>ZOSC <sub>IN</sub><br>(Ω) | ZOSC <sub>IN</sub>  <br>(Ω) | Real<br>ZOSC <sub>IN</sub><br>(Ω) | Imag-<br>inary<br>ZOSC <sub>IN</sub><br>(Ω) | ZOSC <sub>IN</sub>  <br>(Ω) | Real<br>ZOSC <sub>IN</sub><br>(Ω) | Imag-<br>inary<br>ZOSC <sub>IN</sub><br>(Ω) | ZOSC <sub>IN</sub>  <br>(Ω) |
| 2                         | 12900                             | -1500                                           | 13000                       | 9000                              | -33000                                      | 34200                       | 10000                             | -7400                                       | 12400                       | 12000                             | -35000                                      | 37000                       |
| 4                         | 5200                              | -10900                                          | 12100                       | 2000                              | -20000                                      | 20100                       | 5500                              | -7800                                       | 9500                        | 12200                             | -21000                                      | 24300                       |
| 7                         | 2400                              | -7500                                           | 7900                        | 1100                              | -13000                                      | 13000                       | 2700                              | -5700                                       | 6300                        | 1300                              | -13000                                      | 13100                       |
| 10                        | 1350                              | -5400                                           | 5600                        | 410                               | -9500                                       | 9500                        | 1600                              | -4500                                       | 4800                        | 800                               | -9100                                       | 9100                        |
| 13                        | 920                               | -4300                                           | 4400                        | 350                               | -7000                                       | 7000                        | 1000                              | -3500                                       | 3600                        | 300                               | -7800                                       | 7800                        |
| 16                        | 820                               | -3600                                           | 3700                        | 450                               | -5900                                       | 5900                        | 800                               | -3900                                       | 4000                        | 400                               | -6000                                       | 6000                        |
| 19                        | 630                               | -3100                                           | 3200                        | 220                               | -5000                                       | 5000                        | 630                               | -2500                                       | 2600                        | 310                               | -5100                                       | 5100                        |
| 22                        | 570                               | -2600                                           | 2700                        | 200                               | -4300                                       | 4300                        | 540                               | -2100                                       | 2200                        | 280                               | -4400                                       | 4400                        |
| 25                        | 420                               | -2100                                           | 2100                        | 150                               | -3800                                       | 3800                        | 450                               | -1900                                       | 2000                        | 180                               | -3900                                       | 3900                        |
| 28                        | 440                               | -2000                                           | 2000                        | 140                               | -3400                                       | 3400                        | 400                               | -1700                                       | 1700                        | 140                               | -3500                                       | 3500                        |
| 31                        | 390                               | -1900                                           | 1900                        | 140                               | -3000                                       | 3000                        | 350                               | -1500                                       | 1500                        | 120                               | -3100                                       | 3100                        |
| 34                        | 360                               | -1800                                           | 1800                        | 80                                | -2700                                       | 2700                        | 330                               | -1400                                       | 1440                        | 110                               | -2900                                       | 2900                        |
| 37                        | 340                               | -1700                                           | 1700                        | 100                               | -2500                                       | 2500                        | 310                               | -1300                                       | 1340                        | 100                               | -2600                                       | 2600                        |
| 40                        | 330                               | -1500                                           | 1500                        | 100                               | -2400                                       | 2400                        | 300                               | -1200                                       | 1240                        | 120                               | -2400                                       | 2400                        |
| 43                        | 300                               | -1400                                           | 1400                        | 95                                | -2200                                       | 2200                        | 280                               | -1100                                       | 1140                        | 100                               | -2300                                       | 2300                        |
| 46                        | 290                               | -1400                                           | 1400                        | 80                                | -2100                                       | 2100                        | 270                               | -1000                                       | 1040                        | 90                                | -2100                                       | 2100                        |
| 49                        | 280                               | -1300                                           | 1300                        | 70                                | -1900                                       | 1900                        | 260                               | -1000                                       | 1030                        | 80                                | -2000                                       | 2000                        |
| 50                        | 280                               | -1300                                           | 1300                        | 70                                | -1900                                       | 1900                        | 260                               | -990                                        | 1020                        | 100                               | -2000                                       | 2000                        |





Marker 4 = 2.5 GHz





Copyright © 2004–2011, Texas Instruments Incorporated

#### OBSOLETE



### LMX2310U, LMX2311U, LMX2312U, LMX2313U

www.ti.com

SNAS170D-MAY 2004-REVISED OCTOBER 2011

|                          |                                 |                                          |                           |                                 | LMX2                                     | 31xUSLD                   | F <sub>IN</sub> IMPED           | ANCE                                     |                           |                                 |                                          |                           |  |
|--------------------------|---------------------------------|------------------------------------------|---------------------------|---------------------------------|------------------------------------------|---------------------------|---------------------------------|------------------------------------------|---------------------------|---------------------------------|------------------------------------------|---------------------------|--|
|                          |                                 | v                                        | <sub>CC</sub> = 3.0V      | (T <sub>A</sub> = 25°C          | C)                                       |                           |                                 | v                                        | / <sub>CC</sub> = 5.5V    | (T <sub>A</sub> = 25°C          | C)                                       |                           |  |
|                          | Р                               | F <sub>IN</sub><br>OWERED-U              | IP                        | PO                              | F <sub>IN</sub><br>POWERED-DOWN          |                           |                                 | F <sub>IN</sub><br>POWERED-UP            |                           |                                 | F <sub>IN</sub><br>POWERED-DOWN          |                           |  |
| F <sub>IN</sub><br>(MHz) | Real<br>ZF <sub>IN</sub><br>(Ω) | Imagina<br>ry<br>ZF <sub>IN</sub><br>(Ω) | ZF <sub>IN</sub>  <br>(Ω) | Real<br>ZF <sub>IN</sub><br>(Ω) | Imagina<br>ry<br>ZF <sub>IN</sub><br>(Ω) | ZF <sub>IN</sub>  <br>(Ω) | Real<br>ZF <sub>IN</sub><br>(Ω) | Imagina<br>ry<br>ZF <sub>IN</sub><br>(Ω) | ZF <sub>IN</sub>  <br>(Ω) | Real<br>ZF <sub>IN</sub><br>(Ω) | Imagina<br>ry<br>ZF <sub>IN</sub><br>(Ω) | ZF <sub>IN</sub>  <br>(Ω) |  |
| 100                      | 452                             | -325                                     | 557                       | 440                             | -337                                     | 554                       | 460                             | -325                                     | 563                       | 444                             | -333                                     | 555                       |  |
| 200                      | 305                             | -278                                     | 413                       | 300                             | -276                                     | 408                       | 313                             | -277                                     | 418                       | 312                             | -275                                     | 416                       |  |
| 300                      | 225                             | -243                                     | 331                       | 225                             | -242                                     | 330                       | 235                             | -244                                     | 339                       | 237                             | -244                                     | 340                       |  |
| 400                      | 180                             | -219                                     | 283                       | 179                             | -217                                     | 281                       | 190                             | -221                                     | 291                       | 189                             | -221                                     | 291                       |  |
| 500                      | 147                             | -197                                     | 246                       | 145                             | -195                                     | 243                       | 155                             | -200                                     | 253                       | 155                             | -200                                     | 253                       |  |
| 600                      | 120                             | -175                                     | 212                       | 118                             | -173                                     | 209                       | 127                             | -179                                     | 219                       | 126                             | -179                                     | 219                       |  |
| 700                      | 102                             | -158                                     | 188                       | 100                             | -156                                     | 185                       | 108                             | -162                                     | 195                       | 107                             | -161                                     | 193                       |  |
| 800                      | 88                              | -141                                     | 166                       | 86                              | -139                                     | 163                       | 94                              | -146                                     | 174                       | 91                              | -143                                     | 169                       |  |
| 900                      | 78                              | -126                                     | 148                       | 75                              | -123                                     | 144                       | 83                              | -131                                     | 155                       | 81                              | -129                                     | 152                       |  |
| 1000                     | 73                              | -117                                     | 138                       | 72                              | -113                                     | 134                       | 78                              | -118                                     | 141                       | 75                              | -116                                     | 138                       |  |
| 1100                     | 64                              | -109                                     | 126                       | 63                              | -106                                     | 123                       | 69                              | -112                                     | 132                       | 68                              | -111                                     | 130                       |  |
| 1200                     | 57                              | -98                                      | 113                       | 55                              | -95                                      | 110                       | 61                              | -102                                     | 119                       | 59                              | -100                                     | 116                       |  |
| 1300                     | 52                              | -90                                      | 104                       | 52                              | -86                                      | 100                       | 55                              | -95                                      | 110                       | 55                              | -91                                      | 106                       |  |
| 1400                     | 46                              | -84                                      | 96                        | 46                              | -83                                      | 95                        | 49                              | -88                                      | 101                       | 50                              | -87                                      | 100                       |  |
| 1500                     | 41                              | -75                                      | 85                        | 40                              | -73                                      | 83                        | 44                              | -79                                      | 90                        | 42                              | -78                                      | 89                        |  |
| 1600                     | 39                              | -69                                      | 79                        | 37                              | -66                                      | 76                        | 41                              | -73                                      | 84                        | 40                              | -70                                      | 81                        |  |
| 1700                     | 35                              | -61                                      | 70                        | 34                              | -59                                      | 68                        | 37                              | -65                                      | 75                        | 36                              | -63                                      | 73                        |  |
| 1800                     | 34                              | -55                                      | 65                        | 33                              | -52                                      | 62                        | 35                              | -58                                      | 68                        | 34                              | -56                                      | 66                        |  |
| 1900                     | 35                              | -50                                      | 61                        | 35                              | -47                                      | 59                        | 35                              | -52                                      | 63                        | 35                              | -50                                      | 61                        |  |
| 2000                     | 37                              | -50                                      | 62                        | 37                              | -48                                      | 61                        | 38                              | -50                                      | 63                        | 38                              | -48                                      | 61                        |  |
| 2100                     | 34                              | -52                                      | 62                        | 33                              | -51                                      | 61                        | 36                              | -52                                      | 63                        | 34                              | -51                                      | 61                        |  |
| 2200                     | 29                              | -50                                      | 58                        | 27                              | -48                                      | 55                        | 32                              | -51                                      | 60                        | 30                              | -50                                      | 58                        |  |
| 2300                     | 25                              | -48                                      | 54                        | 23                              | -45                                      | 51                        | 27                              | -50                                      | 57                        | 25                              | -48                                      | 54                        |  |
| 2400                     | 20                              | -44                                      | 48                        | 19                              | -42                                      | 46                        | 23                              | -47                                      | 52                        | 21                              | -44                                      | 49                        |  |
| 2500                     | 18                              | -41                                      | 45                        | 16                              | -38                                      | 41                        | 20                              | -43                                      | 47                        | 18                              | -41                                      | 45                        |  |



SNAS170D-MAY 2004-REVISED OCTOBER 2011

#### **Charge Pump Measurement Definitions**



 $\begin{aligned} I &= CP_0 \text{ sink current at VCP}_0 = V_P - \Delta V \\ I2 &= CP_0 \text{ sink current at VCP}_0 = V_P/2 \\ I3 &= CP_0 \text{ sink current at VCP}_0 = \Delta V \\ I4 &= CP_0 \text{ source current at VCP}_0 = V_P - \Delta V \\ I5 &= CP_0 \text{ source current at VCP}_0 = V_P/2 \\ I6 &= CP_0 \text{ source current at VCP}_0 = \Delta V \\ \Delta V &= 0.5V \end{aligned}$ 



$$ICP_{o} Vs VCP_{o} = \frac{\frac{1}{2}(|1| - |13|)}{\frac{1}{2}(|11| + |13|)} \times 100\%$$
$$= \frac{\frac{1}{2}(|14| - |16|)}{\frac{1}{2}(|14| + |16|)} \times 100\%$$

Figure 23. Charge Pump Output Current Sink Vs Charge Pump Output Current Source Mismatch

$$ICP_{o}$$
 SINK Vs  $ICP_{o}$  SOURCE =  $\frac{||2| - ||5|}{\frac{1}{2}(||2| + ||5|)} \times 100\%$ 

#### Figure 24. Charge Pump Output Current Magnitude Variation Vs Temperature

$$ICP_{o} Vs T_{A} = \frac{|I_{2}||_{T_{A}} - |I_{2}||_{T_{A}} - 25^{\circ}C}{|I_{2}||_{T_{A}} - 25^{\circ}C} \times 100\%$$
$$= \frac{|I_{5}||_{T_{A}} - |I_{5}||_{T_{A}} - 25^{\circ}C}{|I_{5}||_{T_{A}} - 25^{\circ}C} \times 100\%$$



SNAS170D-MAY 2004-REVISED OCTOBER 2011

#### www.ti.com

#### Serial Data Input Timing



#### Notes:

1. Data shifted into register on Clock rising edge.

2. Data is shifted in MSB first.

### **F**<sub>IN</sub> Sensitivity Test Setup



#### Notes:

1. LMX2310/1/2U Test Conditions: NA\_CNTR = 16, NB\_CNTR = 312, P = 1, FoLD2 = 1, FoLD1 = 1, FoLD0 = 0, PWDN = 0.

2. LMX2313U Test Conditions: NA\_CNTR = 0, NB\_CNTR = 625, P = 1, FoLD2 = 1, FoLD1 = 1, FoLD0 = 0, PWDN = 0.

3. Sensitivity limit is reached when the frequency error of the divided RF input is greater than or equal to 1 Hz.



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### OSC<sub>IN</sub> Sensitivity Test Setup



#### Notes:

1. Test Conditions: R\_CNTR = 1000, FoLD2 = 1, FoLD1 = 0, FoLD0 = 1, PWDN = 0.

2. Sensitivity limit is reached when the frequency error of the divided RF input is greater than or equal to 1 Hz.

#### **Functional Description**

The basic phase-lock-loop (PLL) configuration consists of a high-stability crystal reference oscillator, a frequency synthesizer such as the National Semiconductor LMX2310/1/2/3U, a voltage controlled oscillator (VCO), and a passive loop filter. The frequency synthesizer includes a phase detector, a current mode charge pump, as well as a programmable reference divider and feedback frequency divider. The VCO frequency is established by dividing the crystal reference signal down via the reference divider to obtain a frequency that sets the comparison frequency. This reference signal, f<sub>r</sub>, is then presented to the input of a phase/frequency detector and compared with another signal, f<sub>p</sub>, which was obtained by dividing the VCO frequency down by way of the feedback counter. The phase/frequency detector measures the phase error between the f<sub>r</sub> and f<sub>p</sub> signals and outputs control signals that are directly proportional to the phase error. The charge pump then pumps charge into or out of the loop filter based on the magnitude and direction of the phase error. The loop filter converts the charge into a stable control voltage for the VCO. The phase/frequency detector's function is to adjust the voltage presented to the VCO until the feedback signal's frequency and phase match that of the reference signal. When this "phase-locked" condition exists, the RF VCO frequency will be N times that of the comparison frequency, where N is the feedback divider ratio.





SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### **REFERENCE OSCILLATOR**

The reference oscillator frequency for the RF PLL is provided from the external source via the  $OSC_{in}$  pin. The low noise reference buffer circuit supports frequencies from 2 MHz to 50 MHz with a minimum input sensitivity of 0.5 V<sub>pp</sub>. The input can be driven from an external CMOS or TTL logic gate. The output of this buffer drives the R COUNTER. The output of the buffer also connects to an oscillator/buffer circuit. Its output connects to the  $OSC_{out}$  pin. The oscillator/buffer circuit can be used as a buffer to provide the reference frequency to other circuitry. It can also be used as an oscillator with a crystal/resonator with proper components connected between  $OSC_{in}$  and  $OSC_{out}$  pins to generate a reference frequency.

#### **REFERENCE DIVIDER (R COUNTER)**

The reference divider is comprised of a 15-bit CMOS binary counter that supports a continuous integer divide range from 2 to 32,767. The divide ratio should be chosen such that the maximum phase comparison frequency of 10 MHz is not exceeded. The reference divider circuit is clocked by the output of the reference buffer circuit. The output of the reference divider circuit feeds the reference input of the phase detector circuit. The frequency of the reference input to the phase detector (also referred to as the comparison frequency) is equal to reference oscillator frequency divided by the reference divider ratio. Refer to R\_CNTR[14:0] Reference Divider (R COUNTER) R[16:2] for details on programming the R COUNTER.

#### PRESCALERS

The LMX2310/1/2U contains a selectable, dual modulus 32/33 and 16/17 prescaler. The LMX2313U contains a selectable, dual modulus 16/17 and 8/9 prescaler.

| PLL<br>Input<br>Frequency | PLL<br>Part<br>Numbers | Allowable<br>Prescaler<br>Values |
|---------------------------|------------------------|----------------------------------|
| F <sub>IN</sub> > 1.2 GHz | LMX2310/1U             | 32/33                            |
| F <sub>IN</sub> ≤ 1.2 GHz | LMX2310/1/2U           | 16/17 or 32/33                   |
| F <sub>IN</sub> ≤ 600 MHz | LMX2313U               | 8/9 or 16/17                     |

The complimentary  $F_{IN}$  and  $F_{INB}$  input pins drive the input of a bipolar, differential-pair amplifier. The output of the bipolar, differential-pair amplifier drives a chain of ECL D-type flip-flops in a dual modulus configuration. The output of the prescaler is used to clock the subsequent programmable feedback divider. Refer to Section P Prescaler N[20] for details on programming the Prescaler Value.

#### FEEDBACK DIVIDER (N COUNTER)

The N COUNTER is clocked by the output of the prescaler. The N COUNTER is composed of a 13-bit programmable integer divider. The 5-bit swallow counter is part of the prescaler. Selecting a 32/33 prescaler provides a minimum continuous divider range from 992 to 262,143 while selecting a 16/17 prescaler value allows for continuous divider values from 240 to 131,071. In the LMX2313U, selecting a 8/9 prescaler provides a minimum continuous divider range from 56 to 65535.

| N = (P x NB_CNTR) +          | N = (P x NB_CNTR) + NA_CNTR                             |  |  |  |  |  |
|------------------------------|---------------------------------------------------------|--|--|--|--|--|
| $F_{IN} = N \times F_{\phi}$ |                                                         |  |  |  |  |  |
|                              | Definitions                                             |  |  |  |  |  |
| Fφ                           | F <sub>\u03c0</sub> Phase Detector Comparison Frequency |  |  |  |  |  |
| F <sub>IN</sub>              | RF Input Frequency                                      |  |  |  |  |  |
| Р                            | Prescaler Value                                         |  |  |  |  |  |
| NA_CNTR A Counter Value      |                                                         |  |  |  |  |  |
| NB_CNTR B Counter Value      |                                                         |  |  |  |  |  |



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### PHASE/FREQUENCY DETECTORS

The phase/frequency detector is driven from the N and R COUNTER outputs. The maximum frequency at the phase detector inputs is 10 MHz. The phase detector outputs control the charge pump. The polarity of the pump-up or pump-down control signals are programmed using the PD\_POL control bit, depending on whether the RF VCO tuning characteristics are positive or negative (see programming description in PD\_POL Phase Detector Polarity R[17]). The phase/frequency detector has a detection range of  $-2\pi$  to  $+2\pi$ .





The minimum width of the pump up and pump down current pulses occur at the CP<sub>o</sub> pin when the loop is phase-locked.

The diagram assumes that PD\_POL = 1

 $f_r$  is the phase comparator input from the R Divider

 $f_p$  is the phase comparator input from the N Divider

CP<sub>o</sub> is charge pump output

#### **CHARGE PUMP**

The charge pumps directs charge into or out of an external loop filter. The loop filter converts the charge into a stable control voltage which is applied to the tuning input of a VCO. The charge pump steers the VCO control voltage towards  $V_P$  during pump-up events and towards GND during pump-down events. When locked,  $CP_o$  is primarily in a TRI-STATE condition with small corrections occurring at the phase comparison rate. The charge pump output current magnitude can be selected as 1.0 mA or 4.0 mA by programming the ICPo\_4X bits. When TO\_CNTR[11:0] = 1, the charge pump output current magnitude is set to 4.0 mA. Refer to Section CPo\_4X Charge Pump Output Current R[18] and TO\_CNTR[11:0] Timeout Counter Table T[13:2] for details on programming the charge pump output current magnitude.

#### MICROWIRE SERIAL INTERFACE

The programmable register set is accessed through the MICROWIRE serial interface. The interface is comprised of three signal pins: CLOCK, DATA and LE (Latch Enable). The MICROWIRE circuitry is referenced to  $V_{\mu C}$ , which allows the circuitry to operate down to a 1.72V source. Serial data is clocked into a 22-bit shift register from DATA on the rising edge of CLOCK. The serial data is clocked in MSB first. The last two bits decode the internal register address. On the rising edge of LE, the data stored in the shift register is loaded into one of the three latches based on the address bits. The synthesizer can be programmed even in the power-down state. A complete programming description is in Programming Description.

#### **MULTI-FUNCTION OUTPUTS**

The LMX2310/1/2/3U FoLD output pin is a multi-function output that can be configured as an analog lock detect, a digital lock detect, and a monitor of the output of the reference divider and the feedback divider circuits. The FoLD output pin is referenced to the  $V_{\mu C}$  supply. The FoLD0, FoLD1 and FoLD2 bits are used to select the desired output function. A complete programming description of the FoLD output pin is in FoLD2,1,0 FoLD Output Truth Table T[14],R[21],R[20].



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### Analog Lock Detect

When programmed for analog lock detect, the analog lock detect status is available on the FoLD output pin. When the charge pump is inactive, the lock detect output goes to a high impedance in the open drain configuration and to a  $V_{\mu C}$  source in a push-pull configuration. It goes low when the charge pump is active during a comparison cycle. The analog lock detect status can be programmed in either an open drain or push-pull configuration. The push-pull output is referenced to  $V_{uC}$ .

#### Digital Lock Detect

When programmed for digital lock detect, the digital lock detect status is available on the FoLD pin. The digital lock detect filter compares the phase difference of the inputs from the phase detector to a RC generated delay of approximately 15 ns. To enter the locked state (LD = High), the phase error must be less than the 15 ns RC delay for 5 consecutive reference cycles. Once in lock, the RC delay is changed to approximately 30 ns. To exit the locked state, the phase error must be greater than the 30 ns RC delay. When a PLL is in power-down mode, the respective lock detect output is always low. A flow chart of the digital lock detect filter follows:





www.ti.com

SNAS170D-MAY 2004-REVISED OCTOBER 2011

#### Fastlock<sup>™</sup> OUTPUT

The FL pin can be used as the Fastlock<sup>TM</sup> output. The FL pin can also be programmed as constant low, constant high (referenced to  $V_{CC}$ ), or constant high impedance, selectable through the T register. When the device is configured in Fastlock<sup>TM</sup> mode, the charge pump current can be increased 4x while maintaining loop stability by synchronously switching a parallel loop filter resistor to ground with the FL pin, resulting in a ~2x increase in loop bandwidth. The loop bandwidth, the zero gain crossover point of the open loop gain, is effectively shifted up in frequency by a factor of the square root of 4 = 2 during Fastlock<sup>TM</sup> mode. For  $\omega' = 2 \omega$ , the phase margin during Fastlock<sup>TM</sup> also will remain constant. The user calculates the loop filter component values for the normal steady state considerations. The device configuration ensures that as long as a second resistor, equal to the primary resistor value, is wired in appropriately, the loop will lock faster without any additional stability considerations.

The PLL can be configured to be in either the Fastlock<sup>TM</sup> mode continuously or in the Fastlock mode that uses a timeout counter to switch it back to the normal mode. In the Fastlock mode the charge pump current is set to 4 mA and the FL pin is set low. If the user sets the PLL to be in the Fastlock mode continuously he can send the R register with CPo\_4X set low (R[18] = 0) and sets TO\_CNTR[11:0] to 1. The user can set the PLL to normal mode (1 mA mode and set the FL pin to TRI-STATE mode) by programming TO\_CNTR[11:0] to 0. If the user elects to use the timeout counter, he can program the timeout counter from 4 to 4095. The timeout counter will count down the programmed number of phase detector reference cycles. After the programmed number of phase detector reference cycles is reached, it will automatically set the charge pump current to the 1 mA mode and set the FL pin to TRI-STATE mode. A complete programming description is in TO\_CNTR[11:0] Timeout Counter Table T[13:2].

#### Power-Down

The LMX2310/1/2/3U are power controlled through logical control of the CE pin in conjunction with programming of the PDWN and CPo\_TRI bits. A truth table is provided that describes how the state of the CE pin, the PDWN bit and CPo\_TRI bit set the operating mode of the device. A complete programming description of Power-Down is provided in PWDN Power-Down N[21].

| CE | PWDN | CPo_TRI | Operating Mode            |
|----|------|---------|---------------------------|
| 0  | Х    | Х       | Power-down (Asynchronous) |
| 1  | 0    | 0       | Normal Operation          |
| 1  | 1    | 0       | Power-down (Synchronous)  |
| 1  | 1    | 1       | Power-down (Asynchronous) |

When the device enters the power-down mode, the oscillator buffer, RF prescaler, phase detector, and charge pump circuits are all disabled. The  $OSC_{IN}$ , CPo,  $F_{IN}$ ,  $F_{INB}$ , LD pins are all forced to a high impedance state. The reference divider and feedback divider circuits are disabled and held at the load point during power-down. When the device is programmed to normal operation, the oscillator buffer, RF prescaler, phase detector, and charge pump circuits are all powered on. The feedback divider and the reference divider are held at the load point. This allows the RF prescaler, feedback divider, reference oscillator, the reference divider and prescaler circuitry to reach proper bias levels. After a 1.5  $\mu$ s delay, the feedback and reference divider are enabled and they resume counting in "close" alignment (The maximum error is one prescaler cycle). The MICROWIRE control register remains active and capable of loading and latching in data while in the power-down mode.

The synchronous power-down function is gated by the charge pump. When the device is configured for synchronous power-down, the device will enter the power-down mode upon the completion of the next charge pump pulse event.

The asynchronous power-down function is NOT gated by the completion of a charge pump pulse event. When the device is configured for asynchronous power-down, the part will go into power-down mode immediately.

#### **Programming Description**

#### MICROWIRE INTERFACE

The MICROWIRE interface is comprised of a 22-bit shift register and three control registers. The shift register consists of a 20-bit DATA field and a 2-bit address (ADDR) field as shown below. Data is loaded into the shift register on the rising edges of the CLOCK signal MSB first. When Latch Enable transitions HIGH, data stored in the shift register is loaded into either the R, N or T register depending on the state of the ADDR bit. The DATA field assignments for the R, N and T registers are shown in Register Map.

24 Submit Documentation Feedback Copyright © 2004–2011, Texas Instruments Incorporated



www.ti.com

#### OBSOLETE

### LMX2310U, LMX2311U, LMX2312U, LMX2313U

SNAS170D-MAY 2004-REVISED OCTOBER 2011

| MSB |    | LSB     |
|-----|----|---------|
| DA  | ТА | ADDRESS |
| 21  | 2  | 0       |

| ADDR | Target Register |
|------|-----------------|
| 0    | R register      |
| 1    | N register      |
| 2    | T register      |

#### **Register Map**

| Reg       |            | I         | Most S                     | Signific  | ant Bit        | t  |                                   |  | SHIF | T REC            | SISTE | R BIT | LOCA | TION |   |   |  | Least | Signific | cant Bi | it | t |  |  |
|-----------|------------|-----------|----------------------------|-----------|----------------|----|-----------------------------------|--|------|------------------|-------|-------|------|------|---|---|--|-------|----------|---------|----|---|--|--|
| iste<br>r | 21         | 20        | 19                         | 18        | 17             | 16 | 15 14 13 12 11 10 9 8 7 6 5 4 3 2 |  |      |                  |       |       |      |      |   |   |  | 1     | 0        |         |    |   |  |  |
|           | Data Field |           |                            |           |                |    |                                   |  |      | Address<br>Field |       |       |      |      |   |   |  |       |          |         |    |   |  |  |
| R         | FoL<br>D1  | FoL<br>D0 | CPo<br>TRI                 | CP0<br>4x | PD_<br>PO<br>L |    | R_CNTR[14:0]                      |  |      |                  |       |       |      |      | 0 | 0 |  |       |          |         |    |   |  |  |
| Ν         | PW<br>DN   | Ρ         | P B_CNTR[12:0] A_CNTR[4:0] |           |                |    |                                   |  |      | 0                | 1     |       |      |      |   |   |  |       |          |         |    |   |  |  |
| т         | 0          | 0         | 0                          | 0         | 0              | 0  | 0 FoL<br>D2 TO_CNTR[11:0]         |  |      |                  |       |       |      | 1    | 0 |   |  |       |          |         |    |   |  |  |

#### **R REGISTER**

The R register contains the R\_CNTR control word and PD\_POL, CPo\_4X, CP\_TRI, FoLD0, FoLD1 control bits. The detailed descriptions and programming information for each control word is discussed in the following sections.

| Reg       | Most       | Most Significant Bit SHIFT REGISTER BIT LOCATION Least Significant Bit |                        |                      |                |    |                                                                                                                                                     |  |  |  |  |  |              |   |   |  |  |   |   |
|-----------|------------|------------------------------------------------------------------------|------------------------|----------------------|----------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--------------|---|---|--|--|---|---|
| iste<br>r | 21         | 20                                                                     | 19                     | 18                   | 17             | 16 | 3         15         14         13         12         11         10         9         8         7         6         5         4         3         2 |  |  |  |  |  |              |   |   |  |  | 1 | 0 |
|           | Data Field |                                                                        |                        |                      |                |    |                                                                                                                                                     |  |  |  |  |  | lress<br>eld |   |   |  |  |   |   |
| R         | FoL<br>D1  | FoL<br>D0                                                              | CP <sub>O</sub><br>TRI | $CP_0$<br>$\bar{4X}$ | PD_<br>PO<br>L |    | R_CNTR[14:0]                                                                                                                                        |  |  |  |  |  |              | 0 | 0 |  |  |   |   |

#### R\_CNTR[14:0] Reference Divider (R COUNTER) R[16:2]

The reference divider can be programmed to support divide ratios from 2 to 32,767. Divide ratios of less than 2 are prohibited.

| Divider Value |   | R_CNTR[14:0] |   |   |   |   |   |   |   |   |   |   |   |   |   |
|---------------|---|--------------|---|---|---|---|---|---|---|---|---|---|---|---|---|
| 2             | 0 | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 3             | 0 | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| •             | • | •            | • | • | • | • | • | • | • | • | • | • | • | • | • |
| 32,767        | 1 | 1            | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

#### PD\_POL Phase Detector Polarity R[17]

The PD\_POL control bit is used to set the polarity of the phase detector based on the VCO tuning characteristic.

| Control Bit | Register Location | Description             | Function                              |                                       |  |  |  |  |
|-------------|-------------------|-------------------------|---------------------------------------|---------------------------------------|--|--|--|--|
| Control Bit | Register Location | Description             | 0                                     | 1                                     |  |  |  |  |
| PD_POL      | R[17]             | Phase Detector Polarity | Negative VCO Tuning<br>Characteristic | Positive VCO Tuning<br>Characteristic |  |  |  |  |



www.ti.com

SNAS170D-MAY 2004-REVISED OCTOBER 2011

### Figure 26. VCO Characteristics



#### CPo\_4X Charge Pump Output Current R[18]

The CPo\_4X control bit allows the charge pump output current magnitude to be switched from 1 mA to 4 mA. This happens asynchronously or immediately with the change in CPo\_4X bit.

| Control Bit | Desister Leastion | Description                             | Function   |            |  |  |  |  |
|-------------|-------------------|-----------------------------------------|------------|------------|--|--|--|--|
| Control Bit | Register Location | Description                             | 0          | 1          |  |  |  |  |
| CPo_4X      | R[18]             | Charge Pump Output<br>Current Magnitude | 1X Current | 4X Current |  |  |  |  |

#### CPo\_TRI Charge Pump TRI-STATE R[19]

The CPo\_TRI control bit allows the charge pump to be switched between a normal operating mode and a high impedance output state. This happens asynchronously or immediately with the change in CPo\_TRI bit.

| Control Bit | Pagistar Lagation Description |                       | Fund                           | tion                                             |
|-------------|-------------------------------|-----------------------|--------------------------------|--------------------------------------------------|
| Control Bit | Register Location             | Description           | 0                              | 1                                                |
| CPo_TRI     | R[19]                         | Charge Pump TRI-STATE | Charge Pump Operates<br>Normal | Charge Pump Output in<br>High<br>Impedance State |

### FoLD2,1,0 FoLD Output Truth Table T[14],R[21],R[20]

The FoLD2, FoLD1 and FoLD0 are used to select which signal is routed to FoLD pin.

| T[14] | R[21] | R[20] | Fal D Output State                                        |
|-------|-------|-------|-----------------------------------------------------------|
| FoLD2 | FoLD1 | FoLD0 | FoLD Output State                                         |
| 0     | 0     | 0     | Disabled (TRI-STATE FoLD)                                 |
| 0     | 0     | 1     | Lock Detect—Analog (Push/Pull), Reference to $V_{\mu c}$  |
| 0     | 1     | 0     | Lock Detect—Analog (Open Drain)                           |
| 0     | 1     | 1     | Reset R and N Dividers and TRI-STATE Charge Pump          |
| 1     | 0     | 0     | Lock Detect—Digital (Push/Pull), Reference to $V_{\mu C}$ |
| 1     | 0     | 1     | R COUNTER Output (Push/Pull), Reference to $V_{\mu C}$    |
| 1     | 1     | 0     | N Counter Output (Push/Pull), Reference to $V_{\mu C}$    |
| 1     | 1     | 1     | Reserved (Do Not Use)                                     |

#### N REGISTER

The N register contains the PWDN (Power-Down), P (Prescaler), NA\_CNTR, and NB\_CNTR control words. The detailed descriptions and programming information for each control word is discussed in the following sections.

| Reg       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  | TION             | Least Significant Bit |   |   |  |  |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|------------------|-----------------------|---|---|--|--|--|--|--|--|
| iste<br>r | 21     20     19     18     17     16     15     14     13     12     11     10     9     8     7     6     5     4     3     2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |  |  |                  |                       | 1 | 0 |  |  |  |  |  |  |
|           | Data Field                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |  |  | Address<br>Field |                       |   |   |  |  |  |  |  |  |
| Ν         | PW         P         B_CNTR[12:0]         A_CNTR[4:0]         A_CNTR[4:0] |  |  |  |  |  |  |  |  |                  | 0                     | 1 |   |  |  |  |  |  |  |



SNAS170D-MAY 2004-REVISED OCTOBER 2011

www.ti.com

#### PWDN Power-Down N[21]

The PWDN control bit along with  $CP_{o}$ \_TRI control bit is used to power-down the PLL. The LMX2310/1/2/3U can be synchronous or asynchronous powered down by first setting the  $CP_{o}$ \_TRI bit and then setting the PWDN bit. To power up from the synchronous Power-Down mode, the  $CP_{o}$ \_TRI bit will have to be reset to 0.

| N[21] | R[19]                | Operating Made            |
|-------|----------------------|---------------------------|
| PWDN  | CP <sub>O</sub> _TRI | Operating Mode            |
| 0     | 0                    | Normal Operation          |
| 1     | 0                    | Power-down (Synchronous)  |
| 1     | 1                    | Power-down (Asynchronous) |

#### P Prescaler N[20]

The LMX2310/1/2/3U contains two dual modulus prescalers. The P control bit is used to set the prescaler value.

| N[20] | Prescaler Value<br>LMX2310/1/2U | Prescaler Value<br>LMX2313U |
|-------|---------------------------------|-----------------------------|
| 0     | 16/17                           | 8/9                         |
| 1     | 32/33                           | 16/17                       |

| PLL Input Frequency       | Allowable Prescaler Values |
|---------------------------|----------------------------|
| F <sub>IN</sub> > 1.2 GHz | 32/33                      |
| F <sub>IN</sub> ≤ 1.2 GHz | 16/17 or 32/33             |
| F <sub>IN</sub> ≤ 600 MHz | 8/9 or 16/17               |

#### B\_CNTR[12:0] B COUNTER N[19:7]

The NB\_CNTR control word is used to program the B counter. The B counter is a 13-bit binary counter used in the programmable feedback divider. The B counter can be programmed to values ranging from 3 to 8,191. See FEEDBACK DIVIDER (N COUNTER) for details on how the value of the B counter should be selected.

| Divider<br>Value | B_CNTR[12:0] |   |   |   |   |   |   |   |   |   |   |   |   |  |
|------------------|--------------|---|---|---|---|---|---|---|---|---|---|---|---|--|
| 3                | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |  |
| 4                | 0            | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |  |
| •                | •            | • | • | • | • | • | • | • | • | • | • | • | • |  |
| 8,191            | 1            | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |  |

#### A\_CNTR[4:0] A Counter N[6:2]

The NA\_CNTR control word is used to program the A counter. The A counter is a 5-bit swallow counter used in the programmable feedback divider. The A counter can be programmed to values ranging from 0 to 31. See FEEDBACK DIVIDER (N COUNTER) for details on how the value of the A counter should be selected.

| Divide Ratio | A_CNTR[4:0] |   |   |   |   |  |  |  |  |  |  |  |  |
|--------------|-------------|---|---|---|---|--|--|--|--|--|--|--|--|
| 0            | 0           | 0 | 0 | 0 | 0 |  |  |  |  |  |  |  |  |
| 1            | 0           | 0 | 0 | 0 | 1 |  |  |  |  |  |  |  |  |
| •            | •           | • | • | • | • |  |  |  |  |  |  |  |  |
| 31           | 1           | 1 | 1 | 1 | 1 |  |  |  |  |  |  |  |  |

#### T REGISTER

The T register contains the TO\_CNTR control word and FoLD2 control bit. The detailed descriptions and programming information for each control word is discussed in the following sections.

Copyright © 2004–2011, Texas Instruments Incorporated

#### OBSOLETE

### LMX2310U, LMX2311U, LMX2312U, LMX2313U

Product Folder Links: LMX2310U LMX2311U LMX2312U LMX2313U

28

SNAS170D - MAY 2004 - REVISED OCTOBER 2011

| Reg       |                                                     |                               |  |  |  |  |  |  |  | HIFT REGISTER BIT LOCATION |   |                  |  |  |  |  |  |  | Least Significant Bit |  |  |  |  |
|-----------|-----------------------------------------------------|-------------------------------|--|--|--|--|--|--|--|----------------------------|---|------------------|--|--|--|--|--|--|-----------------------|--|--|--|--|
| iste<br>r | 21 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 |                               |  |  |  |  |  |  |  |                            | 1 | 0                |  |  |  |  |  |  |                       |  |  |  |  |
|           | Data Field                                          |                               |  |  |  |  |  |  |  |                            |   | Address<br>Field |  |  |  |  |  |  |                       |  |  |  |  |
| Т         | 0                                                   | 0 0 0 0 0 0 FoL TO_CNTR[11:0] |  |  |  |  |  |  |  |                            | 1 | 0                |  |  |  |  |  |  |                       |  |  |  |  |

#### FoLD2 FoLD Output (P/O Output Truth Table) T[14]

See Section FoLD2,1,0 FoLD Output Truth Table T[14],R[21],R[20] for FoLD Output Truth Table details.

#### TO\_CNTR[11:0] **Timeout Counter Table** T[13:2]

When the Fastlock<sup>™</sup> Timeout counter (TO\_CNTR) is loaded with 0, Fastlock<sup>™</sup> is off, the FL pin will be in TRI-STATE mode, and the charge pump current will be the value specified by the Charge Pump Magnitude bit, R[18]. When the Timeout counter is loaded with 1, the FL pin is 0 (pulled low) and the charge pump current will be at the 4X state. When the Timeout counter is loaded with 2, the FL pin will again be set to 0 (pulled low), but the charge pump current will be controlled by R[18]. When the Timeout counter is loaded with 3, the FL pin is 1 (pulled high) with the charge pump current will be controlled by R[18]. When loaded with 4 through 4095, Fastlock<sup>™</sup> is active and will time-out after the specified number of phase detector events.

| Count                   | TO | TO_CNTR[11:0] |   |   |   |   |   |   |   |   |   |   | Notes                                                                     |  |  |  |
|-------------------------|----|---------------|---|---|---|---|---|---|---|---|---|---|---------------------------------------------------------------------------|--|--|--|
| FL Pin Forced TRI-STATE | 0  | 0             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | C <sub>P</sub> current controlled by R[18]                                |  |  |  |
| FL Pin Forced Low       | 0  | 0             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | C <sub>P</sub> = 4 mA (manual Fastlock <sup>™</sup> mode)                 |  |  |  |
| FL Pin Forced Low       | 0  | 0             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | C <sub>P</sub> current controlled by R[18]                                |  |  |  |
| FL Pin Forced High      | 0  | 0             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | C <sub>P</sub> current controlled by R[18]                                |  |  |  |
| Min Count (4)           | 0  | 0             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |                                                                           |  |  |  |
| •                       | •  | •             | • | • | • | • | • | • | • | • | • | • | C <sub>P</sub> Current set to 4 mA, switches to 1 mA when co<br>reaches 0 |  |  |  |
| Max Count (4095)        | 1  | 1             | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |                                                                           |  |  |  |

**Texas NSTRUMENTS** 

www.ti.com

## **MECHANICAL DATA**

# NPJ0020A





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated