

www.ti.com

# PLLatinum<sup>™</sup> Frequency Synthesizer for RF Personal Communications LMX2325 2.5 GHz LMX2320 2.0 GHz LMX2315 1.2 GHz

OBSOLETE

Check for Samples: LMX2315, LMX2320, LMX2325

# **FEATURES**

- RF Operation up to 2.5 GHz
- 2.7V to 5.5V Operation
- Low Current Consumption
- Dual Modulus Prescaler:
  - LMX2325: 32/33 or 64/65
  - LMX2320/LMX2315: 64/65 or 128/129
- Internal Balanced, Low Leakage Charge Pump
- Power Down Feature for Sleep Mode: I<sub>CC</sub> = 30 μA (typ) at V<sub>CC</sub> = 3V
- Small-Outline, Plastic, Surface Mount TSSOP, 0.173" Wide

# **APPLICATIONS**

- Cellular Telephone Systems
  - (GSM, IS-54, IS-95, (RCR-27)
- Portable Wireless Communications (DECT, PHS)
- CATV
- Other Wireless Communication Systems

# **Block Diagram**

### DESCRIPTION

The LMX2315/2320/2325's are high performance frequency synthesizers with integrated prescalers designed for RF operation up to 2.5 GHz. They are fabricated using TI's ABiC IV BiCMOS process.

A 64/65 or a 128/129 divide ratio can be selected for the LMX2315 and LMX2320 RF synthesizer at input frequencies of up to 1.2 GHz and 2.0 GHz, while 32/33 and 64/65 divide ratios are available in the 2.5 GHz LMX2325. Using a proprietary digital phase locked loop technique, the LMX2315/2320/2325's linear phase detector characteristics can generate very stable, low noise signals for controlling a local oscillator.

Serial data is transferred into the LMX2320 and the LMX2325 via a three line MICROWIRE interface (Data, Enable, Clock). Supply voltage can range from 2.7V to 5.5V. The LMX2315, LMX2320 and the LMX2325 feature very low current consumption, typically 6 mA, 10 mA and 11 mA respectively.

The LMX2315, LMX2320 and the LMX2325 are available in a TSSOP 20-pin surface mount plastic package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

Texas Instruments

www.ti.com

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

# **Connection Diagram**



# Figure 1. 20-Lead (0.173" Wide) Thin Shrink Small Outline Package (PW) LMX2315/LMX2320/LMX2325

#### **PIN DESCRIPTIONS**

| Pin No. | Pin Name           | I/O | Description                                                                                                                                                                                                                                                                                                      |
|---------|--------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | OSC <sub>IN</sub>  | I   | Oscillator input. A CMOS inverting gate input intended for connection to a crystal resonator for operation as an oscillator. The input has a $V_{CC}/2$ input threshold and can be driven from an external CMOS or TTL logic gate. May also be used as a buffer for an externally provided reference oscillator. |
| 3       | OSC <sub>OUT</sub> | 0   | Oscillator output.                                                                                                                                                                                                                                                                                               |
| 4       | V <sub>P</sub>     |     | Power supply for charge pump. Must be $\geq V_{CC}$ .                                                                                                                                                                                                                                                            |
| 5       | V <sub>CC</sub>    |     | Power supply voltage input. Input may range from 2.7V to 5.5V. Bypass capacitors should be placed as close as possible to this pin and be connected directly to the ground plane.                                                                                                                                |
| 6       | Do                 | 0   | Internal charge pump output. For connection to a loop filter for driving the input of an external VCO.                                                                                                                                                                                                           |
| 7       | GND                |     | Ground.                                                                                                                                                                                                                                                                                                          |
| 8       | LD                 | 0   | Lock detect. Output provided to indicate when the VCO frequency is in "lock". When the loop is locked, the pin's output is HIGH with narrow low pulses.                                                                                                                                                          |
| 10      | f <sub>IN</sub>    | Ι   | Prescaler input. Small signal input from the VCO.                                                                                                                                                                                                                                                                |
| 11      | CLOCK              | I   | High impedance CMOS Clock input. Data is clocked in on the rising edge, into the various counters and registers.                                                                                                                                                                                                 |
| 13      | DATA               | Ι   | Binary serial data input. Data entered MSB first. LSB is control bit. High impedance CMOS input.                                                                                                                                                                                                                 |
| 14      | LE                 | I   | Load enable input (with internal pull-up resistor). When LE transitions HIGH, data stored in the shift registers is loaded into the appropriate latch (control bit dependent). Clock must be low when LE toggles high or low. See Serial Data Input Timing Diagram.                                              |
| 15      | FC                 | I   | Phase control select (with internal pull-up resistor). When FC is LOW, the polarity of the phase comparator and charge pump combination is reversed.                                                                                                                                                             |
| 16      | BISW               | 0   | Analog switch output. When LE is HIGH, the analog switch is ON, routing the internal charge pump output through BISW (as well as through $D_0$ ).                                                                                                                                                                |
| 17      | f <sub>OUT</sub>   | 0   | Monitor pin of phase comparator input. CMOS output.                                                                                                                                                                                                                                                              |
| 18      | φ <sub>p</sub>     | 0   | Output for external charge pump. $\phi_p$ is an open drain N-channel transistor and requires a pull-up resistor.                                                                                                                                                                                                 |
| 19      | PWDN               | I   | Power Down (with internal pull-up resistor).                                                                                                                                                                                                                                                                     |
|         |                    |     | PWDN = HIGH for normal operation.                                                                                                                                                                                                                                                                                |
|         |                    |     | PWDN = LOW for power saving.                                                                                                                                                                                                                                                                                     |
|         |                    |     | Power down function is gated by the return of the charge pump to a TRI-STATE condition.                                                                                                                                                                                                                          |
| 20      | φr                 | 0   | Output for external charge pump. $\phi_r$ is a CMOS logic output.                                                                                                                                                                                                                                                |
| 2,9,12  | NC                 |     | No connect.                                                                                                                                                                                                                                                                                                      |



SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

### Functional Block Diagram



The prescalar for the LMX2315 and LMX2320 is either 64/65 or 128/129, while the prescalar for the LMX2325 is 32/33 or 64/65.

The power down function is gated by the charge pump to prevent unwanted frequency jumps. Once the power down pin is brought low the part will go into power down mode when the charge pump reaches a TRI-STATE condition.



SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

www.ti.com

These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### Absolute Maximum Ratings (1)(2)(3)

| Power Supply Voltage                                |                 |
|-----------------------------------------------------|-----------------|
| V <sub>CC</sub>                                     | -0.3V to +6.5V  |
| V <sub>P</sub>                                      | -0.3V to +6.5V  |
| Voltage on Any Pin with $GND = 0V (V_1)$            | -0.3V to +6.5V  |
| Storage Temperature Range (T <sub>S</sub> )         | −65°C to +150°C |
| Lead Temperature (T <sub>L</sub> ) (solder, 4 sec.) | +260°C          |

(1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications and test conditions, see the Electrical Characteristics. The ensured specifications apply only for the test conditions listed.

(2) This device is a high performance RF integrated circuit with an ESD rating < 2 kV and is ESD sensitive. Handling and assembly of this device should be done at ESD workstations.</p>

(3) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

# **Recommended Operating Conditions**

| Power Supply Voltage                    |                          |
|-----------------------------------------|--------------------------|
| V <sub>CC</sub>                         | 2.7V to 5.5V             |
| V <sub>P</sub>                          | V <sub>CC</sub> to +5.5V |
| Operating Temperature (T <sub>A</sub> ) | -40°C to +85°C           |

# **Electrical Characteristics**

LMX2325 and LMX2320 V<sub>CC</sub> = V<sub>P</sub> = 3.0V; LMX2315 V<sub>CC</sub> = V<sub>P</sub> = 5.0V;  $-40^{\circ}$ C < T<sub>A</sub> < 85°C, except as specified

| Symbol               | Parameter                              |         | Conditions                   | Min                    | Ту<br>р | Max                    | Units           |
|----------------------|----------------------------------------|---------|------------------------------|------------------------|---------|------------------------|-----------------|
| I <sub>CC</sub>      | Power Supply Current                   | LMX2315 | $V_{CC} = 3.0V$              |                        | 6.0     | 8.0                    | mA              |
|                      |                                        |         | $V_{CC} = 5.0V$              |                        | 6.5     | 8.5                    | mA              |
|                      |                                        | LMX2320 | $V_{CC} = 3.0V$              |                        | 10      | 13.5                   | mA              |
|                      |                                        | LMX2325 | $V_{CC} = 3.0V$              |                        | 11      | 15                     | mA              |
| I <sub>CC-PWDN</sub> | Power Down Current                     |         | $V_{CC} = 3.0V$              |                        | 30      | 180                    | μA              |
|                      |                                        |         | $V_{CC} = 5.0V$              |                        | 60      | 350                    | μA              |
| f <sub>IN</sub>      | Maximum Operating Frequency            | LMX2315 |                              |                        |         | 1.2                    | GHz             |
|                      |                                        | LMX2320 |                              |                        |         | 2.0                    |                 |
|                      |                                        | LMX2325 |                              | 1.2                    |         | 2.5                    |                 |
| f <sub>OSC</sub>     | Oscillator Frequency                   |         |                              | 5                      |         | 20                     | MHz             |
|                      |                                        |         | No Load on OSCout            | 5                      |         | 40                     | MHz             |
| f <sub>φ</sub>       | Phase Detector Frequency               |         |                              | 10                     |         |                        | MHz             |
| Pf <sub>IN</sub>     | Input Sensitivity                      |         | $V_{CC} = 2.7V$ to 3.3V      | -15                    |         | +6                     | dBm             |
|                      |                                        |         | $V_{CC} = 3.3V$ to 5.5V      | -10                    |         | +6                     |                 |
| V <sub>OSC</sub>     | Oscillator Sensitivity                 |         | OSC <sub>IN</sub>            | 0.5                    |         |                        | V <sub>PP</sub> |
| V <sub>IH</sub>      | High-Level Input Voltage               |         | (1)                          | 0.7<br>V <sub>CC</sub> |         |                        | V               |
| V <sub>IL</sub>      | Low-Level Input Voltage                |         | (1)                          |                        |         | 0.3<br>V <sub>CC</sub> | V               |
| I <sub>IH</sub>      | High-Level Input Current (Clock, Data) |         | $V_{IH} = V_{CC} = 5.5V$     | -1.0                   |         | 1.0                    | μA              |
| I <sub>IL</sub>      | Low-Level Input Current (Clock, Data)  |         | $V_{IL} = 0V, V_{CC} = 5.5V$ | -1.0                   |         | 1.0                    | μA              |
| I <sub>IH</sub>      | Oscillator Input Current               |         | $V_{IH} = V_{CC} = 5.5V$     |                        |         | 100                    | μA              |
| IIL                  |                                        |         | $V_{IL} = 0V, V_{CC} = 5.5V$ | -100                   |         |                        | μA              |

(1) Except f<sub>IN</sub> and OSC<sub>IN</sub>

4 Submit Documentation Feedback



SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

www.ti.com

### **Electrical Characteristics (continued)**

LMX2325 and LMX2320 V<sub>CC</sub> = V<sub>P</sub> = 3.0V; LMX2315 V<sub>CC</sub> = V<sub>P</sub> = 5.0V;  $-40^{\circ}$ C < T<sub>A</sub> < 85°C, except as specified

| Symbol                                            | Parameter                                                                       | Conditions                                                     | Min                      | Ту<br>р  | Max | Units |
|---------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------|----------|-----|-------|
| I <sub>IH</sub>                                   | High-Level Input Current (LE, FC)                                               | $V_{IH} = V_{CC} = 5.5V$                                       | -1.0                     |          | 1.0 | μA    |
| IIL                                               | Low-Level Input Current (LE, FC)                                                | $V_{IL} = 0V, V_{CC} = 5.5V$                                   | -100                     |          | 1.0 | μΑ    |
| I <sub>Do-source</sub>                            | Charge Pump Output Current                                                      | $V_{CC} = V_{P} = 3.0V, V_{Do} = V_{P}/2$                      |                          | -2.<br>5 |     | mA    |
| I <sub>Do-sink</sub>                              |                                                                                 | $V_{CC} = V_{P} = 3.0V, V_{Do} = V_{P}/2$                      |                          | 2.5      |     | mA    |
| I <sub>Do-source</sub>                            | Charge Pump Output Current                                                      | $V_{CC} = V_{P} = 5.0V, V_{Do} = V_{P}/2$                      |                          | -5.<br>0 |     | mA    |
| I <sub>Do-sink</sub>                              |                                                                                 | $V_{CC} = V_{P} = 5.0V, V_{Do} = V_{P}/2$                      |                          | 5.0      |     | mA    |
| I <sub>Do-Tri</sub>                               | Charge Pump TRI-STATE Current                                                   | $0.5 V \leq V_Do \leq V_P - 0.5 V T = 85^\circ C$              | -2.5                     |          | 2.5 | nA    |
| $I_{Do}$ vs $V_{Do}$                              | Charge Pump Output Current<br>Magnitude Variation vs Voltage <sup>(2)</sup>     | $0.5V \le V_{Do} \le V_P - 0.5V T = 25^{\circ}C$               |                          |          | 15  | %     |
| I <sub>Do-sink</sub> vs<br>I <sub>Do-source</sub> | Charge Pump Output Current<br>Sink vs Source Mismatch <sup>(2)</sup>            | $V_{Do} = V_P/2 T = 25^{\circ}C$                               |                          |          | 10  | %     |
| I <sub>Do</sub> vs T                              | Charge Pump Output Current<br>Magnitude Variation vs Temperature <sup>(2)</sup> | $-40^{\circ}$ C < T < 85°C V <sub>Do</sub> = V <sub>P</sub> /2 |                          | 10       |     | %     |
| V <sub>OH</sub>                                   | High-Level Output Voltage                                                       | $I_{OH} = -1.0 \text{ mA}^{(3)}$                               | V <sub>CC</sub> -<br>0.8 |          |     | V     |
| V <sub>OL</sub>                                   | Low-Level Output Voltage                                                        | $I_{OL} = 1.0 \text{ mA}^{(3)}$                                |                          |          | 0.4 | V     |
| V <sub>OH</sub>                                   | High-Level Output Voltage (OSC <sub>OUT</sub> )                                 | I <sub>OH</sub> = −200 μA                                      | V <sub>CC</sub> -<br>0.8 |          |     | V     |
| V <sub>OL</sub>                                   | Low-Level Output Voltage (OSC <sub>OUT</sub> )                                  | I <sub>OL</sub> = 200 μA                                       |                          |          | 0.4 | V     |
| I <sub>OL</sub>                                   | Open Drain Output Current (φ <sub>p</sub> )                                     | $V_{CC} = 5.0V, V_{OL} = 0.4V$                                 | 1.0                      |          |     | mA    |
| I <sub>OH</sub>                                   | Open Drain Output Current (φ <sub>p</sub> )                                     | V <sub>OH</sub> = 5.5V                                         |                          |          | 100 | μA    |
| R <sub>ON</sub>                                   | Analog Switch ON Resistance (2315)                                              |                                                                |                          | 100      |     | Ω     |
| t <sub>CS</sub>                                   | Data to Clock Set Up Time                                                       | See SERIAL DATA INPUT<br>TIMING                                | 50                       |          |     | ns    |
| t <sub>CH</sub>                                   | Data to Clock Hold Time                                                         | See SERIAL DATA INPUT<br>TIMING                                | 10                       |          |     | ns    |
| t <sub>CWH</sub>                                  | Clock Pulse Width High                                                          | See SERIAL DATA INPUT<br>TIMING                                | 50                       |          |     | ns    |
| t <sub>CWL</sub>                                  | Clock Pulse Width Low                                                           | See SERIAL DATA INPUT<br>TIMING                                | 50                       |          |     | ns    |
| t <sub>ES</sub>                                   | Clock to Enable Set Up Time                                                     | See SERIAL DATA INPUT<br>TIMING                                | 50                       |          |     | ns    |
| t <sub>EW</sub>                                   | Enable Pulse Width                                                              | See SERIAL DATA INPUT<br>TIMING                                | 50                       |          |     | ns    |

(2) See related equations in Charge Pump Current Specification Definitions

(3) Except OSC<sub>OUT</sub>

TEXAS INSTRUMENTS

#### SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

www.ti.com



6

Copyright © 1996–2013, Texas Instruments Incorporated



SNAS101E - SEPTEMBER 1996-REVISED MARCH 2013



#### SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013



Figure 17.

8



OBSOLETE

# LMX2315, LMX2320, LMX2325

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013



Marker 2 = 900 MHz, Real = 36, Imag. = -193 Marker 3 = 1 GHz, Real = 35, Imag. = -172 Marker 4 = 1,500 MHz, Real = 30, Imag. = -106 Figure 18.





SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013



D<sub>O</sub> Voltage

I1 = CP sink current at  $V_{Do} = V_P - \Delta V$ 

I2 = CP sink current at  $V_{Do} = V_P/2$ 

I3 = CP sink current at  $V_{Do} = \Delta V$ 

I4 = CP source current at  $V_{Do} = V_P - \Delta V$ 

I5 = CP source current at  $V_{Do} = V_P/2$ 

I6 = CP source current at  $V_{Do} = \Delta V$ 

 $\Delta V$  = Voltage offset from positive and negative rails. Dependent on VCO tuning range relative to V<sub>CC</sub> and ground. Typical values are between 0.5V and 1.0V.

1. I<sub>Do</sub> vs V<sub>Do</sub> = Charge Pump Output Current magnitude variation vs Voltage =

 $[\frac{1}{2} * ||1| - ||3|]/[\frac{1}{2} * {||1| + ||3|}] * 100\%$  and  $[\frac{1}{2} * ||4| - ||6|]/[\frac{1}{2} * {||4| + ||6|}] * 100\%$ 2.  $I_{Do-sink}$  vs  $I_{Do-source}$  = Charge Pump Output Current Sink vs Source Mismatch = [||2| - ||5|]/[½ \* {||2| + ||5|}] \* 100%

3. I<sub>Do</sub> vs T<sub>A</sub> = Charge Pump Output Current magnitude variation vs Temperature = [||2 @ temp| - ||2 @ 25°C|]/||2 @ 25°C| \* 100% and [||5 @ temp| - ||5 @ 25°C|]/||5 @ 25°C| \* 100%

4. Kφ = Phase detector/charge pump gain constant =

1/2 \* {||2| + ||5|}

#### Figure 20.

Copyright © 1996–2013, Texas Instruments Incorporated



SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

# **RF Sensitivity Test Block Diagram**



N = 10,000 R = 50 P = 64

Sensitivity limit is reached when the error of the divided RF output, f<sub>OUT</sub>, is greater than or equal to 1 Hz.

Figure 21.

OBSOLETE

TEXAS INSTRUMENTS

SNAS101E – SEPTEMBER 1996 – REVISED MARCH 2013

www.ti.com

### FUNCTIONAL DESCRIPTION

The simplified block diagram, Figure 22, below shows the 19-bit data register, the 14-bit R Counter and the S Latch, and the 18-bit N Counter (intermediate latches are not shown). The data stream is clocked (on the rising edge) into the DATA input, MSB first. If the Control Bit (last bit input) is HIGH, the DATA is transferred into the R Counter (programmable reference divider) and the S Latch (prescaler select: LMX2315 and LMX2320: 64/65 or 128/129; LMX2325 32/33 or 64/65). If the Control Bit (LSB) is LOW, the DATA is transferred into the N Counter (programmable divider).



i igule 22.

### PROGRAMMABLE REFERENCE DIVIDER (R COUNTER) AND PRESCALER SELECT (S LATCH)

If the Control Bit (last bit shifted into the Data Register) is HIGH, data is transferred from the 19-bit shift register into a 14-bit latch (which sets the 14-bit R Counter) and the 1-bit S Latch (S15, which sets the prescaler: 64/65 or 128/129 for the LMX2315/20 or 32/33 or 64/65 for the LMX2325). Serial data format is shown below.

| Control bit (LSB) |        |        |        |        |        |        | Divide ratio of prescaler control bit (MSB) |        |   |         |         |         |          |          |         |
|-------------------|--------|--------|--------|--------|--------|--------|---------------------------------------------|--------|---|---------|---------|---------|----------|----------|---------|
| C                 | S<br>1 | S<br>2 | S<br>3 | S<br>4 | S<br>5 | S<br>6 | S<br>7                                      | S<br>8 | S | S<br>10 | S<br>11 | S<br>12 | S<br>1 3 | S<br>1.4 | S<br>15 |
|                   |        | 2      | J      | 4      | 5      | 0      | /                                           | U      | 3 | 10      |         | 12      | 15       | 14       | 15      |

------ Divide ratio of the programmable reference divider ------

# 14-BIT PROGRAMMABLE REFERENCE DIVIDER RATIO<sup>(1)</sup>

| Divide<br>Ratio<br>R | S<br>14 | S<br>13 | S<br>12 | S<br>11 | S<br>10 | S<br>9 | S<br>8 | S<br>7 | S<br>6 | S<br>5 | S<br>4 | S<br>3 | S<br>2 | S<br>1 |
|----------------------|---------|---------|---------|---------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| 3                    | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 1      |
| 4                    | 0       | 0       | 0       | 0       | 0       | 0      | 0      | 0      | 0      | 0      | 0      | 1      | 0      | 0      |
| •                    | •       | •       | •       | •       | •       | •      | •      | •      | •      | •      | •      | •      | •      | •      |
| 16383                | 1       | 1       | 1       | 1       | 1       | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

(1) Divide ratios less than 3 are prohibited.

Divide ratio: 3 to 16383

S1 to S14: These bits select the divide ratio of the programmable reference divider.

C: Control bit (set to HIGH level to load R counter and S Latch)

Data is shifted in MSB first.

| Prescaler Sele | S       |    |  |  |
|----------------|---------|----|--|--|
| LMX2315/20     | LMX2325 | 15 |  |  |
| 128/129        | 64/65   | 0  |  |  |
| 64/65          | 32/33   | 1  |  |  |



SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

### **PROGRAMMABLE DIVIDER (N COUNTER)**

The N counter consists of the 7-bit swallow counter (A counter) and the 11-bit programmable counter (B counter). If the Control Bit (last bit shifted into the Data Register) is LOW, data is transferred from the 19-bit shift register into a 7-bit latch (which sets the 7-bit Swallow (A) Counter) and an 11-bit latch (which sets the 11-bit programmable (B) Counter). Serial data format is shown below.



Note: S8 to S18: Programmable counter divide ratio control bits (3 to 2047)

# 7-BIT SWALLOW COUNTER DIVIDE RATIO (A COUNTER)<sup>(1)</sup>

| Divide<br>Ratio<br>A | S<br>7 | S<br>6 | S<br>5 | S<br>4 | S<br>3 | S<br>2 | S<br>1 |
|----------------------|--------|--------|--------|--------|--------|--------|--------|
| 0                    | 0      | 0      | 0      | 0      | 0      | 0      | 0      |
| 1                    | 0      | 0      | 0      | 0      | 0      | 0      | 1      |
| •                    | •      | •      | •      | •      | •      | •      | •      |
| 127                  | 1      | 1      | 1      | 1      | 1      | 1      | 1      |

(1) Divide ratio: 0 to 127

B≥A

# 11-BIT PROGRAMMABLE COUNTER DIVIDE RATIO (B COUNTER)<sup>(1)</sup>

| Divide<br>Ratio<br>B | S<br>18 | S<br>17 | S<br>16 | S<br>15 | S<br>14 | S<br>13 | S<br>12 | S<br>11 | S<br>10 | S<br>9 | S<br>8 |
|----------------------|---------|---------|---------|---------|---------|---------|---------|---------|---------|--------|--------|
| 3                    | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 1      | 1      |
| 4                    | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 1       | 0      | 0      |
| •                    | •       | •       | •       | •       | •       | •       | •       | •       | •       | •      | •      |
| 2047                 | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1       | 1      | 1      |

(1) Divide ratio: 3 to 2047 (Divide ratios less than 3 are prohibited)  $B \ge A$ 

# PULSE SWALLOW FUNCTION

 $f_{VCO} = [(P \times B) + A] \times f_{OSC}/R$ 

fvco: Output frequency of external voltage controlled oscillator (VCO)

- **B:** Preset divide ratio of binary 11-bit programmable counter (3 to 2047)
- A: Preset divide ratio of binary 7-bit swallow counter

 $(0 \le A \le 127, A \le B)$ 

 $f_{OSC}$ : Output frequency of the external reference frequency oscillator

- **R:** Preset divide ratio of binary 14-bit programmable reference counter (3 to 16383)
- P: Preset modulus of dual modulus prescaler (64 or 128 for 2315/20 or 32 or 64 for 2325)

Copyright © 1996–2013, Texas Instruments Incorporated

TEXAS INSTRUMENTS

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

www.ti.com

### SERIAL DATA INPUT TIMING



#### Notes:

Parenthesis data indicates programmable reference divider data. Data shifted into register on clock rising edge. Data is shifted in MSB first. **Test Conditions:** 

The Serial Data Input Timing is tested using a symmetrical waveform around V<sub>CC</sub>/2. The test waveform has an edge rate of 0.6 V/ns with amplitudes of 2.2V @ V<sub>CC</sub> = 2.7V and 2.6V @ V<sub>CC</sub> = 5.5V.

### **Phase Characteristics**

In normal operation, the FC pin is used to reverse the polarity of the phase detector. Both the internal and any external charge pump are affected.

Depending upon VCO characteristics, shown in Figure 23, FC pin should be set accordingly:

When VCO characteristics are like (1), FC should be set HIGH or OPEN CIRCUIT;

When VCO characteristics are like (2), FC should be set LOW.

When FC is set HIGH or OPEN CIRCUIT, the monitor pin of the phase comparator input,  $f_{out}$ , is set to the reference divider output,  $f_r$ . When FC is set LOW,  $f_{out}$  is set to the programmable divider output,  $f_p$ .



Figure 23. VCO Characteristics





#### Notes:

Phase difference detection range:  $-2\pi$  to  $+2\pi$ 

The minimum width pump up and pump down current pulses occur at the  $D_o$  pin when the loop is locked. FC = HIGH

### Figure 24. PHASE COMPARATOR AND INTERNAL CHARGE PUMP CHARACTERISTICS

### **Analog Switch**

The analog switch is useful for radio systems that utilize a frequency scanning mode and a narrow band mode. The purpose of the analog switch is to decrease the loop filter time constant, allowing the VCO to adjust to its new frequency in a shorter amount of time. This is achieved by adding another filter stage in parallel. The output of the charge pump is normally through the  $D_o$  pin, but when LE is set HIGH, the charge pump output also becomes available at BISW. A typical circuit is shown below. The second filter stage (LPF-2) is effective only when the switch is closed (in the scanning mode).



# **Typical Crystal Oscillator Circuit**

A typical circuit which can be used to implement a crystal oscillator is shown below.



TEXAS INSTRUMENTS

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

www.ti.com

### **Typical Lock Detect Circuit**

A lock detect circuit is needed in order to provide a steady LOW signal when the PLL is in the locked state. A typical circuit is shown below.



# Typical Application Example



#### **Operational Notes:**

\* VCO is assumed AC coupled.

<sup>\*\*</sup>  $R_{IN}$  increases impedance so that VCO output power is provided to the load rather than the PLL. Typical values are 10 $\Omega$  to 200 $\Omega$  depending on the VCO power level.  $f_{IN}$  RF impedance ranges from 40 $\Omega$  to 100 $\Omega$ .

\*\*\* 50Ω termination is often used on test boards to allow use of external reference oscillator. For most typical products a CMOS clock is used and no terminating resistor is required. OSC<sub>IN</sub> may be AC or DC coupled. AC coupling is recommended because the input circuit provides its own bias. (See *Figure* below)







#### Layout Hints:

Proper use of grounds and bypass capacitors is essential to achieve a high level of performance. Crosstalk between pins can be reduced by careful board layout. This is a static sensitive device. It should be handled only at static free work stations.

### **Application Information**

### LOOP FILTER DESIGN

A block diagram of the basic phase locked loop is shown.



Figure 25. Basic Charge Pump Phase Locked Loop

An example of a passive loop filter configuration, including the transfer function of the loop filter, is shown in Figure 26.

$$C1 \xrightarrow{\qquad } R2$$

$$= \xrightarrow{\qquad } C2$$

Figure 26. 2nd Order Passive Filter

$$Z(s) = \frac{s (C2 \bullet R2) + 1}{s^2 (C1 \bullet C2 \bullet R2) + sC1 + sC2}$$
(1)

Define the time constants which determine the pole and zero frequencies of the filter transfer function by letting  $T2 = R2 \cdot C2$  (2)

and

$$T1 = R2 \bullet \frac{C1 \bullet C2}{C1 + C2}$$

Copyright © 1996–2013, Texas Instruments Incorporated

Submit Documentation Feedback 17

(3)

www.ti.com

STRUMENTS

### SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

The PLL linear model control circuit is shown along with the open loop transfer function in Figure 27. Using the phase detector and VCO gain constants [Kq and K<sub>VCO</sub>] and the loop filter transfer function [Z(s)], the open loop Bode plot can be calculated. The loop bandwidth is shown on the Bode plot ( $\omega p$ ) as the point of unity gain. The phase margin is shown to be the difference between the phase at the unity gain point and -180°.



Open Loop Gain =  $\theta_i/\theta_e = H(s) G(s)$ 

= K $\phi$  Z(s) K<sub>VCO</sub>/Ns

Closed Loop Gain =  $\theta_0/\theta_i = G(s)/[1 + H(s) G(s)]$ 



Figure 27. Open Loop Transfer Function

Thus we can calculate the 3rd order PLL Open Loop Gain in terms of frequency

$$G(s) \bullet H(s)|_{s = j \bullet \omega} = \frac{-K\phi \bullet K_{VCO} (1 + j\omega \bullet T2)}{\omega^2 C1 \bullet N(1 + j\omega \bullet T1)} \bullet \frac{T1}{T2}$$
(4)

From Equation 4 we can see that the phase term will be dependent on the single pole and zero such that

 $\varphi(\omega) = \tan^{-1} (\omega \bullet T2) - \tan^{-1} (\omega \bullet T1) + 180^{\circ}$ 

By setting

$$\frac{d\phi}{d\omega} = \frac{T2}{1 + (\omega \bullet T2)^2} - \frac{T1}{1 + (\omega \bullet T1)^2} = 0$$
(6)

we find the frequency point corresponding to the phase inflection point in terms of the filter time constants T1 and T2. This relationship is given in Equation 7.

$$\omega_{\rm p} = 1/\sqrt{T2 \bullet T1}$$

For the loop to be stable the unity gain point must occur before the phase reaches -180 degrees. We therefore want the phase margin to be at a maximum when the magnitude of the open loop gain equals 1. Equation 4 then gives

$$C1 = \frac{K\phi \bullet K_{VCO} \bullet T1}{\omega_{p}^{2} \bullet N \bullet T2} \left\| \frac{(1 + j\omega_{p} \bullet T2)}{(1 + j\omega_{p} \bullet T1)} \right\|$$

Therefore, if we specify the loop bandwidth,  $\omega_p$ , and the phase margin,  $\phi_p$ , Equation 2 through Equation 8 allow us to calculate the two time constants, T1 and T2, as shown in equations 8 and 9. A common rule of thumb is to begin your design with a 45° phase margin.

$$T1 = \frac{\sec \phi_p - \tan \phi_p}{\omega_p}$$

18 Submit Documentation Feedback (8)

(9)

(7)

(5)

OBSOLETE



(13)

(15)

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

www.ti.com

$$T2 = \frac{1}{\omega_p^2 \bullet T1}$$
(10)

From the time constants T1, and T2, and the loop bandwidth,  $\omega_{p}$ , the values for C1, R2, and C2 are obtained in Equation 11 to Equation 13.

$$C1 = \frac{T1}{T2} \cdot \frac{K\phi \cdot K_{VCO}}{\omega_{p}^{2} \cdot N} \sqrt{\frac{1 + (\omega_{p} \cdot T2)^{2}}{1 + (\omega_{p} \cdot T1)^{2}}}$$

$$C2 = C1 \cdot \left(\frac{T2}{T1} - 1\right)$$

$$R2 = \frac{T2}{C2}$$
(11)

K<sub>VCO</sub> (MHz/V) Voltage Controlled Oscillator (VCO) Tuning Voltage constant. The frequency vs voltage tuning ratio.

**Kφ** (mA) Phase detector/charge pump gain constant. The ratio of the current output to the input phase differential.

Main divider ratio. Equal to RFopt/fref Ν

RF<sub>opt</sub> (MHz) Radio Frequency output of the VCO at which the loop filter is optimized.

fref (kHz) Frequency of the phase detector inputs. Usually equivalent to the RF channel spacing.

In choosing the loop filter components a trade off must be made between lock time, noise, stability, and reference spurs. The greater the loop bandwidth the faster the lock time will be, but a large loop bandwidth could result in higher reference spurs. Wider loop bandwidths generally improve close in phase noise but may increase integrated phase noise depending on the reference input, VCO and division ratios used. The reference spurs can be reduced by reducing the loop bandwidth or by adding more low pass filter stages but the lock time will increase and stability will decrease as a result.

### THIRD ORDER FILTER

A low pass filter section may be needed for some applications that require additional rejection of the reference sidebands, or spurs. This configuration is given in Figure 28. In order to compensate for the added low pass section, the component values are recalculated using the new open loop unity gain frequency. The degradation of phase margin caused by the added low pass is then mitigated by slightly increasing C1 and C2 while slightly decreasing R2.

The added attenuation from the low pass filter is:

ATTEN = 20 log[
$$(2\pi f_{ref} \bullet R3 \bullet C3)^2 + 1$$
] (14)

Defining the additional time constant as

 $T3 = R3 \cdot C3$ 

Then in terms of the attenuation of the reference spurs added by the low pass pole we have

$$T3 = \sqrt{\frac{10^{\text{ATTEN}/20} - 1}{(2\pi \bullet f_{\text{ref}})^2}}$$
(16)

We then use the calculated value for loop bandwidth  $\omega_c$  in Equation 13, to determine the loop filter component values in equations 16–18.  $\omega_c$  is slightly less than  $\omega_n$ , therefore the frequency jump lock time will increase.

$$T2 = \frac{1}{\omega_c^2 \bullet (T1 + T3)}$$
(17)

$$\omega_{\rm c} = \frac{\tan\phi \cdot (T1 + T3)}{[(T1 + T3)^2 + T1 \cdot T3]} \cdot \left[ \sqrt{1 + \frac{(T1 + T3)^2 + T1 \cdot T3}{[\tan\phi \cdot (T1 + T3)]^2}} - 1 \right]$$
(18)

Copyright © 1996–2013, Texas Instruments Incorporated

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

$$C1 = \frac{T1}{T2} \bullet \frac{K\phi \bullet K_{VCO}}{\omega_c^2 \bullet N} \bullet \left[ \frac{(1 + \omega_c^2 \bullet T2^2)}{(1 + \omega_c^2 \bullet T1^2)(1 + \omega_c^2 \bullet T3^2)} \right]^{1/2}$$

Consider the following application examples:

# Example #1

$$\begin{split} & {\sf K}_{{\sf VCO}}=20 \ {\sf MHz}/{\sf V} \\ & {\sf K}\phi=5 \ {\sf mA} \ (*) \\ & {\sf RF}_{opt}=900 \ {\sf MHz} \\ & {\sf F}_{ref}=200 \ {\sf kHz} \\ & {\sf N}={\sf RF}_{opt}/{\sf f}_{ref}=4500 \\ & {\omega}_p=2\pi \ * \ 20 \ {\sf kHz}=1.256e5 \\ & {\phi}_p=45^\circ \\ & {\sf ATTEN}=20 \ {\sf dB} \end{split}$$

$$T1 = \frac{\sec \varphi_p - \tan \varphi_p}{\omega_p} = 3.29e - 6$$

$$T3 = \sqrt{\frac{10(20/20) - 1}{(2\pi \cdot 200e3)^2}} = 2.387e - 6$$

$$\omega_c = \frac{(3.29e - 6 + 2.387e - 6)}{[(3.29e - 6 + 2.387e - 6)^2 + 3.29e - 6 \cdot 2.387e - 6]}$$

$$\bullet \left[\sqrt{1 + \frac{(3.29e - 6 + 2.387e - 6)^2 + 3.29e - 6 \cdot 2.387e - 6}{[(3.29e - 6 + 2.387e - 6)]^2}} - 1\right]$$

$$= 7.045e4$$

$$T2 = \frac{1}{(7.045e4)^2 \cdot (3.29e - 6 + 2.387e - 6)} = 3.549e - 5$$

$$C1 = \frac{3.29e - 6}{3.549e - 5} \frac{(5e - 3) \cdot 20e6}{(7.045e4)^2 \cdot 4500} \bullet \left[\frac{(1 + (7.045e4)^2 \cdot (3.549e - 5)^2)}{[(1 + (7.045e4)^2 \cdot (2.387e - 6)^2]}\right]^{\frac{1}{2}}$$

$$= 1.085 \text{ nF}$$

$$C2 = 1.085 \text{ nF} \bullet \left(\frac{3.55e - 5}{3.29e - 6} - 1\right) = 10.6 \text{ nF};$$

$$R2 = \frac{3.55e - 5}{10.6e - 9} = 3.35 \text{ k}\Omega;$$
if we choose R3 = 22k; then C3 =  $\frac{2.34e - 6}{22e3} = 106 \text{ pF}.$ 

Converting to standard component values gives the following filter values, which are shown in Figure 28.

C1 = 1000 pF R2 =  $3.3 \text{ k}\Omega$ C2 = 10 nF R3 = 22 k $\Omega$ C3 = 100 pF www.ti.com

(19)

(20)



#### SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

### NOTE

See related equation for K $\phi$  in Charge Pump Current Specification Definitions. For this example V<sub>P</sub> = 5.0V. The value of K $\phi$  can then be approximated using Figure 4 and Figure 5 in the Typical Performance Characteristics. The units for K $\phi$  are in mA. You may also use K $\phi$  = (5 mA/2 $\pi$  rad), but in this case you must convert K<sub>VCO</sub> to (rad/V) multiplying by 2 $\pi$ .



Figure 28. ~20 kHz Loop Filter

### **MEASUREMENT RESULTS (Example #1)**



Figure 29. PLL Reference Spurs

The reference spurious level is < -74 dBc, due to the loop filter attenuation and the low spurious noise level of the LMX2315.



Figure 30. PLL Phase Noise 10 kHz Offset

The phase noise level at 10 kHz offset is -80 dBc/Hz.

#### OBSOLETE

# LMX2315, LMX2320, LMX2325



www.ti.com

SNAS101E – SEPTEMBER 1996 – REVISED MARCH 2013

Figure 31. PLL Phase Noise @ 1 kHz Offset

The phase noise level at 1 kHz offset is -79.5 dBc/Hz.



Figure 32. Frequency Jump Lock Time

Of concern in any PLL loop filter design is the time it takes to lock in to a new frequency when switching channels. Figure 32 shows the switching waveforms for a frequency jump of 865 MHz to 915 MHz. By narrowing the frequency span of the HP53310A Modulation Domain Analyzer enables evaluation of the frequency lock time to within  $\pm$ 500 Hz. The lock time is seen to be less than 500 µs for a frequency jump of 50 MHz.

### Example #2

 $K_{VCO} = 34 \text{ MHz/V}$   $K\phi = 2.8 \text{ mA (*)}$   $RF_{opt} = 1665 \text{ MHz}$   $F_{ref} = 300 \text{ kHz}$   $N = RF_{opt}/f_{ref} = 5550$   $\omega_p = 2\pi * 20 \text{ kHz} = 1.256e5$   $\phi_p = 43$ ATTEN = 12 dB



(21)

www.ti.com

$$T1 = \frac{\sec \phi - \tan \phi}{\omega_{p}} = 3.462e - 6$$

$$T3 = \sqrt{\frac{10(12/20) - 1}{(2\pi \cdot 300e3)^{2}}} = 9.16e - 7$$

$$\omega_{c} = \frac{\tan 43 (3.862e - 6 + 9.16e - 7)}{(3.462e - 6 + 9.16e - 7)^{2} + 3.462e - 6 \cdot 9.16e - 7)}$$

$$\bullet \left[ \sqrt{1 + \frac{(3.462e - 6 + 9.16e - 7)^{2} + 3.462e - 6 \cdot 9.16e - 7)}{[\tan 43 (3.462e - 6 + 9.16e - 7)]^{2}}} - 1 \right]$$

$$T2 = \frac{1}{(9.682e4)^{2} (3.462e - 6 + 9.1e - 7)^{2} + 3.462e - 6 \cdot 9.16e - 7)}{[(2\pi \cdot 1)^{2} + 1]^{2}}$$

$$C1 = \frac{3.462e - 6}{2.437e - 5} \frac{(2.8e - 3) \cdot 34e6}{(9.682e4)^{2} \cdot 5550} \bullet \left[ \frac{(1 + (9.682e4)^{2} \cdot (2.437e - 5)^{2})}{(1 + (9.682e4)^{2} \cdot (2.437e - 5)^{2}]} \right]^{\frac{1}{2}}$$

$$= 0.63 \text{ nF}$$

$$C2 = 0.63 \text{ nF} \left( \frac{2.437e - 5}{3.402e - 6} - 1 \right) = 3.88 \text{ nF};$$

$$R2 = \frac{2.437e - 5}{3.88e - 9} = 6.28 \text{ k}\Omega;$$
if we choose R3 = 27k; then C3 =  $\frac{9.16e - 7}{27e3} = 34 \text{ pF}.$ 

Converting to standard component values gives the following filter values, which are shown in Figure 28.

C1 = 560 pF R2 = 6.8 k $\Omega$ C2 = 2700 pF R3 = 27 k $\Omega$ C3 = 56 pF

#### NOTE

\*See related equation for K $\phi$  in Charge Pump Current Specification Definitions. For this example V<sub>P</sub> = 3.3V. The value for K $\phi$  can then be approximated using Figure 4 and Figure 5 in the Typical Performance Characteristics. The units for K $\phi$  are in mA. You may also use K $\phi$  = (2.8 mA/2 $\pi$  rad), but in this case you must convert K<sub>VCO</sub> to (rad/V) multiplying by  $2\pi$ .



Figure 33. ~20 kHz Loop Filter

#### OBSOLETE

# LMX2315, LMX2320, LMX2325

www.ti.com

**NSTRUMENTS** 

Texas

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

# MEASUREMENT RESULTS

(Example #2)



Figure 34. PLL Reference Spurs

The reference spurious level is < -65 dBc, due to the loop filter attenuation and the low spurious noise level of the LMX2320.



Figure 35. PLL Phase Noise @ 150 Hz Offset

The phase noise level at 150 Hz offset is -81.1 dBc/Hz. The spurs at 60 and 180 Hz offset are due to 60 Hz line noise from the power supply.







SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

The phase noise level at 20 kHz offset is -80 dBc/Hz.



Figure 37. Frequency Jump Lock Time

Of concern in any PLL loop filter design is the time it takes to lock in to a new frequency when switching channels. Figure 37 shows the switching waveforms for a frequency jump of 1650.9 MHz to 1683.9 MHz. By narrowing the frequency span of the HP53310A Modulation Domain Analyzer enables evaluation of the frequency lock time to within  $\pm 1$  kHz. The lock time is seen to be less than 500 µs for a frequency jump of 33 MHz.

### EXTERNAL CHARGE PUMP

The LMX PLLatinum series of frequency synthesizers are equipped with an internal balanced charge pump as well as outputs for driving an external charge pump. Although the superior performance of NSC's on board charge pump eliminates the need for an external charge pump in most applications, certain system requirements are more stringent. In these cases, using an external charge pump allows the designer to take direct control of such parameters as charge pump voltage swing, current magnitude, TRI-STATE leakage, and temperature compensation.

One possible architecture for an external charge pump current source is shown in Figure 38. The signals  $\phi_p$  and  $\phi_r$  in the diagram, correspond to the phase detector outputs of the 2315/20/25 frequency synthesizers. These logic signals are converted into current pulses, using the circuitry shown in Figure 38, to enable either charging or discharging of the loop filter components to control the output frequency of the PLL.

Referring to Figure 38, the design goal is to generate a 5 mA current which is relatively constant to within 5V of the power supply rail. To accomplish this, it is important to establish as large of a voltage drop across R5, R8 as possible without saturating Q2, Q4. A voltage of approximately 300 mV provides a good compromise. This allows the current source reference being generated to be relatively repeatable in the absence of good Q1, Q2/Q3, Q4 matching. (Matched transistor pairs is recommended.) The  $\phi p$  and  $\phi r$  outputs are rated for a maximum output load current of 1 mA while 5 mA current sources are desired. The voltages developed across R4, 9 will consequently be approximately 258 mV, or 42 mV less than R8, 5, due to the current density differences  $\{0.026*1n (5 \text{ mA}/1 \text{ mA})\}$  through the Q1, Q2/Q3, Q4 pairs.

In order to calculate the value of R7 it is necessary to first estimate the forward base to emitter voltage drop (Vfn,p) of the transistors used, the  $V_{OL}$  drop of  $\phi p$ , and the  $V_{OH}$  drop of  $\phi r$ 's under 1 mA loads. ( $\phi p$ 's  $V_{OL} < 0.1V$ ) and ( $\phi r$ ,s  $V_{OH} < 0.1V$ ).

Knowing these parameters along with the desired current allow us to design a simple external charge pump. Separating the pump up and pump down circuits facilitates the nodal analysis and give the following equations.

# OBSOLETE

# LMX2315, LMX2320, LMX2325

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

$$\begin{aligned} \mathsf{R}_{4} &= \frac{\mathsf{V}_{\mathsf{R5}} - \mathsf{V}_{\mathsf{T}} \bullet \mathsf{ln} \Big(\frac{\mathsf{i}_{\mathsf{source}}}{\mathsf{i}_{\mathsf{p}\,\mathsf{max}}}\Big)}{\mathsf{i}_{\mathsf{source}}} \\ \mathsf{R}_{9} &= \frac{\mathsf{V}_{\mathsf{R8}} - \mathsf{V}_{\mathsf{T}} \bullet \mathsf{ln} \Big(\frac{\mathsf{i}_{\mathsf{sink}}}{\mathsf{i}_{\mathsf{n}\,\mathsf{max}}}\Big)}{\mathsf{i}_{\mathsf{sink}}} \\ \mathsf{R}_{5} &= \frac{\mathsf{V}_{\mathsf{R5}} \bullet (\beta_{\mathsf{p}} + \mathsf{1})}{\mathsf{i}_{\mathsf{p}\,\mathsf{max}} \bullet (\beta_{\mathsf{p}} + \mathsf{1}) - \mathsf{i}_{\mathsf{source}}} \\ \mathsf{R}_{8} &= \frac{\mathsf{V}_{\mathsf{R8}} \bullet (\beta_{\mathsf{n}} + \mathsf{1})}{\mathsf{i}_{\mathsf{r}\,\mathsf{max}} \bullet (\beta_{\mathsf{n}} + \mathsf{1}) \mathsf{i}_{\mathsf{sink}}} \\ \mathsf{R}_{6} &= \frac{(\mathsf{V}_{\mathsf{p}} - \mathsf{V}_{\mathsf{VOL}\varphi\mathsf{p}}) - (\mathsf{V}_{\mathsf{R5}} + \mathsf{Vfp})}{\mathsf{i}_{\mathsf{p}\,\mathsf{max}}} \\ \mathsf{R}_{7} &= \frac{(\mathsf{V}_{\mathsf{p}} - \mathsf{V}_{\mathsf{VOH}\varphi\mathsf{p}}) - (\mathsf{V}_{\mathsf{R8}} + \mathsf{Vfn})}{\mathsf{i}_{\mathsf{max}}} \end{aligned}$$

### EXAMPLE

# Typical Device Parameters $\beta_n = 100, \beta_p = 50$

### **Typical System Parameters** $V_P = 5.0V$ ;

 $\begin{array}{l} \mathsf{V}_{cntl} = 0.5 \text{V} {-} 4.5 \text{V}; \\ \mathsf{V}_{\phi p} = 0.0 \text{V}, \ \mathsf{V}_{\phi r} = 5.0 \text{V} \end{array}$ 

Design Parameters I<sub>SINK</sub> = I<sub>SOURCE</sub> = 5.0 mA; Vfn = Vfp = 0.8V $I_{rmax} = I_{pmax} = 1 \text{ mA} \\ V_{R8} = V_{R5} = 0.3V \\ V_{OL\phi p} = V_{OH\phi p} = 100 \text{ mV}$ 



Figure 38.

www.ti.com

(22)

SNAS101E - SEPTEMBER 1996-REVISED MARCH 2013

Therefore select

www.ti.com

$$R_{4} = R_{9} = \frac{0.3V - 0.026 \cdot 1n(5.0 \text{ mA}/1.0 \text{ mA})}{5 \text{ mA}} = 51.6\Omega$$

$$R_{5} = \frac{0.3V \cdot (50 + 1)}{1.0 \text{ mA} \cdot (50 + 1) - 5.0 \text{ mA}} = 332\Omega$$

$$R_{8} = \frac{0.3V \cdot (100 + 1)}{1.0 \text{ mA} \cdot (100 + 1) - 5.0 \text{ mA}} = 315.6\Omega$$

$$R_{6} = R_{7} = \frac{(5V - 0.1V) - (0.3V + 0.8V)}{1.0 \text{ mA}} = 3.8 \text{ k}\Omega$$

OBSOLETE

(23)

SNAS101E - SEPTEMBER 1996 - REVISED MARCH 2013

**REVISION HISTORY** 

| • | Changed layout of National Data Sheet to TI format | 27 |
|---|----------------------------------------------------|----|
|---|----------------------------------------------------|----|

Copyright © 1996–2013, Texas Instruments Incorporated

www.ti.com

Page

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                          | Applications                  |                                   |
|------------------------------|--------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio         | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com         | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com     | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com              | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com               | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks        | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com         | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com             | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com             | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com   | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com          |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap          | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconne | ectivity                      |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated