

# M27C512

# 512K (64K x 8) UV EPROM and OTP EPROM

- FAST ACCESS TIME: 45ns
- LOW POWER "CMOS" CONSUMPTION:
  - Active Current 30mA
- Standby Current 100µA
- PROGRAMMING VOLTAGE: 12.75V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 6sec. (PRESTO IIB ALGORITHM)

#### DESCRIPTION

Table 1. Signal Names

The M27C512 is a high speed 524,288 bit UV erasable and electrically programmable EPROM ideally suited for applications where fast turnaround and pattern experimentation are important requirements. Its is organized as 65,536 by 8 bits.

The Window Ceramic Frit-Seal Dual-in-Line package has transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27C512 is offered in Plastic Dual-in-Line, Plastic Thin Small Outline and Plastic Leaded Chip Carrier packages.

| U               |                                |
|-----------------|--------------------------------|
| A0 - A15        | Address Inputs                 |
| Q0 - Q7         | Data Outputs                   |
| Ē               | Chip Enable                    |
| GVPP            | Output Enable / Program Supply |
| V <sub>CC</sub> | Supply Voltage                 |
| Vss             | Ground                         |



Figure 1. Logic Diagram



Figure 2A. DIP Pin Connections







Figure 2B. LCC Pin Connections



Warning: NC = Not Connected, DU = Don't Use

#### **DEVICE OPERATION**

The modes of operations of the M27C512 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for  $\overline{GV_{PP}}$  and 12V on A9 for Electronic Signature.

#### Read Mode

The M27C512 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ .

#### **Standby Mode**

The M27C512 has a standby mode which reduces the active current from 30mA to 100 $\mu$ A The M27C512 is placed in the standby mode by applying a CMOS high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{G}V_{PP}$  input.



|                                | -                                    |            |      |
|--------------------------------|--------------------------------------|------------|------|
| Symbol                         | Parameter                            | Value      | Unit |
| TA                             | Ambient Operating Temperature        | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias               | –50 to 125 | °C   |
| T <sub>STG</sub>               | Storage Temperature                  | –65 to 150 | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltages (except A9) | –2 to 7    | V    |
| Vcc                            | Supply Voltage                       | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                           | –2 to 13.5 | V    |
| V <sub>PP</sub>                | Program Supply Voltage               | –2 to 14   | V    |

#### Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

2. Minimum DC voltage on Input or Output is -0.5V with possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

#### Table 3. Operating Modes

| Mode                 | Ē                     | GVPP            | A9              | Q0 - Q7  |
|----------------------|-----------------------|-----------------|-----------------|----------|
| Read                 | VIL                   | VIL             | Х               | Data Out |
| Output Disable       | VIL                   | VIH             | Х               | Hi-Z     |
| Program              | V <sub>IL</sub> Pulse | V <sub>PP</sub> | Х               | Data In  |
| Program Inhibit      | VIH                   | V <sub>PP</sub> | Х               | Hi-Z     |
| Standby              | VIH                   | Х               | Х               | Hi-Z     |
| Electronic Signature | V <sub>IL</sub>       | V <sub>IL</sub> | V <sub>ID</sub> | Codes    |

Note: X = V<sub>IH</sub> or V<sub>IL</sub>, V<sub>ID</sub> =  $12V \pm 0.5V$ 

#### Table 4. Electronic Signature

| Identifier          | A0  | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | Vih | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 1  | 3Dh      |

#### **Two Line Output Control**

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. the lowest possible memory power dissipation,
- b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.



Table 5. AC Measurement Conditions

|                                       | High Speed | Standard     |
|---------------------------------------|------------|--------------|
| Input Rise and Fall Times             | ≤ 10ns     | ≤ 20ns       |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |

Figure 3. AC Testing Input Output Waveform





| Symbol           | Parameter          | Test Condition        | Min | Мах | Unit |
|------------------|--------------------|-----------------------|-----|-----|------|
| CIN              | Input Capacitance  | $V_{IN} = 0V$         |     | 6   | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V |     | 12  | pF   |

SGS-THOMSON

Note. 1. Sampled only, not 100% tested.

#### System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu\text{F}$  ceramic capacitor be used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu\text{F}$  bulk electrolytic capacitor should be used between  $V_{CC}$  and  $V_{SS}$  for every eight devices. The bulk capacitor should be located near the power supplyconnection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.



 Table 7. Read Mode DC Characteristics <sup>(1)</sup>

  $(T_A = 0 \text{ to } 70 \text{ °C}, -40 \text{ to } 85 \text{ °C or } -40 \text{ to } 125 \text{ °C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

| Symbol                         | Parameter                     | Test Condition                                                                 | Min                   | Мах     | Unit |
|--------------------------------|-------------------------------|--------------------------------------------------------------------------------|-----------------------|---------|------|
| ILI                            | Input Leakage Current         | $0V \leq V_{IN} \leq V_{CC}$                                                   |                       | ±10     | μΑ   |
| I <sub>LO</sub>                | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$                                                    |                       | ±10     | μΑ   |
| Icc                            | Supply Current                | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}, \\ I_{OUT} = 0mA, \ f = 5MHz$ |                       | 30      | mA   |
| Icc1                           | Supply Current (Standby) TTL  | Ē = V <sub>IH</sub>                                                            |                       | 1       | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS | $\overline{E}$ > V <sub>CC</sub> – 0.2V                                        |                       | 100     | μΑ   |
| I <sub>PP</sub>                | Program Current               | $V_{PP} = V_{CC}$                                                              |                       | 10      | μΑ   |
| VIL                            | Input Low Voltage             |                                                                                | -0.3                  | 0.8     | V    |
| V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage            |                                                                                | 2                     | Vcc + 1 | V    |
| Vol                            | Output Low Voltage            | l <sub>o∟</sub> = 2.1mA                                                        |                       | 0.4     | V    |
| V <sub>OH</sub>                | Output High Voltage TTL       | I <sub>OH</sub> = -1mA                                                         | 3.6                   |         | V    |
| V OH                           | Output High Voltage CMOS      | I <sub>OH</sub> = −100μA                                                       | V <sub>CC</sub> -0.7V |         | V    |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V.

### Table 8A. Read Mode AC Characteristics<sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \text{ °C}, -40 \text{ to } 85 \text{ °C or } -40 \text{ to } 125 \text{ °C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

|                                  |                  |                                               |                                                  |     |                  |     | M27 | C512 |     |     |     |      |
|----------------------------------|------------------|-----------------------------------------------|--------------------------------------------------|-----|------------------|-----|-----|------|-----|-----|-----|------|
| Symbol                           | Alt              | Parameter                                     | Test Condition                                   | -45 | 5 <sup>(3)</sup> | -6  | 60  | -7   | 0   | -8  | 30  | Unit |
|                                  |                  |                                               |                                                  | Min | Max              | Min | Max | Min  | Мах | Min | Max |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid              | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ |     | 45               |     | 60  |      | 70  |     | 80  | ns   |
| t <sub>ELQV</sub>                | tCE              | Chip Enable<br>Low to Output<br>Valid         | $\overline{G} = V_{IL}$                          |     | 45               |     | 60  |      | 70  |     | 80  | ns   |
| t <sub>GLQV</sub>                | toe              | Output Enable<br>Low to Output<br>Valid       | $\overline{E} = V_{IL}$                          |     | 25               |     | 30  |      | 35  |     | 40  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable<br>High to Output<br>Hi-Z         | $\overline{G} = V_{IL}$                          | 0   | 25               | 0   | 25  | 0    | 30  | 0   | 30  | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable<br>High to Output<br>Hi-Z       | $\overline{E} = V_{IL}$                          | 0   | 25               | 0   | 25  | 0    | 30  | 0   | 30  | ns   |
| t <sub>AXQX</sub>                | t <sub>OH</sub>  | Address<br>Transition to<br>Output Transition | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | 0   |                  | 0   |     | 0    |     | 0   |     | ns   |

Notes. 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

Sampled only, not 100% tested.
 In case of 45ns speed see High Speed AC measurement conditions.



#### Table 8B. Read Mode AC Characteristics<sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C}, -40 \text{ to } 85 \text{ }^{\circ}\text{C} \text{ or } -40 \text{ to } 125 \text{ }^{\circ}\text{C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

|                                  |                  |                                               |                                                 |     |     |     | M27 | ′C512 |     |        |        |      |
|----------------------------------|------------------|-----------------------------------------------|-------------------------------------------------|-----|-----|-----|-----|-------|-----|--------|--------|------|
| Symbol                           | Alt              | Parameter                                     | Test Condition                                  | -9  | 90  | -1  | 0   | -1    | 2   | -15/-2 | 20/-25 | Unit |
|                                  |                  |                                               |                                                 | Min | Max | Min | Max | Min   | Мах | Min    | Max    |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid              | $\overline{E}=V_{IL},\overline{G}=V_{IL}$       |     | 90  |     | 100 |       | 120 |        | 150    | ns   |
| tELQV                            | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid            | $\overline{G} = V_{IL}$                         |     | 90  |     | 100 |       | 120 |        | 150    | ns   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low<br>to Output Valid          | $\overline{E} = V_{IL}$                         |     | 40  |     | 40  |       | 50  |        | 60     | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z            | $\overline{G} = V_{IL}$                         | 0   | 30  | 0   | 30  | 0     | 40  | 0      | 50     | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to Output Hi-Z             | $\overline{E} = V_{IL}$                         | 0   | 30  | 0   | 30  | 0     | 40  | 0      | 50     | ns   |
| t <sub>AXQX</sub>                | t <sub>OH</sub>  | Address Transition<br>to<br>Output Transition | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$ | 0   |     | 0   |     | 0     |     | 0      |        | ns   |

Notes. 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





#### Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C512 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to change a '0' to a '1' is by die exposure to ultraviolet light (UV EPROM). The M27C512 is in the programming mode when VPP input is at 12.75V and

 $\overline{E}$  is pulsed to V<sub>IL</sub>. The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V<sub>CC</sub> is specified to be 6.25V  $\pm$  0.25V.

The M27C512 can use PRESTO IIB Programming Algorithm that drastically reduces the programming time (typically less than 6 seconds). Nevertheless to achieve compatibility with all programming equipments, PRESTO Programming Algorithm can be used as well.



# Table 9. Programming Mode DC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = 6.25V $\pm$ 0.25V; V<sub>PP</sub> = 12.75V $\pm$ 0.25V)

| Symbol          | Parameter               | Test Condition                   | Min  | Мах                   | Unit |
|-----------------|-------------------------|----------------------------------|------|-----------------------|------|
| lu              | Input Leakage Current   | $V_{IL} \leq V_{IN} \leq V_{IH}$ |      | ±10                   | μA   |
| lcc             | Supply Current          |                                  |      | 50                    | mA   |
| I <sub>PP</sub> | Program Current         | $\overline{E} = V_{IL}$          |      | 50                    | mA   |
| VIL             | Input Low Voltage       |                                  | -0.3 | 0.8                   | V    |
| V <sub>IH</sub> | Input High Voltage      |                                  | 2    | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA          |      | 0.4                   | V    |
| Vон             | Output High Voltage TTL | Іон = –1mA                       | 3.6  |                       | V    |
| V <sub>ID</sub> | A9 Voltage              |                                  | 11.5 | 12.5                  | V    |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

#### Table 10. MARGIN MODE AC Characteristics<sup>(1)</sup>

 $(T_A = 25 \ ^{\circ}C; \ V_{CC} = 6.25V \pm 0.25V; \ V_{PP} = 12.75V \pm 0.25V)$ 

| Symbol              | Alt               | Parameter                                    | <b>Test Condition</b> | Min | Max | Unit |
|---------------------|-------------------|----------------------------------------------|-----------------------|-----|-----|------|
| tаэнурн             | t <sub>AS9</sub>  | VA9 High to VPP High                         |                       | 2   |     | μs   |
| tvphel              | t <sub>VPS</sub>  | VPP High to Chip Enable Low                  |                       | 2   |     | μs   |
| t <sub>A10HEH</sub> | t <sub>AS10</sub> | VA10 High to Chip Enable High (Set)          |                       | 1   |     | μs   |
| t <sub>A10LEH</sub> | t <sub>AS10</sub> | VA10 Low to Chip Enable High (Reset)         |                       | 1   |     | μs   |
| texa10X             | tah10             | Chip Enable Transition to VA10 Transition    |                       | 1   |     | μs   |
| t <sub>EXVPX</sub>  | t <sub>∨PH</sub>  | Chip Enable Transition to VPP Transition     |                       | 2   |     | μs   |
| t <sub>VPXA9X</sub> | t <sub>AH9</sub>  | V <sub>PP</sub> Transition to VA9 Transition |                       | 2   |     | μs   |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

#### Table 11. Programming Mode AC Characteristics (1)

| Symbol                           | Alt              | Parameter                                 | Test Condition | Min | Max | Unit |
|----------------------------------|------------------|-------------------------------------------|----------------|-----|-----|------|
| tavel                            | tas              | Address Valid to Chip Enable Low          |                | 2   |     | μs   |
| t <sub>QVEL</sub>                | t <sub>DS</sub>  | Input Valid to Chip Enable Low            |                | 2   |     | μs   |
| t∨CHEL                           | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low   |                | 2   |     | μs   |
| t <sub>VPHEL</sub>               | toes             | VPP High to Chip Enable Low               |                | 2   |     | μs   |
| t <sub>VPLVPH</sub>              | t <sub>PRT</sub> | V <sub>PP</sub> Rise Time                 |                | 50  |     | ns   |
| teleh                            | t <sub>PW</sub>  | Chip Enable Program Pulse Width (Initial) |                | 95  | 105 | μs   |
| t <sub>EHQX</sub>                | t <sub>DH</sub>  | Chip Enable High to Input Transition      |                | 2   |     | μs   |
| t <sub>EHVPX</sub>               | tоен             | Chip Enable High to VPP Transition        |                | 2   |     | μs   |
| t <sub>VPLEL</sub>               | t <sub>VR</sub>  | V <sub>PP</sub> Low to Chip Enable Low    |                | 2   |     | μs   |
| t <sub>ELQV</sub>                | t <sub>DV</sub>  | Chip Enable Low to Output Valid           |                |     | 1   | μs   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DFP</sub> | Chip Enable High to Output Hi-Z           |                | 0   | 130 | ns   |
| t <sub>EHAX</sub>                | t <sub>AH</sub>  | Chip Enable High to Address Transition    |                | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





Figure 6. MARGIN MODE AC Waveforms

Note: A8 High level = 5V; A9 High level = 12V.



Figure 7. Programming and Verify Modes AC Waveforms





#### **PRESTO IIB Programming Algorithm**

PRESTO IIB Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 6.5 seconds. This can be achieved with SGS-THOMSON M27C512 due to several design innovations described in the M27C512 datasheet to improve programming efficiency and to provide adequate margin for reliability. Before starting the programming the internal MARGIN MODE circuit is set in order to guarantee that each cell is programmed with enough margin. Then a sequence of 100µs program pulses are applied to each byte until a correct verify occurs. No overprogram pulses are applied since the verify in MARGIN MODE provides the necessary margin.

#### **Program Inhibit**

Programming of multiple M27C512s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}V_{PP}$  of the parallel M27C512 may be common. A TTL low level pulse applied to a M27C512's  $\overline{E}$  input, with  $V_{PP}$  at 12.75V, will program that M27C512. A high level  $\overline{E}$  input inhibits the other M27C512s from being programmed.

#### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{G}$  at  $V_{IL}$ . Data should be verified with  $t_{\text{ELQV}}$  after the falling edge of  $\overline{E}$ .

#### **On-Board Programming**

The M27C512 can be directly programmed in the application circuit. See the relevant Application Note AN620.

#### **Electronic Signature**

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the  $25^{\circ}C \pm 5^{\circ}C$  ambient temperature range that is required when programming the M27C512. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27C512. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from V<sub>IL</sub> to V<sub>IH</sub>. All other address lines must be held at V<sub>IL</sub> during Electronic Signature mode.

Byte 0 (A0= $V_{IL}$ ) represents the manufacturer code and byte 1 (A0= $V_{IH}$ ) the device identifier code. For the SGS-THOMSON M27C512, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

# ERASURE OPERATION (applies for UV EPROM)

The erasure characteristics of the M27C512 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range.

Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C512 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C512 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C512 window to prevent unintentional erasure. The recommended erasure procedure for the M27C512 is exposure to short wave ultraviolet light which has wavelength 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000  $\mu$ W/cm<sup>2</sup> power rating. The M27C512 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.



#### **ORDERING INFORMATION SCHEME**



Note: 1. High Speed, see AC Characteristics section for further information

For a list of available options (Speed,  $V_{CC}$  Tolerance, Package, etc...) refer to the current Memory Shortform catalogue.

For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you.



| Symb  |       | mm         |       |       | inches     |       |  |  |
|-------|-------|------------|-------|-------|------------|-------|--|--|
| Cynio | Тур   | Min        | Max   | Тур   | Min        | Max   |  |  |
| А     |       |            | 5.71  |       |            | 0.225 |  |  |
| A1    |       | 0.50       | 1.78  |       | 0.020      | 0.070 |  |  |
| A2    |       | 3.90       | 5.08  |       | 0.154      | 0.200 |  |  |
| В     |       | 0.40       | 0.55  |       | 0.016      | 0.022 |  |  |
| B1    |       | 1.17       | 1.42  |       | 0.046      | 0.056 |  |  |
| С     |       | 0.22       | 0.31  |       | 0.009      | 0.012 |  |  |
| D     |       |            | 38.10 |       |            | 1.500 |  |  |
| E     |       | 15.40      | 15.80 |       | 0.606      | 0.622 |  |  |
| E1    |       | 13.05      | 13.36 |       | 0.514      | 0.526 |  |  |
| e1    | 2.54  | _          | -     | 0.100 | _          | _     |  |  |
| e3    | 33.02 | _          | -     | 1.300 | _          | _     |  |  |
| eA    |       | 16.17      | 18.32 |       | 0.637      | 0.721 |  |  |
| L     |       | 3.18       | 4.10  |       | 0.125      | 0.161 |  |  |
| S     |       | 1.52       | 2.49  |       | 0.060      | 0.098 |  |  |
| Ø     | 7.11  | -          | -     | 0.280 | _          | -     |  |  |
| α     |       | <b>4</b> ° | 15°   |       | <b>4</b> ° | 15°   |  |  |
| Ν     | 28    |            |       | 28    |            |       |  |  |

# FDIP28W - 28 pin Ceramic Frit-seal DIP, with window

FDIP28W





| PDIP28 - 28 pin Plastic DIP, 600 mils width |      |       |       |        |       |       |  |  |  |
|---------------------------------------------|------|-------|-------|--------|-------|-------|--|--|--|
| Symb                                        |      | mm    |       | inches |       |       |  |  |  |
| Synis                                       | Тур  | Min   | Max   | Тур    | Min   | Max   |  |  |  |
| А                                           |      | 3.94  | 5.08  |        | 0.155 | 0.200 |  |  |  |
| A1                                          |      | 0.38  | 1.78  |        | 0.015 | 0.070 |  |  |  |
| A2                                          |      | 3.56  | 4.06  |        | 0.140 | 0.160 |  |  |  |
| В                                           |      | 0.38  | 0.56  |        | 0.015 | 0.021 |  |  |  |
| B1                                          |      | 1.14  | 1.78  |        | 0.045 | 0.070 |  |  |  |
| С                                           |      | 0.20  | 0.30  |        | 0.008 | 0.012 |  |  |  |
| D                                           |      | 34.70 | 37.34 |        | 1.366 | 1.470 |  |  |  |
| E                                           |      | 14.80 | 16.26 |        | 0.583 | 0.640 |  |  |  |
| E1                                          |      | 12.50 | 13.97 |        | 0.492 | 0.550 |  |  |  |
| e1                                          | 2.54 | -     | -     | 0.100  | -     | _     |  |  |  |
| eA                                          |      | 15.20 | 17.78 |        | 0.598 | 0.700 |  |  |  |
| L                                           |      | 3.05  | 3.82  |        | 0.120 | 0.150 |  |  |  |
| S                                           |      | 1.02  | 2.29  |        | 0.040 | 0.090 |  |  |  |
| α                                           |      | 0°    | 15°   |        | 0°    | 15°   |  |  |  |
| N                                           |      | 28    | -     |        | 28    |       |  |  |  |

PDIP28

M27C512



SGS-THOMSON

51

Drawing is not to scale

| Symb |       | mm    |       | inches |       |       |  |
|------|-------|-------|-------|--------|-------|-------|--|
| Symb | Тур   | Min   | Мах   | Тур    | Min   | Max   |  |
| А    |       | 2.54  | 3.56  |        | 0.100 | 0.140 |  |
| A1   |       | 1.52  | 2.41  |        | 0.060 | 0.095 |  |
| В    |       | 0.33  | 0.53  |        | 0.013 | 0.021 |  |
| B1   |       | 0.66  | 0.81  |        | 0.026 | 0.032 |  |
| D    | 12.32 |       | 12.57 |        | 0.485 | 0.495 |  |
| D1   |       | 11.35 | 11.56 |        | 0.447 | 0.455 |  |
| D2   |       | 9.91  | 10.92 |        | 0.390 | 0.430 |  |
| E    |       | 14.86 | 15.11 |        | 0.585 | 0.595 |  |
| E1   |       | 13.89 | 14.10 |        | 0.547 | 0.555 |  |
| E2   |       | 12.45 | 13.46 |        | 0.490 | 0.530 |  |
| е    | 1.27  | _     | _     | 0.050  | _     | _     |  |
| N    | 32    |       |       | 32     |       |       |  |
| Nd   | 7     |       |       | 7      |       |       |  |
| Ne   | 9     |       |       | 9      |       |       |  |
| СР   |       |       | 0.10  |        |       | 0.004 |  |

## PLCC32 - 32 lead Plastic Leaded Chip Carrier, rectangular

PLCC32



Drawing is not to scale



| Symb  |      | mm    |       |       | inches |       |
|-------|------|-------|-------|-------|--------|-------|
| oynio | Тур  | Min   | Max   | Тур   | Min    | Мах   |
| А     |      |       | 1.25  |       |        | 0.049 |
| A1    |      |       | 0.20  |       |        | 0.008 |
| A2    |      | 0.95  | 1.15  |       | 0.037  | 0.045 |
| В     |      | 0.17  | 0.27  |       | 0.007  | 0.011 |
| С     |      | 0.10  | 0.21  |       | 0.004  | 0.008 |
| D     |      | 13.20 | 13.60 |       | 0.520  | 0.535 |
| D1    |      | 11.70 | 11.90 |       | 0.461  | 0.469 |
| Е     |      | 7.90  | 8.10  |       | 0.311  | 0.319 |
| е     | 0.55 | _     | -     | 0.022 | _      | -     |
| L     |      | 0.50  | 0.70  |       | 0.020  | 0.028 |
| α     |      | 0°    | 5°    |       | 0°     | 5°    |
| Ν     |      | 28    |       |       | 28     |       |

### TSOP28 - 28 lead Plastic Thin Small Outline, 8 x 13.4mm

TSOP28



Drawing is not to scale

SGS-THOMSON

Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1996 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.





# M27C1001

# 1 Megabit (128K x 8) UV EPROM and OTP EPROM

- FAST ACCESS TIME: 45ns
- LOW POWER "CMOS" CONSUMPTION:
  - Active Current 30mA
- Standby Current 100µA
- PROGRAMMING VOLTAGE: 12.75V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 12sec. (PRESTO II ALGORITHM)

#### DESCRIPTION

The M27C1001 is a high speed 1 Megabit UV erasable and electrically programmable EPROM ideally suited for microprocessor systems requiring large programs. It is organized as 131,072 by 8 bits.

The Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure. For applications where the content is programmed only one time and erasure is not required, the M27C1001 is offered in both Plastic Dual-in-Line, Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

#### Table 1. Signal Names

| A0 - A16        | Address Inputs |
|-----------------|----------------|
| Q0 - Q7         | Data Outputs   |
| Ē               | Chip Enable    |
| G               | Output Enable  |
| P               | Program        |
| VPP             | Program Supply |
| V <sub>CC</sub> | Supply Voltage |
| V <sub>SS</sub> | Ground         |



#### Figure 1. Logic Diagram



Figure 2A. DIP Pin Connections



Warning: NC = Not Connected.





Warning: NC = Not Connected.





Warning: NC = Not Connected.

#### **DEVICE OPERATION**

The modes of operation of the M27C1001 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for  $V_{PP}$  and 12V on A9 for Electronic Signature.

#### **Read Mode**

The M27C1001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ -t<sub>GLQV</sub>.

#### **Standby Mode**

The M27C1001 has a standby mode which reduces the active current from 30mA to 100 $\mu$ A. The M27C1001 is placed in the standby mode by applying a CMOS high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{G}$  input.

SGS-THOMSON MIGROELECTRONICS

| Symbol                         | Parameter                            | Value      | Unit |
|--------------------------------|--------------------------------------|------------|------|
| TA                             | Ambient Operating Temperature        | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias               | -50 to 125 | °C   |
| T <sub>STG</sub>               | Storage Temperature                  | –65 to 150 | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltages (except A9) | –2 to 7    | V    |
| Vcc                            | Supply Voltage                       | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                           | -2 to 13.5 | V    |
| V <sub>PP</sub>                | Program Supply Voltage               | –2 to 14   | V    |

#### Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

2. Minimum DC voltage on Input or Output is –0.5V with possible undershoot to –2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

#### Table 3. Operating Modes

| Mode                 | Ē               | G               | P                     | A9              | V <sub>PP</sub>      | Q0 - Q7  |
|----------------------|-----------------|-----------------|-----------------------|-----------------|----------------------|----------|
| Read                 | VIL             | V <sub>IL</sub> | Х                     | Х               | $V_{CC}$ or $V_{SS}$ | Data Out |
| Output Disable       | VIL             | VIH             | Х                     | Х               | $V_{CC}$ or $V_{SS}$ | Hi-Z     |
| Program              | VIL             | VIH             | V <sub>IL</sub> Pulse | Х               | V <sub>PP</sub>      | Data In  |
| Verify               | VIL             | VIL             | VIH                   | Х               | V <sub>PP</sub>      | Data Out |
| Program Inhibit      | VIH             | Х               | Х                     | Х               | V <sub>PP</sub>      | Hi-Z     |
| Standby              | V <sub>IH</sub> | Х               | Х                     | Х               | $V_{CC}$ or $V_{SS}$ | Hi-Z     |
| Electronic Signature | VIL             | V <sub>IL</sub> | V <sub>IH</sub>       | V <sub>ID</sub> | V <sub>CC</sub>      | Codes    |

Note:  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ 

#### Table 4. Electronic Signature

| Identifier          | A0  | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | Vін | 0  | 0  | 0  | 0  | 0  | 1  | 0  | 1  | 05h      |

#### Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows :

a. the lowest possible memory power dissipation,

b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.



Table 5. AC Measurement Conditions

|                                       | High Speed | Standard     |
|---------------------------------------|------------|--------------|
| Input Rise and Fall Times             | ≤ 10ns     | ≤ 20ns       |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |

Figure 3. AC Testing Input Output Waveform





#### Table 6. Capacitance <sup>(1)</sup> ( $T_A = 25 \text{ °C}, f = 1 \text{ MHz}$ )

| Symbol           | Parameter          | Test Condition | Min | Мах | Unit |
|------------------|--------------------|----------------|-----|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $V_{IN} = 0V$  |     | 6   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

#### **System Considerations**

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output

control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu F$  ceramic capacitor be used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu F$  bulk electrolytic capacitor should be used between  $V_{CC}$  and  $V_{SS}$  for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.



 Table 7. Read Mode DC Characteristics <sup>(1)</sup>

  $(T_A = 0 \text{ to } 70 \text{ °C}, -40 \text{ to } 85 \text{ °C or } -40 \text{ to } 125 \text{ °C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

| Symbol                         | Parameter                     | Test Condition                                                                 | Min                    | Max                 | Unit |
|--------------------------------|-------------------------------|--------------------------------------------------------------------------------|------------------------|---------------------|------|
| ١ <sub>LI</sub>                | Input Leakage Current         | $0V \leq V_{IN} \leq V_{CC}$                                                   |                        | ±10                 | μΑ   |
| ILO                            | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$                                                    |                        | ±10                 | μΑ   |
| Icc                            | Supply Current                | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}, \\ I_{OUT} = 0mA, \ f = 5MHz$ |                        | 30                  | mA   |
| Icc1                           | Supply Current (Standby) TTL  | E = V <sub>IH</sub>                                                            |                        | 1                   | mA   |
| Icc2                           | Supply Current (Standby) CMOS | $\overline{E}$ > V <sub>CC</sub> – 0.2V                                        |                        | 100                 | μΑ   |
| IPP                            | Program Current               | $V_{PP} = V_{CC}$                                                              |                        | 10                  | μΑ   |
| VIL                            | Input Low Voltage             |                                                                                | -0.3                   | 0.8                 | V    |
| V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage            |                                                                                | 2                      | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>                | Output Low Voltage            | $I_{OL} = 2.1 \text{mA}$                                                       |                        | 0.4                 | V    |
| V <sub>он</sub>                | Output High Voltage TTL       | I <sub>OH</sub> = -400μA                                                       | 2.4                    |                     | V    |
| VОН                            | Output High Voltage CMOS      | I <sub>OH</sub> = −100μA                                                       | V <sub>CC</sub> – 0.7V |                     | V    |

Note: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPP. 2. Maximum DC voltage on Output is Vcc +0.5V.

#### Table 8A. Read Mode AC Characteristics<sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \text{ °C}, -40 \text{ to } 85 \text{ °C or } -40 \text{ to } 125 \text{ °C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

|                                  |                  |                                            |                                                  |     |                    | M270 | :1001 |     |     |    |
|----------------------------------|------------------|--------------------------------------------|--------------------------------------------------|-----|--------------------|------|-------|-----|-----|----|
| Symbol                           | Alt              | Parameter                                  | Test Condition                                   | -45 | -45 <sup>(3)</sup> |      | -60   |     | -70 |    |
|                                  |                  |                                            |                                                  | Min | Мах                | Min  | Max   | Min | Мах |    |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E}=V_{IL},\ \overline{G}=V_{IL}$      |     | 45                 |      | 60    |     | 70  | ns |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                          |     | 45                 |      | 60    |     | 70  | ns |
| <b>t</b> GLQV                    | toe              | Output Enable Low<br>to Output Valid       | Ē = VIL                                          |     | 25                 |      | 30    |     | 35  | ns |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                          | 0   | 25                 | 0    | 30    | 0   | 30  | ns |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to Output Hi-Z          | $\overline{E} = V_{IL}$                          | 0   | 25                 | 0    | 30    | 0   | 30  | ns |
| t <sub>AXQX</sub>                | t <sub>он</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | 0   |                    | 0    |       | 0   |     | ns |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

Sampled only, not 100% tested.
 In case of 45ns speed see High Speed AC measurament conditions.



#### Table 8B. Read Mode AC Characteristics<sup>(1)</sup>

(T<sub>A</sub> = 0 to 70 °C, -40 to 85 °C or -40 to 125 °C; V<sub>CC</sub> = 5V  $\pm$  5% or 5V  $\pm$  10%; V<sub>PP</sub> = V<sub>CC</sub>)

|                                  |                  |                                            |                                                  |     |         |     | M270 | C1001 |                     |     |      |    |
|----------------------------------|------------------|--------------------------------------------|--------------------------------------------------|-----|---------|-----|------|-------|---------------------|-----|------|----|
| Symbol                           | Alt              | Parameter                                  | Test Condition -80                               |     | -80 -90 |     | -10  |       | -12/-15/<br>-20/-25 |     | Unit |    |
|                                  |                  |                                            |                                                  | Min | Max     | Min | Max  | Min   | Max                 | Min | Max  |    |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ |     | 80      |     | 90   |       | 100                 |     | 120  | ns |
| t <sub>ELQV</sub>                | tCE              | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                          |     | 80      |     | 90   |       | 100                 |     | 120  | ns |
| tGLQV                            | t <sub>OE</sub>  | Output Enable Low<br>to Output Valid       | $\overline{E} = V_{IL}$                          |     | 40      |     | 45   |       | 50                  |     | 60   | ns |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                          | 0   | 30      | 0   | 30   | 0     | 30                  | 0   | 40   | ns |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to Output Hi-Z          | $\overline{E} = V_{IL}$                          | 0   | 30      | 0   | 30   | 0     | 30                  | 0   | 40   | ns |
| taxqx                            | tон              | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | 0   |         | 0   |      | 0     |                     | 0   |      | ns |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.

Figure 5. Read Mode AC Waveforms



SGS-THOMSON

#### Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C1001 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to

change a "0" to a "1" is by die exposition to ultraviolet light (UV EPROM). The M27C1001 is in the programming mode when V<sub>pp</sub> input is at 12.75V,  $\overline{E}$  is at V<sub>IL</sub> and  $\overline{P}$  is pulsed to V<sub>IL</sub>. The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V<sub>CC</sub> is specified to be 6.25V  $\pm$  0.25V.

# Table 9. Programming Mode DC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = 6.25V $\pm$ 0.25V; V<sub>PP</sub> = 12.75V $\pm$ 0.25V)

| Symbol          | Parameter               | Test Condition                   | Min  | Мах                   | Unit |
|-----------------|-------------------------|----------------------------------|------|-----------------------|------|
| ILI             | Input Leakage Current   | $V_{IL} \leq V_{IN} \leq V_{IH}$ |      | ±10                   | μA   |
| Icc             | Supply Current          |                                  |      | 50                    | mA   |
| IPP             | Program Current         | $\overline{E} = V_{IL}$          |      | 50                    | mA   |
| VIL             | Input Low Voltage       |                                  | -0.3 | 0.8                   | V    |
| VIH             | Input High Voltage      |                                  | 2    | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA          |      | 0.4                   | V    |
| V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -400μA         | 2.4  |                       | V    |
| VID             | A9 Voltage              |                                  | 11.5 | 12.5                  | V    |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

#### Table 10. Programming Mode AC Characteristics<sup>(1)</sup>

| Symbol                           | Alt              | Parameter                                   | Test Condition | Min | Max | Unit |
|----------------------------------|------------------|---------------------------------------------|----------------|-----|-----|------|
| t <sub>AVPL</sub>                | t <sub>AS</sub>  | Address Valid to Program Low                |                | 2   |     | μs   |
| t <sub>QVPL</sub>                | t <sub>DS</sub>  | Input Valid to Program Low                  |                | 2   |     | μs   |
| t <sub>VPHPL</sub>               | t <sub>VPS</sub> | V <sub>PP</sub> High to Program Low         |                | 2   |     | μs   |
| tvchpl                           | tvcs             | V <sub>CC</sub> High to Program Low         |                | 2   |     | μs   |
| telpl                            | tCES             | Chip Enable Low to<br>Program Low           |                | 2   |     | μs   |
| <b>t</b> PLPH                    | tpw              | Program Pulse Width                         |                | 95  | 105 | μs   |
| t <sub>PHQX</sub>                | t <sub>DH</sub>  | Program High to Input<br>Transition         |                | 2   |     | μs   |
| tqxgL                            | toes             | Input Transition to Output<br>Enable Low    |                | 2   |     | μs   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid        |                |     | 100 | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | tDFP             | Output Enable High to<br>Output Hi-Z        |                | 0   | 130 | ns   |
| t <sub>GHAX</sub>                | t <sub>AH</sub>  | Output Enable High to<br>Address Transition |                | 0   |     | ns   |

 $(T_A = 25 \text{ °C}; V_{CC} = 6.25 \text{V} \pm 0.25 \text{V}; V_{PP} = 12.75 \text{V} \pm 0.25 \text{V})$ 

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPP. 2. Sampled only, not 100% tested.





Figure 6. Programming and Verify Modes AC Waveforms

#### Figure 7. Programming Flowchart



#### **PRESTO II Programming Algorithm**

PRESTO II Programming Algorithm allows the whole array to be programmed, with a guaranteed margin, in a typical time of 13 seconds. Programming with PRESTO II involves in applying a sequence of 100µs program pulses to each byte until a correct verify occurs (see Figure 7). During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogrampulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

#### **Program Inhibit**

Programming of multiple M27C1001s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27C1001 may be common. A TTL low level pulse applied to a M27C1001's  $\overline{P}$  input, with  $\overline{E}$  low and V<sub>PP</sub> at 12.75V, will program that M27C1001. A high level  $\overline{E}$  input inhibits the other M27C1001s from being programmed.

#### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{E}$ and  $\overline{G}$  at V<sub>IL</sub>,  $\overline{P}$  at V<sub>IH</sub>, V<sub>PP</sub> at 12.75V and V<sub>CC</sub> at 6.25V.

SGS-THOMSON MICROELECTRONICS

#### **On-Board Programming**

The M27C1001 can be directly programmed in the application circuit. See the relevant Application Note AN620.

#### **Electronic Signature**

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the  $25^{\circ}C \pm 5^{\circ}C$  ambient temperature range that is required when programming the M27C1001. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27C1001, with VPP=VCC=5V. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during Electronic Signature mode.

Byte 0 (A0= $V_{IL}$ ) represents the manufacturer code and byte 1 (A0= $V_{IH}$ ) the device identifier code. For the SGS-THOMSON M27C1001, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

#### **ERASURE OPERATION (applies to UV EPROM)**

The erasure characteristics of the M27C1001 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C1001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C1001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C1001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C1001 is exposure to short wave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000  $\mu$ W/cm<sup>2</sup> power rating. The M27C1001 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.





**ORDERING INFORMATION SCHEME** 

Note: 1. High Speed, see AC Characteristics section for further information

For a list of available options (Speed,  $V_{CC}$  Tolerance, Package, etc...) refer to the current Memory Shortform catalogue.

For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you.



| Symb  |       | mm         |       |       | inches     |       |
|-------|-------|------------|-------|-------|------------|-------|
| Cynic | Тур   | Min        | Max   | Тур   | Min        | Max   |
| А     |       |            | 5.71  |       |            | 0.225 |
| A1    |       | 0.50       | 1.78  |       | 0.020      | 0.070 |
| A2    |       | 3.90       | 5.08  |       | 0.154      | 0.200 |
| В     |       | 0.40       | 0.55  |       | 0.016      | 0.022 |
| B1    |       | 1.27       | 1.52  |       | 0.050      | 0.060 |
| С     |       | 0.22       | 0.31  |       | 0.009      | 0.012 |
| D     |       |            | 42.78 |       |            | 1.684 |
| Е     |       | 15.40      | 15.80 |       | 0.606      | 0.622 |
| E1    |       | 14.50      | 14.90 |       | 0.571      | 0.587 |
| e1    | 2.54  | -          | -     | 0.100 | _          | -     |
| e3    | 38.10 | _          | _     | 1.500 | _          | _     |
| eA    |       | 16.17      | 18.32 |       | 0.637      | 0.721 |
| L     |       | 3.18       | 4.10  |       | 0.125      | 0.161 |
| S     |       | 1.52       | 2.49  |       | 0.060      | 0.098 |
| Ø     | 9.65  | _          | -     | 0.380 | _          | -     |
| α     |       | <b>4</b> ° | 15°   |       | <b>4</b> ° | 15°   |
| N     |       | 32         |       |       | 32         |       |

# FDIP32W - 32 pin Ceramic Frit-seal DIP, with window

FDIP32W





| Symb |       | mm    |       |       | inches |       |
|------|-------|-------|-------|-------|--------|-------|
|      | Тур   | Min   | Max   | Тур   | Min    | Max   |
| А    |       |       | 2.28  |       |        | 0.090 |
| В    |       | 0.51  | 0.71  |       | 0.020  | 0.028 |
| D    |       | 11.23 | 11.63 |       | 0.442  | 0.458 |
| Е    |       | 13.72 | 14.22 |       | 0.540  | 0.560 |
| е    | 1.27  | -     | -     | 0.050 | _      | -     |
| e1   |       | 0.39  | -     |       | 0.015  | _     |
| e2   | 7.62  | -     | -     | 0.300 | _      | _     |
| e3   | 10.16 | -     | -     | 0.400 | _      | _     |
| h    | 1.02  | -     | -     | 0.040 | _      | -     |
| j    | 0.51  | -     | -     | 0.020 | -      | -     |
| L    |       | 1.14  | 1.40  |       | 0.045  | 0.055 |
| L1   |       | 1.96  | 2.36  |       | 0.077  | 0.093 |
| К    |       | 10.50 | 10.80 |       | 0.413  | 0.425 |
| K1   |       | 8.03  | 8.23  |       | 0.316  | 0.324 |

# LCCC32W - 32 lead Leadless Ceramic Chip Carrier, square window

LCCC32W



SGS-THOMSON

<u>لرکم</u>

Drawing is not to scale

| Symb |       | mm    |       |       | inches |       |
|------|-------|-------|-------|-------|--------|-------|
| .,   | Тур   | Min   | Max   | Тур   | Min    | Мах   |
| А    |       |       | 4.83  |       |        | 0.190 |
| A1   |       | 0.38  | -     |       | 0.015  | -     |
| A2   | _     | -     | _     | -     | _      | Ι     |
| В    |       | 0.41  | 0.51  |       | 0.016  | 0.020 |
| B1   |       | 1.14  | 1.40  |       | 0.045  | 0.055 |
| С    |       | 0.20  | 0.30  |       | 0.008  | 0.012 |
| D    |       | 41.78 | 42.04 |       | 1.645  | 1.655 |
| E    |       | 15.24 | 15.88 |       | 0.600  | 0.625 |
| E1   |       | 13.46 | 13.97 |       | 0.530  | 0.550 |
| e1   | 2.54  | -     | -     | 0.100 | _      | Ι     |
| eA   | 15.24 | -     | _     | 0.600 | _      | I     |
| L    |       | 3.18  | 3.43  |       | 0.125  | 0.135 |
| S    |       | 1.78  | 2.03  |       | 0.070  | 0.080 |
| α    |       | 0°    | 15°   |       | 0°     | 15°   |
| N    |       | 32    |       |       | 32     |       |

## PDIP32 - 32 lead Plastic DIP, 600 mils width

PDIP32





| Symb  |      | mm    |       |       | inches |       |
|-------|------|-------|-------|-------|--------|-------|
| Cynno | Тур  | Min   | Мах   | Тур   | Min    | Мах   |
| А     |      | 2.54  | 3.56  |       | 0.100  | 0.140 |
| A1    |      | 1.52  | 2.41  |       | 0.060  | 0.095 |
| В     |      | 0.33  | 0.53  |       | 0.013  | 0.021 |
| B1    |      | 0.66  | 0.81  |       | 0.026  | 0.032 |
| D     |      | 12.32 | 12.57 |       | 0.485  | 0.495 |
| D1    |      | 11.35 | 11.56 |       | 0.447  | 0.455 |
| D2    |      | 9.91  | 10.92 |       | 0.390  | 0.430 |
| E     |      | 14.86 | 15.11 |       | 0.585  | 0.595 |
| E1    |      | 13.89 | 14.10 |       | 0.547  | 0.555 |
| E2    |      | 12.45 | 13.46 |       | 0.490  | 0.530 |
| е     | 1.27 | _     | _     | 0.050 | _      | _     |
| Ν     | 32   |       |       |       | 32     |       |
| Nd    |      | 7     |       |       | 7      |       |
| Ne    |      | 9     |       |       | 9      |       |

## PLCC32 - 32 lead Plastic Leaded Chip Carrier, rectangular

PLCC32



SGS-THOMSON

67/

Drawing is not to scale

| Symb |      | mm    |       |       | inches |       |
|------|------|-------|-------|-------|--------|-------|
| Symb | Тур  | Min   | Max   | Тур   | Min    | Max   |
| А    |      |       | 1.20  |       |        | 0.047 |
| A1   |      | 0.05  | 0.17  |       | 0.002  | 0.006 |
| A2   |      | 0.95  | 1.50  |       | 0.037  | 0.059 |
| В    |      | 0.15  | 0.27  |       | 0.006  | 0.011 |
| С    |      | 0.10  | 0.21  |       | 0.004  | 0.008 |
| D    |      | 19.80 | 20.20 |       | 0.780  | 0.795 |
| D1   |      | 18.30 | 18.50 |       | 0.720  | 0.728 |
| E    |      | 7.90  | 8.10  |       | 0.311  | 0.319 |
| е    | 0.50 | -     | -     | 0.020 | _      | -     |
| L    |      | 0.50  | 0.70  |       | 0.020  | 0.028 |
| α    |      | 0°    | 5°    |       | 0°     | 5°    |
| Ν    |      | 32    |       |       | 32     |       |
| CP   |      |       | 0.10  |       |        | 0.004 |

TSOP32



Drawing is not to scale



Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1996 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.



16/16



# M27C1024

# 1 Megabit (64K x16) UV EPROM and OTP EPROM

- FAST ACCESS TIME: 55ns
- LOW POWER "CMOS" CONSUMPTION:
  - Active Current 35mA
  - Standby Current 100µA
- PROGRAMMING VOLTAGE: 12.75V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING

The M27C1024 is a high speed 1 Megabit UV erasable and electrically programmable EPROM.

The Ceramic Frit Seal Window package has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by

For application where the content is programmed only one time and erasure is not required, the M27C1024 is offered in a Plastic Leaded Chip

It is organized as 65,536 words by 16 bits.

following the programming procedure.

 PROGRAMMING TIME of AROUND 6 sec. (PRESTO II ALGORITHM)



## Figure 1. Logic Diagram



# Table 1. Signal Names

Carrier package.

DESCRIPTION

| A0 - A15        | Address Inputs |
|-----------------|----------------|
| Q0 - Q15        | Data Outputs   |
| E Chip Enable   |                |
| G               | Output Enable  |
| P               | Program        |
| V <sub>PP</sub> | Program Supply |
| Vcc             | Supply Voltage |
| V <sub>SS</sub> | Ground         |

Figure 2A. DIP Pin Connections



Warning: NC = Not Connected.





Warning: NC = Not Connected.

Figure 2B. LCC Pin Connections



Warning: NC = Not Connected.

#### **DEVICE OPERATION**

The modes of operations of the M27C1024 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for Vpp and 12V on A9 for Electronic Signature.

#### Read Mode

The M27C1024 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the output after a delay of  $t_{OE}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ .

#### Standby Mode

The M27C1024 has a standby mode which reduces the active current from 35mA to  $100\mu A.$ 

The M27C1024 is placed in the standby mode by applying a TTL high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{G}$  input.



| Symbol                         | Parameter                            | Value      | Unit |
|--------------------------------|--------------------------------------|------------|------|
| T <sub>A</sub>                 | Ambient Operating Temperature        | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias               | -50 to 125 | °C   |
| Tstg                           | Storage Temperature                  | -65 to 150 | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltages (except A9) | –2 to 7    | V    |
| Vcc                            | Supply Voltage                       | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                           | -2 to 13.5 | V    |
| V <sub>PP</sub>                | Program Supply Voltage               | –2 to 14   | V    |

#### Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

2. Minimum DC voltage on Input or Output is -0.5V with possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

| Mode                 | Ē   | G   | P                     | A9  | V <sub>PP</sub>      | Q0 - Q15    |
|----------------------|-----|-----|-----------------------|-----|----------------------|-------------|
| Read                 | VIL | VIL | VIH                   | Х   | $V_{CC}$ or $V_{SS}$ | Data Output |
| Output Disable       | VIL | Vih | Х                     | Х   | $V_{CC}$ or $V_{SS}$ | Hi-Z        |
| Program              | VIL | Х   | V <sub>IL</sub> Pulse | Х   | V <sub>PP</sub>      | Data Input  |
| Verify               | VIL | VIL | VIH                   | Х   | V <sub>PP</sub>      | Data Output |
| Program Inhibit      | VIH | Х   | Х                     | Х   | V <sub>PP</sub>      | Hi-Z        |
| Standby              | VIH | Х   | Х                     | Х   | $V_{CC}$ or $V_{SS}$ | Hi-Z        |
| Electronic Signature | VIL | VIL | VIH                   | VID | Vcc                  | Codes       |

#### Table 3. Operating Modes

**Note:**  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ 

#### Table 4. Electronic Signature

| Identifier          | A0  | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | VIH | 1  | 0  | 0  | 0  | 1  | 1  | 0  | 0  | 8Ch      |

#### Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. the lowest possible memory power dissipation,
- b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.



Table 5. AC Measurement Conditions

|                                       | High Speed | Standard     |
|---------------------------------------|------------|--------------|
| Input Rise and Fall Times             | ≤ 10ns     | ≤ 20ns       |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |

### Figure 3. AC Testing Input Output Waveform





#### Table 6. Capacitance <sup>(1)</sup> ( $T_A = 25 \text{ °C}, f = 1 \text{ MHz}$ )

| Symbol           | Parameter          | Test Condition | Min | Max | Unit |
|------------------|--------------------|----------------|-----|-----|------|
| CIN              | Input Capacitance  | $V_{IN} = 0V$  |     | 6   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

#### System Considerations

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current, lcc, has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu\text{F}$  ceramic capacitor be used on every device between  $V_{CC}$  and Vss. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu\text{F}$  bulk electrolytic capacitor should be used between Vcc and Vss for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.





| Symbol                         | Parameter                     | Test Condition                                                                 | Min                    | Max                 | Unit |
|--------------------------------|-------------------------------|--------------------------------------------------------------------------------|------------------------|---------------------|------|
| Ιu                             | Input Leakage Current         | $0V \le V_{IN} \le V_{CC}$                                                     |                        | ±10                 | μA   |
| I <sub>LO</sub>                | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$                                                    |                        | ±10                 | μA   |
| I <sub>CC</sub>                | Supply Current                | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL},$<br>$I_{OUT} = 0mA, f = 5MHz$ |                        | 35                  | mA   |
| I <sub>CC1</sub>               | Supply Current (Standby) TTL  | Ē = V <sub>IH</sub>                                                            |                        | 1                   | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS | $\overline{E} > V_{CC} - 0.2V$                                                 |                        | 100                 | μA   |
| IPP                            | Program Current               | $V_{PP} = V_{CC}$                                                              |                        | 100                 | μA   |
| V <sub>IL</sub>                | Input Low Voltage             |                                                                                | -0.3                   | 0.8                 | V    |
| V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage            |                                                                                | 2                      | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>                | Output Low Voltage            | I <sub>OL</sub> = 2.1mA                                                        |                        | 0.4                 | V    |
| Vон                            | Output High Voltage TTL       | I <sub>OH</sub> = —400µА                                                       | 2.4                    |                     | V    |
| VOH                            | Output High Voltage CMOS      | I <sub>OH</sub> = −100μA                                                       | V <sub>CC</sub> – 0.7V |                     | V    |

#### Table 7. Read Mode DC Characteristics <sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \text{ °C}, -40 \text{ to } 85 \text{ °C or } -40 \text{ to } 105 \text{ °C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously with or after V<sub>PP</sub>. 2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V.

Table 8A. Read Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 0 to 70 °C, -40 to 85 °C or -40 to 105 °C; V<sub>CC</sub> = 5V  $\pm$  5% or 5V  $\pm$  10%; V<sub>PP</sub> = V<sub>CC</sub>)

|                                  |                  |                                            |                                                 | M27C1024                  |     |     |     |     |     |     |     |      |
|----------------------------------|------------------|--------------------------------------------|-------------------------------------------------|---------------------------|-----|-----|-----|-----|-----|-----|-----|------|
| Symbol Alt                       |                  | Parameter                                  | Test Condition                                  | <b>-55</b> <sup>(3)</sup> |     | -70 |     | -80 |     | -90 |     | Unit |
|                                  |                  |                                            |                                                 | Min                       | Max | Min | Max | Min | Max | Min | Max |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$ |                           | 55  |     | 70  |     | 80  |     | 90  | ns   |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                         |                           | 55  |     | 70  |     | 80  |     | 90  | ns   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid       | $\overline{E} = V_{IL}$                         |                           | 30  |     | 35  |     | 40  |     | 45  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                         | 0                         | 30  | 0   | 30  | 0   | 30  | 0   | 30  | ns   |
| tghqz <sup>(2)</sup>             | tDF              | Output Enable High to<br>Output Hi-Z       | Ē = VIL                                         | 0                         | 30  | 0   | 30  | 0   | 30  | 0   | 30  | ns   |
| t <sub>AXQX</sub>                | tон              | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$  | 0                         |     | 0   |     | 0   |     | 0   |     | ns   |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously with or after VPP.
2. Sampled only, not 100% tested.
3. In case of 55ns speed see High Speed AC measurement conditions.


#### Table 8B. Read Mode AC Characteristics <sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C}, -40 \text{ to } 85 \text{ }^{\circ}\text{C} \text{ or } -40 \text{ to } 105 \text{ }^{\circ}\text{C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

|                                  |                  |                                            |                                                 |     |     |     | M27C | C1024 |     |     |      |      |
|----------------------------------|------------------|--------------------------------------------|-------------------------------------------------|-----|-----|-----|------|-------|-----|-----|------|------|
| Symbol                           | Alt              | Parameter                                  | Test Condition                                  | -1  | 0   | -1  | 2    | -1    | 15  | -20 | /-25 | Unit |
|                                  |                  |                                            |                                                 | Min | Max | Min | Max  | Min   | Max | Min | Max  |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$ |     | 100 |     | 120  |       | 150 |     | 200  | ns   |
| tELQV                            | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                         |     | 100 |     | 120  |       | 150 |     | 200  | ns   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid       | $\overline{E} = V_{IL}$                         |     | 50  |     | 60   |       | 60  |     | 70   | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                         | 0   | 30  | 0   | 40   | 0     | 50  | 0   | 60   | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to<br>Output Hi-Z       | $\overline{E} = V_{IL}$                         | 0   | 30  | 0   | 40   | 0     | 50  | 0   | 60   | ns   |
| t <sub>AXQX</sub>                | t <sub>он</sub>  | Address Transition to<br>Output Transition | $\overline{E}=V_{IL},\overline{G}=V_{IL}$       | 0   |     | 0   |      | 0     |     | 0   |      | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously with or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





#### Programming

When delivered (and after each "1"s erasure for UV EPROM), all bits of the M27C1024 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to change a "0" to a "1" is by die exposure to ultraviolet

light (UV EPROM). The M27C1024 is in the programming mode when V<sub>PP</sub> input is at 12.75V,  $\overline{E}$  is at V<sub>IL</sub> and  $\overline{P}$  is pulsed to V<sub>IL</sub>. The data to be programmed is applied to 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V<sub>CC</sub> is specified to be 6.25V  $\pm$  0.25V.



| Table 9.       | Programming Mode DC Characteristics <sup>(1)</sup>             |
|----------------|----------------------------------------------------------------|
| $(T_{A} = 25)$ | °C; $V_{CC} = 6.25V \pm 0.25V$ ; $V_{PP} = 12.75V \pm 0.25V$ ) |

| Symbol          | Parameter               | Test Condition              | Min  | Max                   | Unit |
|-----------------|-------------------------|-----------------------------|------|-----------------------|------|
| ILI             | Input Leakage Current   | $0 \leq V_{IN} \leq V_{IH}$ |      | ±10                   | μA   |
| Icc             | Supply Current          |                             |      | 50                    | mA   |
| IPP             | Program Current         | $\overline{E} = V_{IL}$     |      | 50                    | mA   |
| VIL             | Input Low Voltage       |                             | -0.3 | 0.8                   | V    |
| VIH             | Input High Voltage      |                             | 2    | V <sub>CC</sub> + 0.5 | V    |
| Vol             | Output Low Voltage      | I <sub>OL</sub> = 2.1mA     |      | 0.4                   | V    |
| Vон             | Output High Voltage TTL | I <sub>OH</sub> = -400µА    | 2.4  |                       | V    |
| V <sub>ID</sub> | A9 Voltage              |                             | 11.5 | 12.5                  | V    |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously with or after V<sub>PP</sub>.

# Table 10. Programming Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = 6.25V $\pm$ 0.25V; V<sub>PP</sub> = 12.75V $\pm$ 0.25V)

| Symbol                           | Alt              | Parameter                                   | Test Condition | Min | Мах | Unit |
|----------------------------------|------------------|---------------------------------------------|----------------|-----|-----|------|
| t <sub>AVPL</sub>                | t <sub>AS</sub>  | Address Valid to Program Low                |                | 2   |     | μs   |
| t <sub>QVPL</sub>                | t <sub>DS</sub>  | Input Valid to Program Low                  |                | 2   |     | μs   |
| t <sub>VPHPL</sub>               | t <sub>VPS</sub> | V <sub>PP</sub> High to Program Low         |                | 2   |     | μs   |
| t <sub>VCHPL</sub>               | t <sub>VCS</sub> | V <sub>CC</sub> High to Program Low         |                | 2   |     | μs   |
| t <sub>ELPL</sub>                | t <sub>CES</sub> | Chip Enable Low to Program Low              |                | 2   |     | μs   |
| t <sub>PLPH</sub>                | t <sub>PW</sub>  | Program Pulse Width                         |                | 95  | 105 | μs   |
| t <sub>PHQX</sub>                | t <sub>DH</sub>  | Program High to Input Transition            |                | 2   |     | μs   |
| t <sub>QXGL</sub>                | toes             | Input Transition to Output Enable<br>Low    |                | 2   |     | μs   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to Output Valid           |                |     | 100 | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | tDFP             | Output Enable High to Output Hi-Z           |                | 0   | 130 | ns   |
| t <sub>GHAX</sub>                | t <sub>AH</sub>  | Output Enable High to Address<br>Transition |                | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously with or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





Figure 6. Programming and Verify Modes AC Waveforms

#### Figure 7. Programming Flowchart



#### **PRESTO II Programming Algorithm**

PRESTO II Programming Algorithm allows programming of the whole array with a guaranteed margin, in a typical time of 6.5 seconds. Programming with PRESTO II consists of applying a sequence of 100 µs program pulses to each word until a correct verify occurs (see Figure 7). During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

#### **Program Inhibit**

Programming of multiple M27C1024s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27C1024 may be common. A TTL low level pulse applied to a M27C1024's  $\overline{P}$  input, with  $\overline{E}$  low and V<sub>PP</sub> at 12.75V, will program that M27C1024. A high level  $\overline{E}$  input inhibits the other M27C1024s from being programmed.

#### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\bar{E}$  and  $\bar{G}$  at  $V_{IL},\ \bar{P}$  at  $V_{IH},\ V_{PP}$  at 12.75V and  $V_{CC}$  at 6.25V.



#### **On-Board Programming**

The M27C1024 can be directly programmed in the application circuit. See the relevant Application Note AN620.

#### **Electronic Signature**

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the  $25^{\circ}C \pm 5^{\circ}C$  ambient temperature range that is required when programming the M27C1024. To activate the ES mode, the programming equipmentmust force 11.5V to 12.5V on address line A9 of the M27C1024 with VPP =  $V_{CC} = 5V$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during Electronic Signature mode. Byte 0 (A0=VIL) represents the manufacturer code and byte 1 (A0=VIH) the device identifier code. For the SGS-THOMSON M27C1024, these two iden-tifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

#### **ERASURE OPERATION (applies to UV EPROM)**

The erasure characteristics of the M27C1024 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C1024 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C1024 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C1024 window to prevent unintentional erasure. The recommended erasure procedure for the M27C1024 is exposure to short wave ultraviolet light which has wavelength 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with  $12000 \ \mu W/cm^2$  power rating. The M27C1024 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure



#### **ORDERING INFORMATION SCHEME**



Note: 1. High Speed, see AC Characteristics section for further information.

For a list of available options (Speed,  $V_{CC}$  Tolerance, Package, etc...) refer to the current Memory Shortform catalogue.

For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you.



| Symb  |       | mm    |       |       | inches |       |
|-------|-------|-------|-------|-------|--------|-------|
| Synib | Тур   | Min   | Max   | Тур   | Min    | Max   |
| А     |       |       | 5.71  |       |        | 0.225 |
| A1    |       | 0.50  | 1.78  |       | 0.020  | 0.070 |
| A2    |       | 3.90  | 5.08  |       | 0.154  | 0.200 |
| В     |       | 0.40  | 0.55  |       | 0.016  | 0.022 |
| B1    |       | 1.27  | 1.52  |       | 0.050  | 0.060 |
| С     |       | 0.22  | 0.31  |       | 0.009  | 0.012 |
| D     |       |       | 53.40 |       |        | 2.102 |
| E     |       | 15.40 | 15.80 |       | 0.606  | 0.622 |
| E1    |       | 13.10 | 13.50 |       | 0.514  | 0.530 |
| e1    | 2.54  | -     | -     | 0.100 | -      | -     |
| e3    | 48.26 | _     | -     | 1.900 | _      | -     |
| eA    |       | 16.17 | 18.32 |       | 0.637  | 0.721 |
| L     |       | 3.18  | 4.10  |       | 0.125  | 0.161 |
| S     |       | 1.52  | 2.49  |       | 0.060  | 0.098 |
| Ø     | 8.13  | _     | _     | 0.320 | _      | _     |
| α     |       | 4°    | 15°   |       | 4°     | 15°   |
| N     |       | 40    | -     |       | 40     | -     |

## FDIP40W - 40 pin Ceramic Frit-seal DIP, with window

FDIP40W



| Symb  |      | mm    |       | inches |       |       |  |  |
|-------|------|-------|-------|--------|-------|-------|--|--|
| Cynib | Тур  | Min   | Max   | Тур    | Min   | Мах   |  |  |
| А     |      | 4.20  | 4.70  |        | 0.165 | 0.185 |  |  |
| A1    |      | 2.29  | 3.04  |        | 0.090 | 0.120 |  |  |
| В     |      | 0.33  | 0.53  |        | 0.013 | 0.021 |  |  |
| B1    |      | 0.66  | 0.81  |        | 0.026 | 0.032 |  |  |
| D     |      | 17.40 | 17.65 |        | 0.685 | 0.695 |  |  |
| D1    |      | 16.51 | 16.66 |        | 0.650 | 0.656 |  |  |
| D2    |      | 14.99 | 16.00 |        | 0.590 | 0.630 |  |  |
| E     |      | 17.40 | 17.65 |        | 0.685 | 0.695 |  |  |
| E1    |      | 16.51 | 16.66 |        | 0.650 | 0.656 |  |  |
| E2    |      | 14.99 | 16.00 |        | 0.590 | 0.630 |  |  |
| е     | 1.27 | _     | _     | 0.050  | _     | _     |  |  |
| N     |      | 44    |       |        | 44    |       |  |  |
| СР    |      |       | 0.10  |        |       | 0.004 |  |  |

### PLCC44 - 44 lead Plastic Leaded Chip Carrier, square

PLCC44



SGS-THOMSON

Á7/

| Symb  |      | mm    |       |       | inches |       |  |  |  |
|-------|------|-------|-------|-------|--------|-------|--|--|--|
| Synis | Тур  | Min   | Max   | Тур   | Min    | Max   |  |  |  |
| А     |      |       | 1.20  |       |        | 0.047 |  |  |  |
| A1    |      | 0.05  | 0.15  |       | 0.002  | 0.006 |  |  |  |
| A2    |      | 0.95  | 1.05  |       | 0.037  | 0.041 |  |  |  |
| В     |      | 0.17  | 0.27  |       | 0.007  | 0.011 |  |  |  |
| С     |      | 0.10  | 0.21  |       | 0.004  | 0.008 |  |  |  |
| D     |      | 13.80 | 14.20 |       | 0.543  | 0.559 |  |  |  |
| D1    |      | 12.30 | 12.50 |       | 0.484  | 0.492 |  |  |  |
| E     |      | 9.90  | 10.10 |       | 0.390  | 0.398 |  |  |  |
| е     | 0.50 | -     | -     | 0.020 | -      | _     |  |  |  |
| L     |      | 0.50  | 0.70  |       | 0.020  | 0.028 |  |  |  |
| α     |      | 0°    | 5°    |       | 0°     | 5°    |  |  |  |
| N     |      | 40    |       |       | 40     |       |  |  |  |
| СР    |      |       | 0.10  |       |        | 0.004 |  |  |  |

TSOP40 - 40 lead Plastic Thin Small Outline, 10 x 14mm

TSOP40





Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1996 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.



14/14



# M27C2001

## 2 Megabit (256K x 8) UV EPROM and OTP ROM

- VERY FAST ACCESS TIME: 70ns
- COMPATIBLE with HIGH SPEED MICROPROCESSORS, ZERO WAIT STATE
- LOW POWER "CMOS" CONSUMPTION:
  - Active Current 30mA
  - Standby Current 100µA
- PROGRAMMING VOLTAGE: 12.75V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 24sec. (PRESTO II ALGORITHM)

#### DESCRIPTION

The M27C2001 is a high speed 2 Megabit UV erasable and programmable memory (EPROM) ideally suited for microprocessor systems requiring large programs. It is organised as 262,144 by 8 bits.

The 32 pin Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27C2001 is offered in both Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

| Table | 1. | Signal | Names |
|-------|----|--------|-------|
|-------|----|--------|-------|

| A0 - A17        | Address Inputs |
|-----------------|----------------|
| Q0 - Q7         | Data Outputs   |
| Ē               | Chip Enable    |
| G               | Output Enable  |
| P               | Program        |
| V <sub>PP</sub> | Program Supply |
| V <sub>CC</sub> | Supply Voltage |
| V <sub>SS</sub> | Ground         |



Figure 1. Logic Diagram



Figure 2A. DIP Pin Connections



Figure 2C. TSOP Pin Connections



#### Figure 2B. LCC Pin Connections



#### **DEVICE OPERATION**

The modes of operations of the M27C2001 are listed in the Operating Modes table. A single 5V power supply is required in the read mode. All inputs are TTL levels except for  $V_{pp}$  and 12V on A9 for Electronic Signature.

#### **Read Mode**

The M27C2001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ -t<sub>GLQV</sub>.

#### **Standby Mode**

The M27C2001 has a standby mode which reduces the active current from 30mA to  $100\mu\text{A}$ . The M27C2001 is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{E}}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{G}}$  input.

SGS-THOMSON MICROELECTRONICS

| Symbol                         | Parameter                            | Value      | Unit |
|--------------------------------|--------------------------------------|------------|------|
| T <sub>A</sub>                 | Ambient Operating Temperature        | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias               | -50 to 125 | °C   |
| T <sub>STG</sub>               | Storage Temperature                  | –65 to 150 | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltages (except A9) | –2 to 7    | V    |
| V <sub>CC</sub>                | Supply Voltage                       | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                           | –2 to 13.5 | V    |
| V <sub>PP</sub>                | Program Supply Voltage               | –2 to 14   | V    |

#### Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

2. Minimum DC voltage on Input or Output is -0.5V with possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

#### Table 3. Operating Modes

| Mode                 | Ē               | G               | P                     | A9              | V <sub>PP</sub>             | Q0 - Q7  |
|----------------------|-----------------|-----------------|-----------------------|-----------------|-----------------------------|----------|
| Read                 | V <sub>IL</sub> | V <sub>IL</sub> | Х                     | Х               | $V_{CC} \text{ or } V_{SS}$ | Data Out |
| Output Disable       | VIL             | Vih             | Х                     | Х               | $V_{CC}$ or $V_{SS}$        | Hi-Z     |
| Program              | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> Pulse | Х               | V <sub>PP</sub>             | Data In  |
| Verify               | VIL             | VIL             | VIH                   | Х               | V <sub>PP</sub>             | Data Out |
| Program Inhibit      | V <sub>IH</sub> | Х               | Х                     | Х               | V <sub>PP</sub>             | Hi-Z     |
| Standby              | VIH             | Х               | Х                     | Х               | $V_{CC}$ or $V_{SS}$        | Hi-Z     |
| Electronic Signature | V <sub>IL</sub> | VIL             | V <sub>IH</sub>       | V <sub>ID</sub> | V <sub>CC</sub>             | Codes    |

Note: X = V<sub>IH</sub> or V<sub>IL</sub>, V<sub>ID</sub> = 12V  $\pm$  0.5V

#### Table 4. Electronic Signature

| Identifier          | A0              | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----------------|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | V <sub>IL</sub> | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | Vih             | 0  | 1  | 1  | 0  | 0  | 0  | 0  | 1  | 61h      |

#### **Two Line Output Control**

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. the lowest possible memory power dissipation,
- b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the  $\overline{READ}$  line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.



#### AC MEASUREMENT CONDITIONS

| Input Rise and Fall Times             | ≤ 20ns       |
|---------------------------------------|--------------|
| Input Pulse Voltages                  | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 0.8V to 2.0V |

Note that Output Hi-Z is defined as the point where data is no longer driven.

#### Figure 3. AC Testing Input Output Waveforms



# Figure 4. AC Testing Load Circuit



### Table 5. Capacitance <sup>(1)</sup> (T<sub>A</sub> = 25 $^{\circ}$ C, f = 1 MHz )

| Symbol | Parameter          | Test Condition | Min | Max | Unit |
|--------|--------------------|----------------|-----|-----|------|
| CIN    | Input Capacitance  | $V_{IN} = 0V$  |     | 6   | pF   |
| Соит   | Output Capacitance | Vout = 0V      |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

#### Table 6. Read Mode DC Characteristics<sup>(1)</sup>

| Symbol             | Parameter                     | Test Condition                                                                                                                     | Min                    | Max                 | Unit |
|--------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------------|------|
| lu                 | Input Leakage Current         | $0V \leq V_{IN} \leq V_{CC}$                                                                                                       |                        | ±10                 | μA   |
| ILO                | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$                                                                                                        |                        | ±10                 | μA   |
| Icc                | Supply Current                | $\label{eq:eq:entropy} \begin{split} \overline{E} &= V_{IL}, \ \overline{G} = V_{IL}, \\ I_{OUT} &= 0 mA, \ f = 5 MHz \end{split}$ |                        | 30                  | mA   |
| Icc1               | Supply Current (Standby) TTL  | E = VIH                                                                                                                            |                        | 1                   | mA   |
| Icc2               | Supply Current (Standby) CMOS | $\overline{E}$ > V <sub>CC</sub> – 0.2V                                                                                            |                        | 100                 | μA   |
| IPP                | Program Current               | $V_{PP} = V_{CC}$                                                                                                                  |                        | 10                  | μA   |
| VIL                | Input Low Voltage             |                                                                                                                                    | -0.3                   | 0.8                 | V    |
| VIH <sup>(2)</sup> | Input High Voltage            |                                                                                                                                    | 2                      | V <sub>CC</sub> + 1 | V    |
| Vol                | Output Low Voltage            | $I_{OL} = 2.1 \text{mA}$                                                                                                           |                        | 0.4                 | V    |
| Vон                | Output High Voltage TTL       | I <sub>OH</sub> = –400µА                                                                                                           | 2.4                    |                     | V    |
| v OH               | Output High Voltage CMOS      | I <sub>OH</sub> = –100µА                                                                                                           | V <sub>CC</sub> – 0.7V |                     | V    |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V.



Table 7A. Read Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 0 to 70 °C or -40 to 85 °C;  $V_{CC} = 5V \pm 5\%$  or  $5V \pm 10\%$ ;  $V_{PP} = V_{CC}$ )

|                                  |                  |                                            |                                                  | M27C2001 |     |     |        |     |     | Unit |     |  |
|----------------------------------|------------------|--------------------------------------------|--------------------------------------------------|----------|-----|-----|--------|-----|-----|------|-----|--|
| Symbol                           | Alt              | Parameter                                  | Test Condition                                   | -7       | -70 |     | -70 -8 |     | -80 |      | -90 |  |
|                                  |                  |                                            |                                                  | Min      | Max | Min | Max    | Min | Max |      |     |  |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to Output Valid              | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ |          | 70  |     | 80     |     | 90  | ns   |     |  |
| <b>t</b> ELQV                    | tce              | Chip Enable Low to Output Valid            | $\overline{G} = V_{IL}$                          |          | 70  |     | 80     |     | 90  | ns   |     |  |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to Output Valid          | $\overline{E} = V_{IL}$                          |          | 35  |     | 40     |     | 40  | ns   |     |  |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to Output Hi-Z            | $\overline{G} = V_{IL}$                          | 0        | 30  | 0   | 30     | 0   | 30  | ns   |     |  |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to Output Hi-Z          | E = VIL                                          | 0        | 30  | 0   | 30     | 0   | 30  | ns   |     |  |
| t <sub>AXQX</sub>                | tон              | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | 0        |     | 0   |        | 0   |     | ns   |     |  |

Table 7B. Read Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 0 to 70 °C or -40 to 85 °C; V<sub>CC</sub> = 5V  $\pm$  5% or 5V  $\pm$  10%; V<sub>PP</sub> = V<sub>CC</sub>)

|                                  |                  |                                            |                                                  |     |     | M270 | 2001 |                 |     |      |
|----------------------------------|------------------|--------------------------------------------|--------------------------------------------------|-----|-----|------|------|-----------------|-----|------|
| Symbol                           | Alt              | Parameter                                  | Test Condition                                   | -1  | 0   | -1   | 12   | -15/-20/<br>-25 |     | Unit |
|                                  |                  |                                            |                                                  | Min | Max | Min  | Max  | Min             | Max |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to Output Valid              | $\overline{E}=V_{IL},\ \overline{G}=V_{IL}$      |     | 100 |      | 120  |                 | 150 | ns   |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to Output Valid            | $\overline{G} = V_{IL}$                          |     | 100 |      | 120  |                 | 150 | ns   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to Output Valid          | $\overline{E} = V_{IL}$                          |     | 50  |      | 50   |                 | 60  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to Output Hi-Z            | $\overline{G} = V_{IL}$                          | 0   | 30  | 0    | 40   | 0               | 50  | ns   |
| tghqz <sup>(2)</sup>             | tDF              | Output Enable High to Output Hi-Z          | Ē = VIL                                          | 0   | 30  | 0    | 40   | 0               | 50  | ns   |
| t <sub>AXQX</sub>                | t <sub>OH</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | 0   |     | 0    |      | 0               |     | ns   |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

2. Sampled only, not 100% tested.

#### Figure 5. Read Mode AC Waveforms



SGS-THOMSON <u>لرکم</u>

| Symbol          | Parameter               | Test Condition              | Min  | Max                   | Unit |
|-----------------|-------------------------|-----------------------------|------|-----------------------|------|
| lu              | Input Leakage Current   | $0 \leq V_{IN} \leq V_{CC}$ |      | ±10                   | μA   |
| Icc             | Supply Current          |                             |      | 50                    | mA   |
| IPP             | Program Current         | $\overline{E} = V_{IL}$     |      | 50                    | mA   |
| V <sub>IL</sub> | Input Low Voltage       |                             | -0.3 | 0.8                   | V    |
| V <sub>IH</sub> | Input High Voltage      |                             | 2    | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA     |      | 0.4                   | V    |
| V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -400μA    | 2.4  |                       | V    |
| V <sub>ID</sub> | A9 Voltage              |                             | 11.5 | 12.5                  | V    |

# Table 8. Programming Mode DC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = 6.25V $\pm$ 0.25V; V<sub>PP</sub> = 12.75V $\pm$ 0.25V)

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

# Table 9. Programming Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = $6.25V \pm 0.25V$ ; V<sub>PP</sub> = $12.75V \pm 0.25V$ )

| Symbol                           | Alt              | Parameter                                   | Test Condition | Min | Max | Unit |
|----------------------------------|------------------|---------------------------------------------|----------------|-----|-----|------|
| t <sub>AVPL</sub>                | t <sub>AS</sub>  | Address Valid to Program Low                |                | 2   |     | μs   |
| <b>t</b> QVPL                    | tDS              | Input Valid to Program Low                  |                | 2   |     | μs   |
| t∨PHPL                           | t <sub>VPS</sub> | VPP High to Program Low                     |                | 2   |     | μs   |
| t <sub>VCHPL</sub>               | tvcs             | V <sub>CC</sub> High to Program Low         |                | 2   |     | μs   |
| t <sub>ELPL</sub>                | tCES             | Chip Enable Low to Program<br>Low           |                | 2   |     | μs   |
| <b>t</b> PLPH                    | t <sub>PW</sub>  | Program Pulse Width                         |                | 95  | 105 | μs   |
| t <sub>PHQX</sub>                | t <sub>DH</sub>  | Program High to Input<br>Transition         |                | 2   |     | μs   |
| t <sub>QXGL</sub>                | toes             | Input Transition to Output<br>Enable Low    |                | 2   |     | μs   |
| t <sub>GLQV</sub>                | toe              | Output Enable Low to Output Valid           |                |     | 100 | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DFP</sub> | Output Enable High to Output<br>Hi-Z        |                | 0   | 130 | ns   |
| t <sub>GHAX</sub>                | t <sub>AH</sub>  | Output Enable High to<br>Address Transition |                | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





Figure 6. Programming and Verify Modes AC Waveforms

#### **System Considerations**

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and V<sub>SS</sub>. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a 4.7 $\mu$ F bulk electrolytic capacitor should be used

between  $V_{CC}$  and  $V_{SS}$  for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

#### Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C2001 are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by die exposition to ultraviolet light (UV EPROM). The M27C2001 is in the programming mode when VPP input is at 12.75V, and  $\overline{E}$  and  $\overline{P}$  are at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.  $V_{CC}$  is specified to be 6.25V  $\pm$  0.25V.



Figure 7. Programming Flowchart



### PRESTO II Programming Algorithm

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 26.5 seconds. Programming with PRESTO II consists of applying a sequence of 100µs program pulses to each byte until a correct verify occurs. During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MAR-GIN MODE provides the necessary margin to each programmed cell.

#### **Program Inhibit**

Programming of multiple M27C2001s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27C2001 may be common. A TTL low level pulse applied to a M27C2001's  $\overline{E}$  input, with  $\overline{P}$  low and V<sub>PP</sub> at 12.75V, will program that M27C2001. A high level  $\overline{E}$  input inhibits the other M27C2001s from being programmed.

SGS-THOMSON

### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\bar{E}$  and  $\bar{G}$  at V<sub>IL</sub>,  $\bar{P}$  at V<sub>IH</sub>, V<sub>PP</sub> at 12.75V and V<sub>CC</sub> at 6.25V.

#### **Electronic Signature**

The Electronic Signature mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. this mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. This mode is functional in the  $25^{\circ}C \pm 5^{\circ}C$  ambient temperature range that is required when programming the M27C2001. To activate this mode, the programming equipmentmust force 11.5V to 12.5V on address line A9 of the M27C2001 with V<sub>PP</sub>=V<sub>CC</sub>=5V. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during Electronic Signature mode. Byte 0 (A0=VIL) represents the manufacturer code and byte 1 (A0=V<sub>IH</sub>) the device identifier code. For the SGS-THOMSON M27C2001, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

### **ERASURE OPERATION (applies to UV EPROM)**

The erasure characteristics of the M27C2001 are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 A. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Data shows that constant exposure to room level fluorescent lighting could erase a typical M27C2001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C2001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C2001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C2001 is exposure to short wave ultraviolet light which has wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000  $\mu$ W/cm<sup>2</sup> power rating. The M27C2001 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.

#### **ORDERING INFORMATION SCHEME**



For a list of available options (Speed,  $V_{CC}$  Tolerance, Package, etc...) refer to the current Memory Shortform catalogue.

For further information on any aspect of this device, please contact SGS-THOMSON Sales Office nearest to you.



| Symb |       | mm    |       |       | inches |       |
|------|-------|-------|-------|-------|--------|-------|
| Symb | Тур   | Min   | Max   | Тур   | Min    | Мах   |
| А    |       |       | 5.71  |       |        | 0.225 |
| A1   |       | 0.50  | 1.78  |       | 0.020  | 0.070 |
| A2   |       | 3.90  | 5.08  |       | 0.154  | 0.200 |
| В    |       | 0.40  | 0.55  |       | 0.016  | 0.022 |
| B1   |       | 1.27  | 1.52  |       | 0.050  | 0.060 |
| С    |       | 0.22  | 0.31  |       | 0.009  | 0.012 |
| D    |       |       | 42.78 |       |        | 1.684 |
| E    |       | 15.40 | 15.80 |       | 0.606  | 0.622 |
| E1   |       | 14.50 | 14.90 |       | 0.571  | 0.587 |
| e1   | 2.54  | -     | -     | 0.100 | -      | _     |
| e3   | 38.10 | -     | -     | 1.500 | -      | _     |
| eA   |       | 16.17 | 18.32 |       | 0.637  | 0.721 |
| L    |       | 3.18  | 4.10  |       | 0.125  | 0.161 |
| S    |       | 1.52  | 2.49  |       | 0.060  | 0.098 |
| Ø    | 9.65  | -     | -     | 0.380 | _      | -     |
| α    |       | 4°    | 15°   |       | 4°     | 15°   |

### FDIP32W - 32 pin Ceramic Frit-seal DIP, with window

FDIP32W



SGS-THOMSON

Ĺ₹/

10/14

| Symb  |       | mm    |       |       | inches |       |
|-------|-------|-------|-------|-------|--------|-------|
| Synno | Тур   | Min   | Мах   | Тур   | Min    | Max   |
| А     |       |       | 2.28  |       |        | 0.090 |
| В     |       | 0.51  | 0.71  |       | 0.020  | 0.028 |
| D     |       | 11.23 | 11.63 |       | 0.442  | 0.458 |
| Е     |       | 13.72 | 14.22 |       | 0.540  | 0.560 |
| е     | 1.27  | _     | -     | 0.050 | _      | -     |
| e1    |       | 0.39  | _     |       | 0.015  | _     |
| e2    | 7.62  | _     | _     | 0.300 | _      | _     |
| e3    | 10.16 | _     | _     | 0.400 | -      | _     |
| h     | 1.02  | _     | _     | 0.040 | _      | _     |
| j     | 0.51  | _     | _     | 0.020 | _      | _     |
| L     |       | 1.14  | 1.40  |       | 0.045  | 0.055 |
| L1    |       | 1.96  | 2.36  |       | 0.077  | 0.093 |
| К     |       | 10.50 | 10.80 |       | 0.413  | 0.425 |
| K1    |       | 8.03  | 8.23  |       | 0.316  | 0.324 |
| Ν     |       | 32    |       |       | 32     |       |

### LCCC32W - 32 lead Leadless Ceramic Chip Carrier, with window

LCCC32W





| Symb |      | mm    |       | inches |       |       |  |
|------|------|-------|-------|--------|-------|-------|--|
|      | Тур  | Min   | Max   | Тур    | Min   | Max   |  |
| А    |      | 2.54  | 3.56  |        | 0.100 | 0.140 |  |
| A1   |      | 1.52  | 2.41  |        | 0.060 | 0.095 |  |
| В    |      | 0.33  | 0.53  |        | 0.013 | 0.021 |  |
| B1   |      | 0.66  | 0.81  |        | 0.026 | 0.032 |  |
| D    |      | 12.32 | 12.57 |        | 0.485 | 0.495 |  |
| D1   |      | 11.35 | 11.56 |        | 0.447 | 0.455 |  |
| D2   |      | 9.91  | 10.92 |        | 0.390 | 0.430 |  |
| E    |      | 14.86 | 15.11 |        | 0.585 | 0.595 |  |
| E1   |      | 13.89 | 14.10 |        | 0.547 | 0.555 |  |
| E2   |      | 12.45 | 13.46 |        | 0.490 | 0.530 |  |
| е    | 1.27 | _     | _     | 0.050  | _     | _     |  |
| N    |      | 32    |       |        | 32    |       |  |
| Nd   |      | 7     |       |        | 7     |       |  |
| Ne   |      | 9     |       |        | 9     |       |  |

### PLCC32 - 32 lead Plastic Leaded Chip Carrier, rectangular

PLCC32



SGS-THOMSON

<u>لرکم</u>

| Symb |      | mm    |       |       | inches |       |  |
|------|------|-------|-------|-------|--------|-------|--|
| Symb | Тур  | Min   | Мах   | Тур   | Min    | Max   |  |
| А    |      |       | 1.20  |       |        | 0.047 |  |
| A1   |      | 0.05  | 0.17  |       | 0.002  | 0.006 |  |
| A2   |      | 0.95  | 1.50  |       | 0.037  | 0.059 |  |
| В    |      | 0.15  | 0.27  |       | 0.006  | 0.011 |  |
| С    |      | 0.10  | 0.21  |       | 0.004  | 0.008 |  |
| D    |      | 19.80 | 20.20 |       | 0.780  | 0.795 |  |
| D1   |      | 18.30 | 18.50 |       | 0.720  | 0.728 |  |
| Е    |      | 7.90  | 8.10  |       | 0.311  | 0.319 |  |
| е    | 0.50 | _     | -     | 0.020 | -      | _     |  |
| L    |      | 0.50  | 0.70  |       | 0.020  | 0.028 |  |
| α    |      | 0°    | 5°    |       | 0°     | 5°    |  |
| N    |      | 32    |       |       | 32     |       |  |
| СР   |      |       | 0.10  |       |        | 0.004 |  |

TSOP32 - 32 lead Plastic Thin Small Outline, 8 x 20mm

TSOP32



Drawing is not to scale



Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1995 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.





# M27C4001

## 4 Megabit (512K x 8) UV EPROM and OTP EPROM

- FAST ACCESS TIME: 55ns
- LOW POWER "CMOS" CONSUMPTION:
  - Active Current 30mA at 5MHz
  - Standby Current 100µA
- PROGRAMMING VOLTAGE: 12.75V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 48sec. (PRESTO II ALGORITHM)

#### DESCRIPTION

The M27C4001 is a high speed 4 Megabit UV erasable and electrically programmable EPROM ideally suited for microprocessor systems requiring large programs. It is organised as 524,288 by 8 bits.

The Window Ceramic Frit-Seal Dual-in-Line and Leadless Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27C4001 is offered in both Plastic Dual-in-Line, Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

| A0 - A18        | Address Inputs |
|-----------------|----------------|
| Q0 - Q7         | Data Outputs   |
| Ē               | Chip Enable    |
| G               | Output Enable  |
| V <sub>PP</sub> | Program Supply |
| V <sub>CC</sub> | Supply Voltage |
| V <sub>SS</sub> | Ground         |

#### Table 1. Signal Names



#### Figure 1. Logic Diagram



Figure 2A. DIP Pin Connections



Figure 2C. TSOP Pin Connections







#### **DEVICE OPERATION**

The modes of operations of the M27C4001 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for  $V_{pp}$  and 12V on A9 for Electronic Signature.

#### Read Mode

The M27C4001 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQv) is equal to the delay from  $\overline{E}$  to output (teLQv). Data is available at the output after a delay of tGLQv from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least tavQv-tGLQV.

#### Standby Mode

The M27C4001 has a standby mode which reduces the active current from 30mA to  $100\mu\text{A}$ . The M27C4001 is placed in the standby mode by applying a CMOS high signal to the  $\overline{\text{E}}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{\text{G}}$  input.



| Symbol                         | Parameter                            | Value      | Unit |
|--------------------------------|--------------------------------------|------------|------|
| TA                             | Ambient Operating Temperature        | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias               | -50 to 125 | °C   |
| T <sub>STG</sub>               | Storage Temperature                  | -65 to 150 | °C   |
| V10 <sup>(2)</sup>             | Input or Output Voltages (except A9) | –2 to 7    | V    |
| Vcc                            | Supply Voltage                       | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                           | -2 to 13.5 | V    |
| Vpp                            | Program Supply Voltage               | -2 to 14   | V    |

#### Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents.

2. Minimum DC voltage on Input or Output is –0.5V with possible undershoot to –2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

| Mode                 | Ē                     | G   | A9              | V <sub>PP</sub>      | Q0 - Q7  |
|----------------------|-----------------------|-----|-----------------|----------------------|----------|
| Read                 | VIL                   | VIL | х               | $V_{CC}$ or $V_{SS}$ | Data Out |
| Output Disable       | VIL                   | VIH | х               | $V_{CC}$ or $V_{SS}$ | Hi-Z     |
| Program              | V <sub>IL</sub> Pulse | VIH | х               | V <sub>PP</sub>      | Data In  |
| Verify               | ViH                   | VIL | Х               | V <sub>PP</sub>      | Data Out |
| Program Inhibit      | ViH                   | VIH | х               | V <sub>PP</sub>      | Hi-Z     |
| Standby              | ViH                   | х   | х               | $V_{CC}$ or $V_{SS}$ | Hi-Z     |
| Electronic Signature | VIL                   | VIL | V <sub>ID</sub> | Vcc                  | Codes    |

#### Table 3. Operating Modes

**Note**:  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ 

#### Table 4. Electronic Signature

| Identifier          | A0  | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | Vін | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 1  | 41h      |

#### Two Line Output Control

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

a. the lowest possible memory power dissipation,

b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.



| Table 5. AC Measurement Condition | ns |
|-----------------------------------|----|
|-----------------------------------|----|

|                                       | High Speed | Standard     |
|---------------------------------------|------------|--------------|
| Input Rise and Fall Times             | ≤ 10ns     | ≤ 20ns       |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |

#### Figure 3. AC Testing Input Output Waveform





#### Table 6. Capacitance<sup>(1)</sup> ( $T_A = 25 \circ C$ , f = 1 MHz)

| Symbol           | Parameter          | Test Condition | Min | Max | Unit |
|------------------|--------------------|----------------|-----|-----|------|
| CIN              | Input Capacitance  | $V_{IN} = 0V$  |     | 6   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$ |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

#### **System Considerations**

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current,  $I_{CC}$ , has three segments that are of interest to the system designer : the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of the transient current peaks is dependent on the capacitive and inductive loading of the device at the output.

The associated transient voltage peaks can be suppressed by complying with the two line output

control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu\text{F}$  ceramic capacitor be used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu\text{F}$  bulk electrolytic capacitor should be used between  $V_{CC}$  and  $V_{SS}$  for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.



| Symbol                         | Parameter                     | Test Condition                                                               | Min             | Мах                 | Unit |
|--------------------------------|-------------------------------|------------------------------------------------------------------------------|-----------------|---------------------|------|
| lu                             | Input Leakage Current         | $0V \leq V_{IN} \leq V_{CC}$                                                 |                 | ±10                 | μA   |
| I <sub>LO</sub>                | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$                                                  |                 | ±10                 | μA   |
| Icc                            | Supply Current                | $\overline{E} = V_{IL}, \overline{G} = V_{IL},$<br>$I_{OUT} = 0mA, f = 5MHz$ |                 | 30                  | mA   |
| I <sub>CC1</sub>               | Supply Current (Standby) TTL  | $\overline{E} = V_{IH}$                                                      |                 | 1                   | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS | $\overline{E}$ > V <sub>CC</sub> – 0.2V                                      |                 | 100                 | μA   |
| IPP                            | Program Current               | $V_{PP} = V_{CC}$                                                            |                 | 10                  | μA   |
| VIL                            | Input Low Voltage             |                                                                              | -0.3            | 0.8                 | V    |
| V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage            |                                                                              | 2               | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>                | Output Low Voltage            | $I_{OL} = 2.1 \text{mA}$                                                     |                 | 0.4                 | V    |
| Vон                            | Output High Voltage TTL       | I <sub>OH</sub> = –400µА                                                     | 2.4             |                     | V    |
| VOH                            | Output High Voltage CMOS      | I <sub>OH</sub> = −100μA                                                     | $V_{CC} - 0.7V$ |                     | V    |

#### Table 7. Read Mode DC Characteristics<sup>(1)</sup>

(T<sub>A</sub> = 0 to 70 °C or –40 to 85 °C; V<sub>CC</sub> = 5V  $\pm$  5% or 5V  $\pm$  10%; V<sub>PP</sub> = V<sub>CC</sub>)

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V.

Table 8A. Read Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 0 to 70 °C or -40 to 85 °C; V<sub>CC</sub> = 5V  $\pm$  5% or 5V  $\pm$  10%; V<sub>PP</sub> = V<sub>CC</sub>)

|                                  |                  |                                            |                                                  |     |                  |     | M270 | :4001 |     |     |     |      |
|----------------------------------|------------------|--------------------------------------------|--------------------------------------------------|-----|------------------|-----|------|-------|-----|-----|-----|------|
| Symbol                           | Alt              | Parameter                                  | <b>Test Condition</b>                            | -55 | 5 <sup>(3)</sup> | -7  | 70   | -8    | 30  | -9  | 90  | Unit |
|                                  |                  |                                            |                                                  | Min | Max              | Min | Max  | Min   | Max | Min | Max |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E}=V_{IL},\ \overline{G}=V_{IL}$      |     | 55               |     | 70   |       | 80  |     | 90  | ns   |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                          |     | 55               |     | 70   |       | 80  |     | 90  | ns   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid       | $\overline{E} = V_{IL}$                          |     | 30               |     | 35   |       | 40  |     | 40  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                          | 0   | 30               | 0   | 30   | 0     | 30  | 0   | 30  | ns   |
| tgнqz <sup>(2)</sup>             | tDF              | Output Enable High to<br>Output Hi-Z       | $\overline{E} = V_{IL}$                          | 0   | 30               | 0   | 30   | 0     | 30  | 0   | 30  | ns   |
| t <sub>AXQX</sub>                | tон              | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | 0   |                  | 0   |      | 0     |     | 0   |     | ns   |

Notes: 1. Vcc must be applied simultaneously with or before VPP and removed simultaneously or after VPP.
2. Sampled only, not 100% tested.
3. In case of 55ns speed see High Speed AC measurement conditions.



#### Table 8B. Read Mode AC Characteristics<sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C} \text{ or } -40 \text{ to } 85 \text{ }^{\circ}\text{C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

|                                  |                  |                                            | Test                                           | M27C4001 |     |     |     |     |     |      |
|----------------------------------|------------------|--------------------------------------------|------------------------------------------------|----------|-----|-----|-----|-----|-----|------|
| Symbol                           | Alt              | Parameter                                  | Condition                                      | -1       | 10  | -1  | 12  | -1  | 5   | Unit |
|                                  |                  |                                            |                                                | Min      | Мах | Min | Мах | Min | Max |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |          | 100 |     | 120 |     | 150 | ns   |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                        |          | 100 |     | 120 |     | 150 | ns   |
| tGLQV                            | toe              | Output Enable Low to<br>Output Valid       | $\overline{E} = V_{IL}$                        |          | 50  |     | 60  |     | 60  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | tDF              | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                        | 0        | 30  | 0   | 40  | 0   | 50  | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to<br>Output Hi-Z       | $\overline{E} = V_{IL}$                        | 0        | 30  | 0   | 40  | 0   | 50  | ns   |
| t <sub>AXQX</sub>                | t <sub>OH</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 0        |     | 0   |     | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





#### Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C4001 are in the "1" state. Data is introduced by selectively program-ming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to

change a "0" to a "1" is by die exposition to ultra-violet light (UV EPROM). The M27C4001 is in the programming mode when VPP input is at 12.75V, G is at  $V_{IH}$  and  $\overline{E}$  is pulsed to  $V_{IL}$ . The data to be programmed is applied to 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V<sub>CC</sub> is specified to be  $6.25V \pm 0.25V$ .



# Table 9. Programming Mode DC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = $6.25V \pm 0.25V$ ; V<sub>PP</sub> = $12.75V \pm 0.25V$ )

| Symbol          | Parameter               | Test Condition            | Min  | Max                   | Unit |
|-----------------|-------------------------|---------------------------|------|-----------------------|------|
| ILI             | Input Leakage Current   | $0 \le V_{IN} \le V_{CC}$ |      | ±10                   | μA   |
| Icc             | Supply Current          |                           |      | 50                    | mA   |
| IPP             | Program Current         | $\overline{E} = V_{IL}$   |      | 50                    | mA   |
| VIL             | Input Low Voltage       |                           | -0.3 | 0.8                   | V    |
| VIH             | Input High Voltage      |                           | 2    | V <sub>CC</sub> + 0.5 | V    |
| Vol             | Output Low Voltage      | $I_{OL} = 2.1 \text{mA}$  |      | 0.4                   | V    |
| V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -400μA  | 2.4  |                       | V    |
| V <sub>ID</sub> | A9 Voltage              |                           | 11.5 | 12.5                  | V    |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

# Table 10 Programming Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = $6.25V \pm 0.25V$ ; V<sub>PP</sub> = $12.75V \pm 0.25V$ )

| Symbol             | Alt              | Parameter                                   | <b>Test Condition</b> | Min | Max | Unit |
|--------------------|------------------|---------------------------------------------|-----------------------|-----|-----|------|
| tavel              | t <sub>AS</sub>  | Address Valid to Chip Enable Low            |                       | 2   |     | μs   |
| t <sub>QVEL</sub>  | t <sub>DS</sub>  | Input Valid to Chip Enable Low              |                       | 2   |     | μs   |
| t∨PHEL             | t <sub>VPS</sub> | VPP High to Chip Enable Low                 |                       | 2   |     | μs   |
| t <sub>VCHEL</sub> | tvcs             | V <sub>CC</sub> High to Chip Enable Low     |                       | 2   |     | μs   |
| teleh              | t <sub>PW</sub>  | Chip Enable Program Pulse<br>Width          |                       | 95  | 105 | μs   |
| t <sub>EHQX</sub>  | t <sub>DH</sub>  | Chip Enable High to Input<br>Transition     |                       | 2   |     | μs   |
| t <sub>QXGL</sub>  | toes             | Input Transition to Output Enable Low       |                       | 2   |     | μs   |
| t <sub>GLQV</sub>  | t <sub>OE</sub>  | Output Enable Low to Output<br>Valid        |                       |     | 100 | ns   |
| t <sub>GHQZ</sub>  | t <sub>DFP</sub> | Output Enable High to Output<br>Hi-Z        |                       | 0   | 130 | ns   |
| t <sub>GHAX</sub>  | t <sub>AH</sub>  | Output Enable High to Address<br>Transition |                       | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





Figure 6. Programming and Verify Modes AC Waveforms

#### Figure 7. Programming Flowchart



#### **PRESTO II Programming Algorithm**

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 52.5 seconds. Programming with PRESTO II consists of applying a sequence of 100µs program pulses to each byte until a correct verify occurs (see Figure 7). During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogrampulse is applied since the verify in MARGIN MODE provides the necessary margin to each programmed cell.

#### **Program Inhibit**

Programming of multiple M27C4001s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27C4001 may be common. A TTL low level pulse applied to a M27C4001's  $\overline{E}$  input, with V<sub>PP</sub> at 12.75V, will program that M27C4001. A high level  $\overline{E}$  input inhibits the other M27C4001s from being programmed.

#### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{G}$  at V<sub>IL</sub>,  $\overline{E}$  at V<sub>IH</sub>, V<sub>PP</sub> at 12.75V and V<sub>CC</sub> at 6.25V.



#### **On-Board Programming**

The M27C4001 can be directly programmed in the application circuit. See the relevant Application Note AN620.

#### Electronic Signature

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C ± 5°C ambient temperature range that is required when programming the M27C4001. To activate the ES mode, the programming equipmentmust force 11.5V to 12.5V on address line A9 of the M27C4001 with VPP=VCC=5V. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during Electronic Signature mode. Byte 0 (A0=VIL) represents the manufacturer code and byte 1 (A0=VIH) the device identifier code. For the SGS-THOMSON M27C4001, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

#### **ERASURE OPERATION (applies to UV EPROM)**

The erasure characteristics of the M27C4001 are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Data shows that constant exposure to room level fluorescent lighting could erase a typical M27C4001 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C4001 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C4001 window to prevent unintentional erasure. The recommended erasure procedure for the M27C4001 is exposure to short wave ultraviolet light which has wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000 µW/cm<sup>2</sup> power rating. The M27C4001 should be placed within 2.5 cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.



#### **ORDERING INFORMATION SCHEME**



**Note:** 1. High Speed, see AC Characteristics section for further information.

For a list of available options (Speed,  $V_{CC}$  Tolerance, Package, etc...) refer to the current Memory Shortform catalogue.

For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you.



| Symb | mm    |            |       | inches |       |       |
|------|-------|------------|-------|--------|-------|-------|
|      | Тур   | Min        | Max   | Тур    | Min   | Мах   |
| А    |       |            | 5.71  |        |       | 0.225 |
| A1   |       | 0.50       | 1.78  |        | 0.020 | 0.070 |
| A2   |       | 3.90       | 5.08  |        | 0.154 | 0.200 |
| В    |       | 0.40       | 0.55  |        | 0.016 | 0.022 |
| B1   |       | 1.27       | 1.52  |        | 0.050 | 0.060 |
| С    |       | 0.22       | 0.31  |        | 0.009 | 0.012 |
| D    |       |            | 42.78 |        |       | 1.684 |
| E    |       | 15.40      | 15.80 |        | 0.606 | 0.622 |
| E1   |       | 14.50      | 14.90 |        | 0.571 | 0.587 |
| e1   | 2.54  | -          | _     | 0.100  | -     | -     |
| e3   | 38.10 | _          | -     | 1.500  | _     | _     |
| eA   |       | 16.17      | 18.32 |        | 0.637 | 0.721 |
| L    |       | 3.18       | 4.10  |        | 0.125 | 0.161 |
| S    |       | 1.52       | 2.49  |        | 0.060 | 0.098 |
| Ø    | 9.65  | _          | _     | 0.380  | _     | _     |
| α    |       | <b>4</b> ° | 15°   |        | 4°    | 15°   |
| N    | 32    |            |       | 32     |       |       |

## FDIP32W - 32 pin Ceramic Frit-seal DIP, with window

FDIP32W



<u>لرکا</u>

| Symb | mm    |       |       | inches |       |       |  |
|------|-------|-------|-------|--------|-------|-------|--|
|      | Тур   | Min   | Max   | Тур    | Min   | Мах   |  |
| А    |       |       | 2.28  |        |       | 0.090 |  |
| В    |       | 0.51  | 0.71  |        | 0.020 | 0.028 |  |
| D    |       | 11.23 | 11.63 |        | 0.442 | 0.458 |  |
| E    |       | 13.72 | 14.22 |        | 0.540 | 0.560 |  |
| е    | 1.27  | -     | -     | 0.050  | -     | -     |  |
| e1   |       | 0.39  | -     |        | 0.015 | -     |  |
| e2   | 7.62  | _     | -     | 0.300  | -     | _     |  |
| e3   | 10.16 | _     | _     | 0.400  | _     | _     |  |
| h    | 1.02  | -     | -     | 0.040  | -     | -     |  |
| j    | 0.51  | _     | -     | 0.020  | _     | _     |  |
| L    |       | 1.14  | 1.40  |        | 0.045 | 0.055 |  |
| L1   |       | 1.96  | 2.36  |        | 0.077 | 0.093 |  |
| К    |       | 10.50 | 10.80 |        | 0.413 | 0.425 |  |
| K1   |       | 8.03  | 8.23  |        | 0.316 | 0.324 |  |

### LCCC32W - 32 lead Leadless Ceramic Chip Carrier, with window

LCCC32W



SGS-THOMSON

Á7/

| Symb | mm    |       |       | inches |       |       |  |
|------|-------|-------|-------|--------|-------|-------|--|
|      | Тур   | Min   | Max   | Тур    | Min   | Max   |  |
| А    |       |       | 4.83  |        |       | 0.190 |  |
| A1   |       | 0.38  | _     |        | 0.015 | _     |  |
| A2   | -     | -     | _     | -      | _     | _     |  |
| В    |       | 0.41  | 0.51  |        | 0.016 | 0.020 |  |
| B1   |       | 1.14  | 1.40  |        | 0.045 | 0.055 |  |
| С    |       | 0.20  | 0.30  |        | 0.008 | 0.012 |  |
| D    |       | 41.78 | 42.04 |        | 1.645 | 1.655 |  |
| E    |       | 15.24 | 15.88 |        | 0.600 | 0.625 |  |
| E1   |       | 13.46 | 13.97 |        | 0.530 | 0.550 |  |
| e1   | 2.54  | -     | -     | 0.100  | -     | -     |  |
| eA   | 15.24 | _     | _     | 0.600  | _     | _     |  |
| L    |       | 3.18  | 3.43  |        | 0.125 | 0.135 |  |
| S    |       | 1.78  | 2.03  |        | 0.070 | 0.080 |  |
| α    |       | 0°    | 15°   |        | 0°    | 15°   |  |
| Ν    |       | 32    |       |        | 32    |       |  |



PDIP32



<u>لرکا</u>

13/16
| Symb |       | mm     |       |       | inches |       |
|------|-------|--------|-------|-------|--------|-------|
| eys  | Тур   | Min    | Max   | Тур   | Min    | Max   |
| А    |       | 2.54   | 3.56  |       | 0.100  | 0.140 |
| A1   |       | 1.52   | 2.41  |       | 0.060  | 0.095 |
| В    |       | 0.33   | 0.53  |       | 0.013  | 0.021 |
| B1   |       | 0.66 0 |       |       | 0.026  | 0.032 |
| D    | 12.32 |        | 12.57 |       | 0.485  | 0.495 |
| D1   |       | 11.35  | 11.56 |       | 0.447  | 0.455 |
| D2   |       | 9.91   | 10.92 |       | 0.390  | 0.430 |
| E    |       | 14.86  | 15.11 |       | 0.585  | 0.595 |
| E1   |       | 13.89  | 14.10 |       | 0.547  | 0.555 |
| E2   |       | 12.45  | 13.46 |       | 0.490  | 0.530 |
| е    | 1.27  | -      | -     | 0.050 | -      | _     |
| N    |       | 32     |       | 32    |        |       |
| Nd   | 7     |        |       | 7     |        |       |
| Ne   |       | 9      |       |       | 9      |       |
| СР   |       |        | 0.10  |       |        | 0.004 |

# PLCC32 - 32 lead Plastic Leaded Chip Carrier, rectangular

PLCC32







| Symb |      | mm    |       | inches |       |       |  |
|------|------|-------|-------|--------|-------|-------|--|
| 0,   | Тур  | Min   | Max   | Тур    | Min   | Мах   |  |
| А    |      |       | 1.20  |        |       | 0.047 |  |
| A1   |      | 0.05  | 0.17  |        | 0.002 | 0.006 |  |
| A2   |      | 0.95  | 1.50  |        | 0.037 | 0.059 |  |
| В    |      | 0.15  | 0.27  |        | 0.006 | 0.011 |  |
| С    |      | 0.10  | 0.21  |        | 0.004 | 0.008 |  |
| D    |      | 19.80 | 20.20 |        | 0.780 | 0.795 |  |
| D1   |      | 18.30 | 18.50 |        | 0.720 | 0.728 |  |
| E    |      | 7.90  | 8.10  |        | 0.311 | 0.319 |  |
| е    | 0.50 | -     | -     | 0.020  | _     | _     |  |
| L    |      | 0.50  | 0.70  |        | 0.020 | 0.028 |  |
| α    |      | 0°    | 5É    |        | 0°    | 5°    |  |
| Ν    |      | 32    |       |        | 32    |       |  |
| CP   |      |       | 0.10  |        |       | 0.004 |  |

TSOP32 - 32 lead Plastic Thin Small Outline, 8 x 20mm

TSOP32



Drawing is not to scale



Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1996 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.





# M27C4002

# 4 Megabit (256K x 16) UV EPROM and OTP EPROM

- FAST ACCESS TIME: 70ns
- LOW POWER "CMOS" CONSUMPTION:
  - Active Current 50mA at 5MHz
  - Standby Current 100µA
- PROGRAMMING VOLTAGE: 12.75V
- ELECTRONIC SIGNATURE for AUTOMATED PROGRAMMING
- PROGRAMMING TIMES of AROUND 24sec. (PRESTO II ALGORITHM)

#### DESCRIPTION

The M27C4002 is a high speed 4 Megabit UV erasable and electrically programmable EPROM ideally suited for microprocessor systems requiring large programs. It is organised as 262,144 by 16 bits.

The Window Ceramic Frit-Seal Dual-in-Line and J-Lead Chip Carrier packages have transparent lids which allow the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27C4002 is offered in both Plastic Leaded Chip Carrier and Plastic Thin Small Outline packages.

| Table | 1. | Signal | Names |
|-------|----|--------|-------|
|-------|----|--------|-------|

| A0 - A17        | Address Inputs |  |  |  |
|-----------------|----------------|--|--|--|
| Q0 - Q15        | Data Outputs   |  |  |  |
| Ē               | Chip Enable    |  |  |  |
| G               | Output Enable  |  |  |  |
| Vpp             | Program Supply |  |  |  |
| V <sub>CC</sub> | Supply Voltage |  |  |  |
| V <sub>SS</sub> | Ground         |  |  |  |



Figure 1. Logic Diagram



Figure 2A. DIP Pin Connections

| _                 |                        |          |
|-------------------|------------------------|----------|
| V <sub>PP</sub> [ | $_{1}$ U               | 40 VCC   |
|                   | 2                      | 39 🛛 A17 |
| Q15 🚺             | 3                      | 38 🛛 A16 |
| Q14 🚺             | 4                      | 37 🛛 A15 |
| Q13 🚺             | 5                      | 36 🛛 A14 |
| Q12               | 6                      | 35 🛛 A13 |
| Q11 🚺             | 7                      | 34 🛛 A12 |
| Q10 🚺             | 8                      | 33 🛛 A11 |
| Q9 🛾              | 9                      | 32 🛾 A10 |
| Q8 🛛              | <sup>10</sup> M27C4002 | 31 🛛 A9  |
| ∨ss <b>I</b>      | 11                     | 30 🛛 VSS |
| Q7 🛛              | 12                     | 29 🛛 A8  |
| Q6 🛛              | 13                     | 28 🛛 A7  |
| Q5 🛛              | 14                     | 27 🛛 A6  |
| Q4 [              | 15                     | 26 🛾 A5  |
| Q3 🛛              | 16                     | 25 🛛 A4  |
| Q2 🛛              | 17                     | 24 🛛 A3  |
| Q1 🛽              | 18                     | 23 🛛 A2  |
| Q0 🛛              | 19                     | 22 🛛 A1  |
| G                 | 20                     | 21 A0    |
|                   | AIC                    | 00728    |
|                   |                        |          |

#### Figure 2C. TSOP Pin Connections





Warning: NC = Not Connected.

#### **DEVICE OPERATION**

The modes of operations of the M27C4002 are listed in the Operating Modes table. A single power supply is required in the read mode. All inputs are TTL levels except for  $V_{pp}$  and 12V on A9 for Electronic Signature.

#### Read Mode

The M27C4002 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins, independent of device selection. Assuming that the addresses are stable, the address access time (tavQv) is equal to the delay from  $\overline{E}$  to output (teLQv). Data is available at the output after a delay of tGLQv from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least tavQv-tGLQV.

#### **Standby Mode**

The M27C4002 has a standby mode which reduces the active current from 50mA to 100 $\mu$ A. The M27C4002 is placed in the standby mode by applying a CMOS high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{G}$  input.



### Figure 2B. LCC Pin Connections

| Symbol                         | Parameter                            | Value      | Unit |  |
|--------------------------------|--------------------------------------|------------|------|--|
| TA                             | Ambient Operating Temperature        | -40 to 125 | °C   |  |
| T <sub>BIAS</sub>              | Temperature Under Bias               | -50 to 125 | °C   |  |
| T <sub>STG</sub>               | Storage Temperature                  | -65 to 150 | °C   |  |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltages (except A9) | –2 to 7    | V    |  |
| Vcc                            | Supply Voltage                       | –2 to 7    | V    |  |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                           | -2 to 13.5 | V    |  |
| V <sub>PP</sub>                | Program Supply Voltage               | –2 to 14   | V    |  |

#### Table 2. Absolute Maximum Ratings <sup>(1)</sup>

Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents

2. Minimum DC voltage on Input or Output is –0.5V with possible undershoot to –2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

| Table 3. | <b>Operating Modes</b> |
|----------|------------------------|
|----------|------------------------|

| Mode                 | Ē                     | G               | A9  | V <sub>PP</sub>                    | Q0 - Q15 |
|----------------------|-----------------------|-----------------|-----|------------------------------------|----------|
| Read                 | V <sub>IL</sub>       | VIL             | Х   | $V_{CC} \text{ or } V_{SS}$        | Data Out |
| Output Disable       | VIL                   | V <sub>IH</sub> | х   | $V_{CC} \text{ or } V_{SS}$        | Hi-Z     |
| Program              | V <sub>IL</sub> Pulse | V <sub>IH</sub> | Х   | V <sub>PP</sub>                    | Data In  |
| Verify               | V <sub>IH</sub>       | VIL             | Х   | V <sub>PP</sub>                    | Data Out |
| Program Inhibit      | VIH                   | ViH             | х   | V <sub>PP</sub>                    | Hi-Z     |
| Standby              | ViH                   | Х               | х   | V <sub>CC</sub> or V <sub>SS</sub> | Hi-Z     |
| Electronic Signature | VIL                   | VIL             | VID | Vcc                                | Codes    |

**Note**:  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ 

#### Table 4. Electronic Signature

| Identifier          | A0              | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----------------|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL             | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | V <sub>IH</sub> | 0  | 1  | 0  | 0  | 0  | 1  | 0  | 0  | 44h      |

#### **Two Line Output Control**

Because EPROMs are usually used in larger memory arrays, the product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

a. the lowest possible memory power dissipation,

b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.



| Table 5. AC Measurement Condition | ns |
|-----------------------------------|----|
|-----------------------------------|----|

|                                       | High Speed | Standard     |
|---------------------------------------|------------|--------------|
| Input Rise and Fall Times             | ≤ 10ns     | ≤ 20ns       |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |

#### Figure 3. AC Testing Input Output Waveform





### Table 6. Capacitance<sup>(1)</sup> ( $T_A = 25 \circ C$ , f = 1 MHz)

| Symbol           | Parameter          | Test Condition       | Min | Max | Unit |
|------------------|--------------------|----------------------|-----|-----|------|
| CIN              | Input Capacitance  | V <sub>IN</sub> = 0V |     | 6   | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{OUT} = 0V$       |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

#### **System Considerations**

The power switching characteristics of Advanced CMOS EPROMs require careful decoupling of the devices. The supply current,  $l_{CC}$ , has three segments that are of interest to the system designer: the standby current level, the active current level, and transient current peaks that are produced by the falling and rising edges of  $\overline{E}$ . The magnitude of the transient current peaks is dependent on the output capacitive and inductive loading of the device.

The associated transient voltage peaks can be suppressed by complying with the two line output

control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu F$  ceramic capacitor be used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a  $4.7\mu F$  bulk electrolytic capacitor should be used between  $V_{CC}$  and  $V_{SS}$  for every eight devices. The bulk capacitor should be located near the power supply connection point. The purpose of the bulk capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.



## Table 7. Read Mode DC Characteristics<sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \text{ }^{\circ}\text{C} \text{ or } -40 \text{ to } 85 \text{ }^{\circ}\text{C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

| Symbol                         | Parameter                     | Test Condition                                                                | Min                    | Мах                 | Unit |
|--------------------------------|-------------------------------|-------------------------------------------------------------------------------|------------------------|---------------------|------|
| ١u                             | Input Leakage Current         | $0V \leq V_{IN} \leq V_{CC}$                                                  |                        | ±10                 | μA   |
| I <sub>LO</sub>                | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$                                                   |                        | ±10                 | μA   |
| Icc                            | Supply Current                | $\overline{E} = V_{IL}, \overline{G} = V_{IL},$<br>$I_{OUT} = 0mA, f = 10MHz$ |                        | 70                  | mA   |
|                                |                               | $\overline{E} = V_{IL}, \overline{G} = V_{IL},$<br>$I_{OUT} = 0mA, f = 5MHz$  |                        | 50                  | mA   |
| Icc1                           | Supply Current (Standby) TTL  | Ē = V <sub>IH</sub>                                                           |                        | 1                   | mA   |
| I <sub>CC2</sub>               | Supply Current (Standby) CMOS | $\overline{E}$ > V <sub>CC</sub> – 0.2V                                       |                        | 100                 | μA   |
| I <sub>PP</sub>                | Program Current               | $V_{PP} = V_{CC}$                                                             |                        | 10                  | μA   |
| VIL                            | Input Low Voltage             |                                                                               | -0.3                   | 0.8                 | V    |
| V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage            |                                                                               | 2                      | V <sub>CC</sub> + 1 | V    |
| Vol                            | Output Low Voltage            | I <sub>OL</sub> = 2.1mA                                                       |                        | 0.4                 | V    |
| V <sub>OH</sub>                | Output High Voltage TTL       | I <sub>OH</sub> = –400μA                                                      | 2.4                    |                     | V    |
| V OH                           | Output High Voltage CMOS      | I <sub>OH</sub> = –100µА                                                      | V <sub>CC</sub> – 0.7V |                     | V    |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V.

## Table 8A. Read Mode AC Characteristics (1)

 $(T_A = 0 \text{ to } 70 \text{ °C or } -40 \text{ to } 85 \text{ °C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

|                                  |                  |                                         | Teet                                           |     |                  |     | M270 | 4002 |     |     |     |      |
|----------------------------------|------------------|-----------------------------------------|------------------------------------------------|-----|------------------|-----|------|------|-----|-----|-----|------|
| Symbol                           | Alt              | Parameter                               | Test<br>Condition                              | -70 | ) <sup>(3)</sup> | -8  | 30   | -9   | 90  | -1  | 0   | Unit |
|                                  |                  |                                         |                                                | Min | Max              | Min | Max  | Min  | Max | Min | Max |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid        | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |     | 70               |     | 80   |      | 90  |     | 100 | ns   |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low<br>to Output Valid      | $\overline{G} = V_{IL}$                        |     | 70               |     | 80   |      | 90  |     | 100 | ns   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable<br>Low to Output Valid    | $\overline{E} = V_{IL}$                        |     | 35               |     | 40   |      | 40  |     | 50  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High<br>to Output Hi-Z      | $\overline{G} = V_{IL}$                        | 0   | 30               | 0   | 30   | 0    | 30  | 0   | 30  | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable<br>High to Output Hi-Z    | $\overline{E} = V_{IL}$                        | 0   | 30               | 0   | 30   | 0    | 30  | 0   | 30  | ns   |
| t <sub>AXQX</sub>                | t <sub>ОН</sub>  | Address Transition to Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 0   |                  | 0   |      | 0    |     | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.
 2. Sampled only, not 100% tested.
 3. In case of 70ns speed see High Speed AC Measurement conditions.



### Table 8B. Read Mode AC Characteristics (1)

 $(T_A = 0 \text{ to } 70 \degree \text{C} \text{ or } -40 \text{ to } 85 \degree \text{C}; V_{CC} = 5V \pm 5\% \text{ or } 5V \pm 10\%; V_{PP} = V_{CC})$ 

|                                  |                  |                                            |                                                  | M27C4002 |     |     |     |     |     |      |
|----------------------------------|------------------|--------------------------------------------|--------------------------------------------------|----------|-----|-----|-----|-----|-----|------|
| Symbol                           | Alt              | Parameter                                  | Test Condition                                   | -12      |     | -15 |     | -20 |     | Unit |
|                                  |                  |                                            |                                                  | Min      | Max | Min | Max | Min | Мах |      |
| t <sub>AVQV</sub>                | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$  |          | 120 |     | 150 |     | 200 | ns   |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                          |          | 120 |     | 150 |     | 200 | ns   |
| tGLQV                            | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid       | $\overline{E} = V_{IL}$                          |          | 60  |     | 60  |     | 70  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                          | 0        | 40  | 0   | 50  | 0   | 80  | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to<br>Output Hi-Z       | $\overline{E} = V_{IL}$                          | 0        | 40  | 0   | 50  | 0   | 80  | ns   |
| t <sub>AXQX</sub>                | t <sub>ОН</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}$ | 0        |     | 0   |     | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





#### Programming

When delivered (and after each erasure for UV EPROM), all bits of the M27C4002 are in the "1" state. Data is introduced by selectively programming "0"s into the desired bit locations. Although only "0"s will be programmed, both "1"s and "0"s can be present in the data word. The only way to change a "0" to a "1" is by die exposure to ultraviolet light (UV EPROM). The M27C4002 is in the programming mode when VPP input is at 12.75V, G is at V<sub>IH</sub> and  $\overline{E}$  is pulsed to V<sub>IL</sub>. The data to be programmed is applied to 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V<sub>CC</sub> is specified to be  $6.25V \pm 0.25V$ .



| Table 9.       | Programming Mode DC Characteristics <sup>(1)</sup>             |
|----------------|----------------------------------------------------------------|
| $(T_{A} = 25)$ | °C; $V_{CC} = 6.25V \pm 0.25V$ ; $V_{PP} = 12.75V \pm 0.25V$ ) |

| Symbol          | Parameter               | Test Condition            | Min  | Max                   | Unit |
|-----------------|-------------------------|---------------------------|------|-----------------------|------|
| ILI             | Input Leakage Current   | $0 \le V_{IN} \le V_{CC}$ |      | ±10                   | μA   |
| lcc             | Supply Current          |                           |      | 50                    | mA   |
| IPP             | Program Current         | Ē = VIL                   |      | 50                    | mA   |
| VIL             | Input Low Voltage       |                           | -0.3 | 0.8                   | V    |
| VIH             | Input High Voltage      |                           | 2    | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA   |      | 0.4                   | V    |
| V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -400µА  | 2.4  |                       | V    |
| VID             | A9 Voltage              |                           | 11.5 | 12.5                  | V    |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

# Table 10. Programming Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 25 °C; V<sub>CC</sub> = $6.25V \pm 0.25V$ ; V<sub>PP</sub> = $12.75V \pm 0.25V$ )

| Symbol             | Alt              | Parameter                                   | <b>Test Condition</b> | Min | Мах | Unit |
|--------------------|------------------|---------------------------------------------|-----------------------|-----|-----|------|
| tavel              | t <sub>AS</sub>  | Address Valid to Chip Enable Low            |                       | 2   |     | μs   |
| t <sub>QVEL</sub>  | t <sub>DS</sub>  | Input Valid to Chip Enable Low              |                       | 2   |     | μs   |
| t <sub>VPHEL</sub> | t <sub>VPS</sub> | VPP High to Chip Enable Low                 |                       | 2   |     | μs   |
| t <sub>VCHEL</sub> | tvcs             | V <sub>CC</sub> High to Chip Enable Low     |                       | 2   |     | μs   |
| teleh              | t <sub>PW</sub>  | Chip Enable Program Pulse<br>Width          |                       | 95  | 105 | μs   |
| t <sub>EHQX</sub>  | t <sub>DH</sub>  | Chip Enable High to Input<br>Transition     |                       | 2   |     | μs   |
| t <sub>QXGL</sub>  | toes             | Input Transition to Output Enable<br>Low    |                       | 2   |     | μs   |
| t <sub>GLQV</sub>  | t <sub>OE</sub>  | Output Enable Low to Output<br>Valid        |                       |     | 100 | ns   |
| t <sub>GHQZ</sub>  | t <sub>DFP</sub> | Output Enable High to Output<br>Hi-Z        |                       | 0   | 130 | ns   |
| t <sub>GHAX</sub>  | t <sub>AH</sub>  | Output Enable High to Address<br>Transition |                       | 0   |     | ns   |

Notes: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Sampled only, not 100% tested.





Figure 6. Programming and Verify Modes AC Waveforms

### Figure 7. Programming Flowchart



## **PRESTO II Programming Algorithm**

PRESTO II Programming Algorithm allows the whole array to be programmed with a guaranteed margin, in a typical time of 26.5 seconds. Programming with PRESTO II consists of applying a sequence of 100µs program pulses to each byte until a correct verify occurs (see Figure 7). During programming and verify operation, a MARGIN MODE circuit is automatically activated in order to guarantee that each cell is programmed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides necessary margin to each programmed cell.

#### **Program Inhibit**

Programming of multiple M27C4002s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27C4002 may be common. A TTL low level pulse applied to a M27C4002's  $\overline{E}$  input, with V<sub>PP</sub> at 12.75V, will program that M27C4002. A high level  $\overline{E}$  input inhibits the other M27C4002s from being programmed.

#### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{G}$  at V<sub>IL</sub>,  $\overline{E}$  at V<sub>IH</sub>, V<sub>PP</sub> at 12.75V and V<sub>CC</sub> at 6.25V.



## **On-Board Programming**

The M27C4002 can be directly programmed in the application circuit. See the relevant Application Note AN620.

#### Electronic Signature

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C ± 5°C ambient temperature range that is required when programming the M27C4002. To activate the ES mode, the programming equipmentmust force 11.5V to 12.5V on address line A9 of the M27C4002 with VPP=VCC=5V. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during Electronic Signature mode. Byte 0 (A0=VIL) represents the manufacturer code and byte 1 (A0=VIH) the device identifier code. For the SGS-THOMSON M27C4002, these two identifier bytes are given in Table 4 and can be read-out on outputs Q0 to Q7.

#### **ERASURE OPERATION (applies to UV EPROM)**

The erasure characteristics of the M27C4002 are such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27C4002 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27C4002 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27C4002 window to prevent unintentional erasure. The recommended erasure procedure for the M27C4002 is exposure to short wave ultraviolet light which has wavelength 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 15 W-sec/cm2. The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with 12000  $\mu W/cm^2$  power rating. The M27C4002 should be placed within 2.5cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure



## M27C4002

#### **ORDERING INFORMATION SCHEME**



Note: 1. High Speed, see AC Characteristics section for further information.

For a list of available options (Speed,  $V_{CC}$  Tolerance, Package etc...) refer to the current Memory Shortform catalogue.

For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you.



| Symb  |       | mm    |       |       | inches |       |
|-------|-------|-------|-------|-------|--------|-------|
| Synnb | Тур   | Min   | Max   | Тур   | Min    | Max   |
| А     |       |       | 5.71  |       |        | 0.225 |
| A1    |       | 0.50  | 1.78  |       | 0.020  | 0.070 |
| A2    |       | 3.90  | 5.08  |       | 0.154  | 0.200 |
| В     |       | 0.40  | 0.55  |       | 0.016  | 0.022 |
| B1    |       | 1.27  | 1.52  |       | 0.050  | 0.060 |
| С     |       | 0.22  | 0.31  |       | 0.009  | 0.012 |
| D     |       |       | 53.40 |       |        | 2.102 |
| Е     |       | 15.40 | 15.80 |       | 0.606  | 0.622 |
| E1    |       | 13.10 | 13.50 |       | 0.514  | 0.530 |
| e1    | 2.54  | -     | -     | 0.100 | -      | _     |
| e3    | 48.26 | _     | -     | 1.900 | _      | -     |
| eA    |       | 16.17 | 18.32 |       | 0.637  | 0.721 |
| L     |       | 3.18  | 4.10  |       | 0.125  | 0.161 |
| S     |       | 1.52  | 2.49  |       | 0.060  | 0.098 |
| Ø     | 8.13  | -     | -     | 0.320 | -      | _     |
| α     |       | 4°    | 15°   |       | 4°     | 15°   |
| N     |       | 40    | •     |       | 40     | •     |

# FDIP40W - 40 pin Ceramic Frit-seal DIP, with window

FDIP40W



<u>لرکا</u>

| Symb  |       | mm    |       | inches |       |       |  |
|-------|-------|-------|-------|--------|-------|-------|--|
| Gynno | Тур   | Min   | Max   | Тур    | Min   | Max   |  |
| А     |       | 3.94  | 4.83  |        | 0.155 | 0.190 |  |
| A1    |       | 2.29  | 3.05  |        | 0.090 | 0.120 |  |
| В     |       | 0.43  | 0.53  |        | 0.017 | 0.021 |  |
| B1    |       | 0.66  | 0.81  |        | 0.026 | 0.032 |  |
| D     |       | 17.40 | 17.65 |        | 0.685 | 0.695 |  |
| D1    |       | 16.00 | 16.89 |        | 0.630 | 0.665 |  |
| D2    |       | 14.74 | 16.26 |        | 0.580 | 0.640 |  |
| D3    | 12.70 | -     | -     | 0.500  | -     | -     |  |
| E     |       | 17.40 | 17.65 |        | 0.685 | 0.695 |  |
| E1    |       | 16.00 | 16.89 |        | 0.630 | 0.665 |  |
| E2    |       | 14.74 | 16.26 |        | 0.580 | 0.640 |  |
| E3    | 12.70 | -     | _     | 0.500  | _     | _     |  |
| е     | 1.27  | -     | -     | 0.050  | -     | -     |  |
| К     | 10.16 | _     | _     | 0.400  | _     | _     |  |
| N     |       | 44    |       |        | 44    |       |  |
| СР    |       |       | 0.10  |        |       | 0.004 |  |

# JLCC44W - 44 lead Ceramic Chip Carrier J-lead, square window

JLCC44W



Drawing is not to scale



|      | 1    |       |          |        |       |       |  |
|------|------|-------|----------|--------|-------|-------|--|
| Symb |      | mm    | <b>I</b> | inches |       |       |  |
|      | Тур  | Min   | Max      | Тур    | Min   | Max   |  |
| А    |      | 4.20  | 4.70     |        | 0.165 | 0.185 |  |
| A1   |      | 2.29  | 3.04     |        | 0.090 | 0.120 |  |
| В    |      | 0.33  | 0.53     |        | 0.013 | 0.021 |  |
| B1   |      | 0.66  | 0.81     |        | 0.026 | 0.032 |  |
| D    |      | 17.40 | 17.65    |        | 0.685 | 0.695 |  |
| D1   |      | 16.51 | 16.66    |        | 0.650 | 0.656 |  |
| D2   |      | 14.99 | 16.00    |        | 0.590 | 0.630 |  |
| E    |      | 17.40 | 17.65    |        | 0.685 | 0.695 |  |
| E1   |      | 16.51 | 16.66    |        | 0.650 | 0.656 |  |
| E2   |      | 14.99 | 16.00    |        | 0.590 | 0.630 |  |
| е    | 1.27 | -     | _        | 0.050  | -     | _     |  |
| Ν    |      | 44    |          |        | 44    |       |  |
| CP   |      |       | 0.10     |        |       | 0.004 |  |

PLCC44 - 44 lead Plastic Leaded Chip Carrier, square

PLCC44







| Symb | mm   |       |       | inches |       |       |  |
|------|------|-------|-------|--------|-------|-------|--|
| Cymb | Тур  | Min   | Мах   | Тур    | Min   | Мах   |  |
| А    |      |       | 1.20  |        |       | 0.047 |  |
| A1   |      | 0.05  | 0.15  |        | 0.002 | 0.006 |  |
| A2   |      | 0.95  | 1.05  |        | 0.037 | 0.041 |  |
| В    |      | 0.17  | 0.27  |        | 0.007 | 0.011 |  |
| С    |      | 0.10  | 0.21  |        | 0.004 | 0.008 |  |
| D    |      | 19.80 | 20.20 |        | 0.780 | 0.795 |  |
| D1   |      | 18.30 | 18.50 |        | 0.720 | 0.728 |  |
| Е    |      | 9.90  | 10.10 |        | 0.390 | 0.398 |  |
| е    | 0.50 | -     | -     | 0.020  | -     | -     |  |
| L    |      | 0.50  | 0.70  |        | 0.020 | 0.028 |  |
| α    |      | 0°    | 5°    |        | 0°    | 5°    |  |
| N    |      | 40    |       |        | 40    |       |  |
| СР   |      |       | 0.10  |        |       | 0.004 |  |

# TSOP40 - 40 lead Plastic Thin Small Outline, 10 x 20mm

TSOP40



Drawing is not to scale



Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics.

© 1996 SGS-THOMSON Microelectronics - All Rights Reserved

SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

