

## M34S32

PRELIMINARY DATA

32K Serial I<sup>2</sup>C Bus EEPROM With User-Defined Read-Only Block and 32-Byte OTP Page

- TWO WIRE I<sup>2</sup>C SERIAL INTERFACE, SUPPORTS 400kHz PROTOCOL
- COMPATIBLE WITH I<sup>2</sup>C EXTENDED ADDRESSING
- 1 MILLION ERASE/WRITE CYCLES
- 40 YEARS DATA RETENTION
- SINGLE SUPPLY VOLTAGE
- HARDWARE WRITE CONTROL
- USER-DEFINED READ-ONLY BLOCK
- 32 BYTES OTP PAGE
- BYTE and PAGE WRITE (up to 32 BYTES)
- BYTE, RANDOM and SEQUENTIAL READ MODES
- SELF TIMED PROGRAMING CYCLE
- AUTOMATIC ADDRESS INCREMENTING
- ENHANCED ESD and LATCH-UP PERFORMANCES

## DESCRIPTION

The M34S32 is a 32K bit electrically erasable programmable memory (EEPROM), organized as 4096 x 8 bits.

#### Table 1. Signal Names

| SDA             | Serial Data Address Input/Output  |
|-----------------|-----------------------------------|
| SCL             | Serial Clock                      |
| WC              | Write Control                     |
| WCR             | Write Control of Control Register |
| V <sub>CC</sub> | Supply Voltage                    |
| V <sub>SS</sub> | Ground                            |

## Figure 1. Delivery Forms



## Figure 2. Logic Diagram



## June 1998

This is a Preliminary Data. Details are subject to change without notice.







## Table 2. Absolute Maximum Ratings<sup>(1)</sup>

| Symbol            | Par                             | ameter                                                            | Value       | Unit |
|-------------------|---------------------------------|-------------------------------------------------------------------|-------------|------|
| T <sub>A</sub>    | Ambient Operating Temperature   |                                                                   | -40 to 125  | °C   |
| T <sub>STG</sub>  | Storage Temperature             |                                                                   | -65 to 150  | °C   |
|                   | Lead Temperature, Soldering     | (SO8 package) 40 sec                                              | 215         | °C   |
| T <sub>LEAD</sub> |                                 | (PSDIP8 10 sec package)                                           | 260         | °C   |
| V <sub>IO</sub>   | Input or Output Voltages        |                                                                   | -0.6 to 6.5 | V    |
| V <sub>CC</sub>   | Supply Voltage                  |                                                                   | -0.3 to 6.5 | V    |
| V <sub>ESD</sub>  | Electrostatic Discharge Voltage | (Human Body model)<br>1. MIL-STD-883C, 3015.7 (100 pF,<br>1500 Ω) | 4000        | V    |
| ¥ESD              | Electrostatic Discharge Voltage | (Machine model)<br>2. EIAJ IC-121 (Condition C)<br>(200 pF, 0 Ω)  | 500         | V    |

Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

**A7/** 

#### **DESCRIPTION (cont'd)**

The memory is compatible with the  $I^2C$  extended addressing standard, two wire serial interface which uses a bi-directional data bus and serial clock. The memory carries a built-in 4 bit, unique device identification code (1010) corresponding to the  $I^2C$  bus definition. The memory behaves as slave devices in the  $I^2C$  protocol with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by the Device Select Byte. This is a stream of 4 bits (the identification code 1010), then 3 bits of memory block access input, plus one read/write bit. The byte is finally terminated by an acknowledge bit.

The M34S32 contains three memory blocks: the OTP page, the EEPROM block and the ROM block. The OTP (One Time Programmable) page is a page of 32 bytes, written once by the user. The OTP page is not located within the 32 Kbits EEP-ROM area. Once written, the OTP page cannot be modified by further write instructions. The ROM block resides inside the 32 Kbit EEPROM area. The size of the ROM block is defined (by the user) with the help of the Control Register.

The OTP page is accessed with the Device Select Byte 1010001x, the EEPROM and ROM blocks are accessed with the Device Select Byte 1010000x. The control register is accessed with the Device Select Byte 1010100x (see Table 3). When writing data to the memory it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way.

Data transfers are terminated with a STOP condition.

**Power On Reset: VCC lock out write protect.** In order to prevent data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the VCC voltage has reached the POR threshold value, the internal reset is active: all operations are disabled and the device will not respond to any command. In the same way, when VCC drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. In the same way, when VCC drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable VCC must be applied before applying any logic signal.

#### SIGNAL DESCRIPTION

**Serial Clock (SCL).** The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to VCC to act as a pull up (see Figure 3)

Serial Data (SDA). The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A pull-up resistor must be connected from the SDA bus line to  $V_{CC}$  (see Figure 3).

Á7/

|                         | Device Code |    |    |    | Memo | RW |    |    |
|-------------------------|-------------|----|----|----|------|----|----|----|
| Device Select Bit       | b7          | b6 | b5 | b4 | b3   | b2 | b1 | b0 |
| EEPROM and ROM access   | 1           | 0  | 1  | 0  | 0    | 0  | 0  | RW |
| OTP Page access         | 1           | 0  | 1  | 0  | 0    | 0  | 1  | RW |
| Control Register access | 1           | 0  | 1  | 0  | 1    | 0  | 0  | RW |

#### Table 3. Device Select Byte

#### Table 4. Operating Modes

| Mode                 | RW bit | Data<br>Bytes | Initial Sequence                                    |
|----------------------|--------|---------------|-----------------------------------------------------|
| Current Address Read | 1      | 1             | START, Device Select, $R\overline{W} = 1$           |
| Random Address Read  | 0      | 1             | START, Device Select, $R\overline{W} = 0$ , Address |
| Random Address Read  | 1      |               | reSTART, Device Select, $R\overline{W} = 1$         |
| Sequential Read      | 1      | ≥1            | As CURRENT or RANDOM Mode                           |
| Byte Write           | 0      | 1             | START, Device Select, $R\overline{W} = 0$           |
| Page Write           | 0      | ≤ 32          | START, Device Select, $R\overline{W} = 0$           |

3/18

**Write Control (WC).** The Write Control feature WC is useful to protect the contents of the whole EEPROM area from any erroneous erase/write cycle. It also protects the OTP page against the first write attempt. The Write Control signal polarity can be selected with the WCpol bit of the Control Register (see Table 13). When pin WC is unconnected, the WC input is internally read as VIL (see Table 5).

When  $\overline{\text{WC}}$  and WCpol are activating the Write Protection, Device Select and Address bytes are acknowledged; Data bytes are not acknowledged (see Figure 11).

Write Control (WCR). In order to prevent spurious writes to the Control Register, the user can also make the Control Register Read Only (Write is inhibited). This is achieved by use of the WCR pin and the CRWD bit (see Table 14) :

- - if CRWD bit = 0, the Control register can be modified regardless of the state of the  $\overline{WCR}$  pin.
- if CRWD bit = 1, the Control register can be modified if the WCR pin is high.
- - if CRWD bit = 1 and the  $\overline{WCR}$  pin is low, the Control Register is Write Protected.

#### **DEVICE OPERATION**

#### I<sup>2</sup>C Bus Background

The memory supports the extended addressing  $I^2C$  protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The memory is always a slave device in all communications.

**Start Condition.** START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the memory continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given.

**Stop Condition.** STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the memory and the bus master. A STOP condition at the end of a Read command forces the stand-by state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle.

Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successful data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data.

**Data Input.** During data input the memory samples the SDA bus signal on the rising edge of the clock SCL. For correct device operation the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low.

**Device Selection.** To start communication between the bus master and the slave memory, the master must initiate a START condition. The 8 bits sent after a START condition are made up of a Device Select Byte of 4 bits that identifies the device type, 3 memory block access bits and one bit for a READ (RW = 1) or WRITE (RW = 0) operation. There are two modes both for read and write. These are summarised in Table 4 and described hereafter. Communication between the master and the slave is ended with a STOP condition.

| Symbol          | Parameter                                         | Test Condition            | Min. | Max. | Unit |
|-----------------|---------------------------------------------------|---------------------------|------|------|------|
| C <sub>IN</sub> | Input Capacitance (SDA)                           |                           |      | 8    | pF   |
| C <sub>IN</sub> | Input Capacitance (other pins)                    |                           |      | 6    | pF   |
| ZL              | WC, WCR Input Impedance                           | $V_{IN} \le 0.3 \ V_{CC}$ | 5    | 20   | kΩ   |
| Z <sub>H</sub>  | WC, WCR Input Impedance                           | $V_{IN} \ge 0.7 V_{CC}$   | 500  |      | kΩ   |
| t <sub>LP</sub> | Low-pass filter input time constant (SDA and SCL) |                           |      | 100  | ns   |

| Table 5. Input Parameters            | (1) |
|--------------------------------------|-----|
| (T <sub>A</sub> = 25°C, f = 400 kHz) |     |

Note: 1. Sampled only, not 100% tested in production.



Figure 5. Maximum RL Value versus Bus Capacitance (CBUS) for an I<sup>2</sup>C Bus

| Symbol           | Parameter                           | Test Condition                                                         | Min.                  | Max.                | Unit |
|------------------|-------------------------------------|------------------------------------------------------------------------|-----------------------|---------------------|------|
| ILI              | Input Leakage Current (SCL,<br>SDA) | $0 \le V_{IN} \le V_{CC}$                                              |                       | ±2                  | μΑ   |
| I <sub>LO</sub>  | Output Leakage Current              | $0 \le V_{OUT} \le V_{CC}$ ; SDA in Hi-Z                               |                       | ±2                  | μΑ   |
|                  | Supply Current                      | $V_{CC} = 5 V$ ; f <sub>C</sub> = 400 kHz<br>(rise/fall time < 30 ns)  |                       | 2                   | mA   |
| ICC              | Supply Current (W series)           | $V_{CC}$ = 2.5 V; f <sub>C</sub> = 400 kHz<br>(rise/fall time < 30 ns) |                       | 1                   | mA   |
| I <sub>CC1</sub> | Stand-by Current                    | $V_{IN} = V_{SS}$ or $V_{CC}$ ; $V_{CC} = 5 V$                         |                       | 10                  | μΑ   |
| I <sub>CC2</sub> | Stand-by Current (W series)         | $V_{IN} = V_{SS}$ or $V_{CC}$ ; $V_{CC} = 2.5$ V                       |                       | 2                   | μΑ   |
| V <sub>IL</sub>  | Input Low Voltage (WC, WCR)         |                                                                        | - 0.3                 | 0.5                 | V    |
| V <sub>IH</sub>  | Input High Voltage (WC, WCR)        |                                                                        | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> + 1 | V    |
| V <sub>IL</sub>  | Input Low Voltage (other pins)      |                                                                        | - 0.3                 | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | Input High Voltage (other pins)     |                                                                        | 0.7 V <sub>CC</sub>   | V <sub>CC</sub> + 1 | V    |
| Val              | Output Low Voltage                  | I <sub>OL</sub> = 3 mA, V <sub>CC</sub> = 5 V                          |                       | 0.4                 | V    |
| V <sub>OL</sub>  | Output Low Voltage (W series)       | $I_{OL} = 2.1 \text{ mA}, V_{CC} = 2.5 \text{ V}$                      |                       | 0.4                 | V    |

Table 7. AC Measurement Conditions

| Input Rise and<br>Fall Times                     | ≤ 50ns                                     |
|--------------------------------------------------|--------------------------------------------|
| Input Pulse<br>Voltages                          | 0.2 $V_{CC}$ to 0.8 $V_{CC}$               |
| Input and Output<br>Timing Reference<br>Voltages | 0.3 V <sub>CC</sub> to 0.7 V <sub>CC</sub> |

Figure 6. AC Testing Input/Output Waveforms



## Table 8. AC Characteristics ( $T_A = 0$ to 70°C, -40 to 85°C; $V_{CC} = 4.5V$ to 5.5V, 2.5V to 5.5V)

|                                    |                     |                                      |      | M34S32        |                                   |      |      |  |  |
|------------------------------------|---------------------|--------------------------------------|------|---------------|-----------------------------------|------|------|--|--|
| Symbol                             | Alt.                | Parameter                            |      | 4.5V to<br>5V | V <sub>CC</sub> = 2.5V to<br>5.5V |      | Unit |  |  |
|                                    |                     |                                      | Min. | Max.          | Min.                              | Max. | 1    |  |  |
| t <sub>CH1CH2</sub>                | t <sub>R</sub>      | Clock Rise Time                      |      | 300           |                                   | 300  | ns   |  |  |
| t <sub>CL1CL2</sub>                | t <sub>F</sub>      | Clock Fall Time                      |      | 300           |                                   | 300  | ns   |  |  |
| t <sub>DH1DH2</sub> <sup>(1)</sup> | t <sub>R</sub>      | SDA Rise Time                        | 20   | 300           | 20                                | 300  | ns   |  |  |
| t <sub>DL1DL2</sub> <sup>(1)</sup> | t <sub>F</sub>      | SDA Fall Time                        | 20   | 300           | 20                                | 300  | ns   |  |  |
| t <sub>CHDX</sub> <sup>(2)</sup>   | t <sub>SU:STA</sub> | Clock High to Input Transition       | 600  |               | 600                               |      | ns   |  |  |
| t <sub>CHCL</sub>                  | t <sub>HIGH</sub>   | Clock Pulse Width High               | 600  |               | 600                               |      | ns   |  |  |
| t <sub>DLCL</sub>                  | t <sub>HD:STA</sub> | Input Low to Clock Low (START)       | 600  |               | 600                               |      | ns   |  |  |
| t <sub>CLDX</sub>                  | t <sub>HD:DAT</sub> | Clock Low to Input Transition        | 0    |               | 0                                 |      | μs   |  |  |
| t <sub>CLCH</sub>                  | t <sub>LOW</sub>    | Clock Pulse Width Low                | 1300 |               | 1300                              |      | ns   |  |  |
| t <sub>DXCX</sub>                  | t <sub>SU:DAT</sub> | Input Transition to Clock Transition | 100  |               | 100                               |      | ns   |  |  |
| t <sub>CHDH</sub>                  | t <sub>SU:STO</sub> | Clock High to Input High (STOP)      | 600  |               | 600                               |      | ns   |  |  |
| t <sub>DHDL</sub>                  | t <sub>BUF</sub>    | Input High to Input Low (Bus Free)   | 1300 |               | 1300                              |      | ns   |  |  |
| $t_{CLQV}$ <sup>(3)</sup>          | t <sub>AA</sub>     | Clock Low to Next Data Out Valid     | 200  | 900           | 200                               | 900  | ns   |  |  |
| t <sub>QLQx</sub>                  | t <sub>DH</sub>     | Data Out Hold Time                   | 200  |               | 200                               |      | ns   |  |  |
| f <sub>C</sub>                     | f <sub>SCL</sub>    | Clock Frequency                      |      | 400           |                                   | 400  | kHz  |  |  |
| t <sub>W</sub>                     | t <sub>WR</sub>     | Write Time                           |      | 10            |                                   | 10   | ms   |  |  |

Note: 1. Sampled only, not 100% tested in production.

2. For a reSTART condition, or following a write cycle.

3. The minimum value delays the falling/rising edge of SDA away from SCL=1 in order to avoid unwanted START and/or STOP conditions.

57

**EEPROM Addressing.** A data byte in the memory is addressed through 2 bytes of address information. The Most Significant Byte is sent first and the Least significant Byte is sent after. Bits b15 to b0 form the address of any byte of the memory. Bits b15 to b12 are don't care on the M34S32 series.

#### Table 9. Most Significant Byte



#### Table 10. Least Significant Byte



#### Write Operations

Following a START condition the master sends a Device Select Byte with the RW bit reset to 0. The memory acknowledges this and waits for 2 bytes of address. These 2 address bytes (8 bits each) provide access to any of the memory location. Writing in the memory may be inhibited with WC pin and WCpol bit (see Table 13 and Figure 11).





**Byte Write.** In the Byte Write mode the master sends one data byte, which is acknowledged by the memory. The master then terminates the transfer by generating a STOP condition.

**Page Write.** The Page Write mode allows up to 32 bytes to be written in a single write cycle, provided that they are all located in the same row of 32 bytes in the memory, that is the same Address bits (b12 to b5). The master sends one up to 32 bytes of data, which are each acknowledged by the memory. After each byte is transferred, the internal byte address counter (5 Least Significant Bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter "roll-over" which could result in data being overwritten.

Note that for any write mode, the generation by the master of the STOP condition starts the internal memory program cycle. This STOP condition will trigger an internal memory program cycle only if the STOP condition is internally decoded right after the ACK bit; any STOP condition decoded out of this "10th bit" time slot will not trigger the internal programming cycle. All inputs are disabled until the completion of this cycle and the Memory will not respond to any request.



Figure 8. I<sup>2</sup>C Bus Protocol

**A7** 

#### Write to the Control Register

The control register is accessed using a specific Device Select Byte (as described in Table 3, and as shown in Table 11 and Table 12).

#### Table 11. Content of the Control Register

| b7   | b6    | b5 | b4 | b3 | b2 | b1 | b0 |
|------|-------|----|----|----|----|----|----|
| CRWD | WCpol | Х  | B2 | B1 | B0 | Х  | Х  |

#### Table 12. Default values

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |
|----|----|----|----|----|----|----|----|
| 0  | 0  | Х  | 0  | 0  | 0  | Х  | Х  |

The meanings of the bits in Table 11 can be summarised as follows:

**WCpol.** This bit controls the polarity of the WC input (to switch pin 7 between being a WC or  $\overline{WC}$  input). The default (initial) state of this bit is 0.

Table 13. Operation of the WCpol Bit

|           | pin 7 = high                                                                                           | pin 7 = low                                                                                            |  |  |
|-----------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--|--|
| WCpol = 0 | Whole EEPROM<br>and OTP page are<br>write protected                                                    | Write instructions<br>are allowed in the<br>EEPROM area,<br>and the OTP<br>page can be<br>written once |  |  |
| WCpol = 1 | Write instructions<br>are allowed in the<br>EEPROM area,<br>and the OTP<br>page can be<br>written once | Whole EEPROM<br>and OTP page are<br>write protected                                                    |  |  |

**CRWD.** This is the Control Register Write Disable bit. When it is 0, pin 3 is a Don't Care input, and the control register is always writable. This is the default (initial) condition of this bit.

|          | pin 3 = high                 | pin 3 = low                                           |  |  |
|----------|------------------------------|-------------------------------------------------------|--|--|
| CRWD = 0 | Control register is writable |                                                       |  |  |
| CRWD = 1 | Control register is writable | Control register is<br>write protected<br>(read only) |  |  |

**B2,B1,B0.** These bits control the size of the ROM block. Their initial, default state is 0, 0, 0.

Table 15. Operation of the B2, B1 and B0 Bits

| B2,B1,B0 |      | ROM block size and location  |
|----------|------|------------------------------|
| 0,0,0    | 0    | All bits are EEPROM          |
| 0,0,1    | 1/64 | ROM block=00h to 01FFh (512) |
| 0,1,0    | 1/32 | ROM block=00h to 03FFh (1K)  |
| 0,1,1    | 1/16 | ROM block=00h to 07FFh (2K)  |
| 1,0,0    | 1/8  | ROM block=00h to 0FFFh (4K)  |
| 1,0,1    | 1/4  | ROM block=00h to 1FFFh (8K)  |
| 1,1,0    | 1/2  | ROM block=00h to 3FFFh (16K) |
| 1,1,1    | 1    | All bits are ROM             |

In all cases, except when (B2,B1,B0)=(0,0,0), the selected area of EEPROM becomes read only (Write Protected) regardless of the status of the other bits and pins. However, the Control Register itself remains alterable in accordance with the status of WC, WCpol, WCR and CRWD.

#### Write to the OTP Page

The OTP page is accessed by addressing the device using the specific, Device Select Byte (as described in Table 3).

The correct sequence for this instruction can be sketched out as follows:

```
Start
OTP Page Select(= 1010 0010)
Ack
Address (MSB) (= xxxx 0000)
Ack
Address (LSB) (= 0000 0000)
Ack
Data (= byte to be written)
Ack
.....
Data (= byte to be written)
Ack
Stop
```

If one bit of the OTP Page Select differs from the above values, the OTP Page Select will NOT be acknowledged and the WRITE instruction will be ignored.

57

If one bit of the Address bytes (excluding the three most significant bits which are Don't Care) differs from the above values, the Address will be acknowledged, data will not be acknowledged and the WRITE instruction will be ignored.

The Page Write instruction must start with the first byte that is located in the OTP page (address 0h), otherwise the instruction will be ignored.

The first Write to the OTP page (whether it be a 1byte write, a 32-byte page write, or some size in between) will disable any further write in the OTP page.

Let us suppose that byte N of the OTP page has just been addressed (for example because of a Write in the OTP page or a Random read in the OTP page). If the next instruction uses the Current Read Mode of the device, the first byte read in EEPROM will be in page 0, at address N+1 (or page 1, byte 0 if the last OTP byte addressed was at location 31).

Figure 9. Write Cycle Polling using ACK

57

Example of a correct sequence, leading to a 3byte write in the OTP page:

| Start     |                         |
|-----------|-------------------------|
| 1010 0010 | (OTP page select code)  |
| Ack       |                         |
| 1111 0000 | (upper address, MSB)    |
| Ack       |                         |
| 0000 0000 | (lower address, LSB)    |
| Ack       |                         |
| 0100 1101 | (write 3 bytes of data) |
| Ack       | (in the OTP page)       |
| 1100 1010 |                         |
| Ack       |                         |
| 0101 0011 |                         |
| Ack       |                         |
| Stop      |                         |
|           |                         |



#### M34S32

Example of an incorrect sequence, disabling the Write in the OTP page:

| Start     |                         |
|-----------|-------------------------|
| 1010 0010 | (OTP page select code)  |
| Ack       |                         |
| xxxx 0000 | (MSB address)           |
| Ack       |                         |
| 0000 0100 | (incorrect LSB address) |
| Ack       | (acknowledged, but)     |
| 0100 1101 | (the attempts at)       |
| (no ack)  | (writing data to the)   |
| 1100 1010 | (OTP page are)          |
| (no ack)  | (not acknowledged)      |
| 0101 0011 |                         |
| (no ack)  |                         |
| Stop      |                         |
|           |                         |

# Figure 10. Write Modes Sequence with $\overline{WC} = 0$ and WCpol = 0

Minimizing System Delay by Polling On ACK.

During the internal Write cycle, the memory disables itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the Write time  $(t_W)$  is given in the AC Characteristics table, this timing value may be reduced by an ACK polling sequence issued by the master.

The sequence is:

- Initial condition: a Write is in progress (see Figure 7).

- Step 1: the Master issues a START condition followed by a Device Select Byte. (1st byte of the new instruction)

- Step 2: if the memory is internally writing, no ACK will be returned. The Master goes back to Step1. If the memory has terminated the internal writing, it will issue an ACK.

The memory is ready to receive the second part of the instruction (the first byte of this instruction was already sent during Step1).

Á7/



Note: 1. The device has the same behavior when  $\overline{WC} = 1$  and WCpol = 1.



Figure 11. Write Modes Sequence with  $\overline{WC} = 1$  and WCpol = 0

Note: 1. The device has the same behavior when  $\overline{WC} = 0$  and WCpol = 1.

#### **Read Operations**

On delivery, the memory content is set at all "1"s (or FFh).

**Current Address Read.** The memory has an internal address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a Device Select Byte with the  $R\overline{W}$  bit set to 1. The memory acknowledges this and outputs the byte addressed by the internal address counter. This counter is then incremented. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

A Current Address Read in the OTP page is performed by sending the appropriate Device Select Byte, as described in Table 3. Let us suppose, again, that byte N of the OTP page has just been addressed (for example because of a Write in the OTP page or a Random read in the OTP page). If the next instruction uses the Current Address Read Mode of the device, the first byte read in EEPROM will be in page 0, at address N+1 (or page 1, byte 0 if the last OTP byte addressed was at location 31).

**Random Address Read.** A dummy write is performed to load the address into the address counter, see Figure 10. This is followed by another START condition from the master and the byte address repeated with the RW bit set to 1. The memory acknowledges this and outputs the byte addressed. The master does NOT acknowledge the byte output, but terminates the transfer with a STOP condition.

Specific features of the Random Address read in the OTP page. This instruction must consist of the two sequences shown on page 14 (Sequence A followed by Sequence B).





57

Note: 1. The seven most significant bits of the DEV SEL code of a Random Read (1st byte and 4th byte) must be identical.

```
Sequence A:
 Start
 OTP Page Select(= 1010 0010)
 Ack
 Address MSB
                (= xxxx 0000)
 Ack
                (= 000x xxxx)
 Address LSB
 Ack
Sequence B:
 Start
 OTP Page Select(= 1010 0011)
 Ack
 Data
 Ack
  . . . . . . . .
 Data
 (no Ack)
 Stop
```

If one, or more bits of the Sequence A differ from the above values, the bytes that follow it will be acknowledged (or not) according to the same rules as for the WRITE IN OTP, and the RANDOM AD-DRESS READ IN OTP will be ignored.

**Sequential Read.** This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in sequence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output, but MUST generate a STOP condition.

The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will "roll-over" and the memory will continue to output data.

A Sequential Read in the OTP page is performed by sending the appropriate Device Select Byte, as described in Table 3. If a sequential read reaches the last location in the OTP page (address 1Fh), subsequent Sequential Reads will wrap round to the start, to address 00h.

Acknowledge in Read Mode. In all read modes the memory waits for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the memory terminates the data transfer and switches to a stand-by state.

#### APPLICATION HINTS ON HOW TO USE THE CONTROL REGISTER TOGETHER WITH THE / WCR PIN

The application board can be designed in such a way that  $\overline{WCR}$  pin is connected to  $V_{SS}$  (directly or through a pull-down resistor). It should be noted that the  $\overline{WCR}$  pin features an internal pull-down resistor allowing this input to be left unconnected. With such a P.C.B. (Printed Circuit Board), the device can be initialised according to following set-up sequence :

- 1. Write the data that is to be Write protected:
  - Write data in the area starting from address 00h up to the desired address.
- 2. Write in the Control Register (single byte write using the following bits):
  - Set B2, B1 and B0 values according to the ROM block size (as defined in Table 15)
  - Set WCpol according to the application needs.
  - Set CRWD bit to 1

Once the CRWD bit is set to 1, the control register becomes Write Protected. The only way to write again to the Control Register is to set the  $\overline{WCR}$  pin high. This is possible by applying V<sub>CC</sub> to  $\overline{WCR}$  if it was previously floating or connected to V<sub>SS</sub> through an external pull-down resistor. If  $\overline{WCR}$  is shorted to V<sub>SS</sub>, the device needs to be de-soldered from the PCB.

#### **OTHER NOTES**

The  $\overline{\text{WCR}}$  pin has an internal pull-down resistor. Connecting this pin to GND does not affect the power consumption, thus giving the M34S32 its lowest power consumption when it is in Protected mode.

The OTP page may be programmed before or after the hardware protected mode has been set (by setting the CRWD bit). This allows the application MCU to program the OTP page either on the assembly line or during the operating life of the application.

The  $\overline{\text{WC}}$  pin (but not the  $\overline{\text{WCR}}$  pin) may be driven dynamically by the MCU to increase the immunity to data corruption of the unprotected EEPROM area. This pin may alternatively be pulled to V<sub>CC</sub> or GND (depending on which is appropriate, according to the setting of the WCpol bit).

#### **ORDERING INFORMATION SCHEME**

Devices are shipped from the factory with the memory content set at all "1"s (FFh).

For a list of available options, refer to the current *Memory Shortform Catalogue*.

For further information on any aspect of this device, please contact the ST Sales Office nearest to you.

In general, the fields of the product number are made up as follows:



Note: 1. Temperature range 1 is available on request only.



| Symb. | mm   |      |       | inches |       |       |
|-------|------|------|-------|--------|-------|-------|
|       | Тур. | Min. | Max.  | Тур.   | Min.  | Max.  |
| A     |      | 3.90 | 5.90  |        | 0.154 | 0.232 |
| A1    |      | 0.49 | -     |        | 0.019 | _     |
| A2    |      | 3.30 | 5.30  |        | 0.130 | 0.209 |
| В     |      | 0.36 | 0.56  |        | 0.014 | 0.022 |
| B1    |      | 1.15 | 1.65  |        | 0.045 | 0.065 |
| С     |      | 0.20 | 0.36  |        | 0.008 | 0.014 |
| D     |      | 9.20 | 9.90  |        | 0.362 | 0.390 |
| E     | 7.62 | -    | -     | 0.300  | -     | -     |
| E1    |      | 6.00 | 6.70  |        | 0.236 | 0.264 |
| e1    | 2.54 | -    | -     | 0.100  | _     | -     |
| eA    |      | 7.80 | -     |        | 0.307 | _     |
| eB    |      |      | 10.00 |        |       | 0.394 |
| L     |      | 3.00 | 3.80  |        | 0.118 | 0.150 |
| N     | 8    |      |       | 8      |       |       |

# Table 16. PSDIP8 - 8 pin Plastic Skinny DIP, 0.25mm lead frame

## Figure 13. PSDIP8



Note: 1. Note: Drawing is not to scale.

# Table 17. SO8 - 8 lead Plastic Small Outline, 150 mils body width

| Symb. | mm   |      |      | inches |       |       |
|-------|------|------|------|--------|-------|-------|
|       | Тур. | Min. | Max. | Тур.   | Min.  | Max.  |
| A     |      | 1.35 | 1.75 |        | 0.053 | 0.069 |
| A1    |      | 0.10 | 0.25 |        | 0.004 | 0.010 |
| В     |      | 0.33 | 0.51 |        | 0.013 | 0.020 |
| С     |      | 0.19 | 0.25 |        | 0.007 | 0.010 |
| D     |      | 4.80 | 5.00 |        | 0.189 | 0.197 |
| E     |      | 3.80 | 4.00 |        | 0.150 | 0.157 |
| е     | 1.27 | -    | _    | 0.050  | _     | _     |
| Н     |      | 5.80 | 6.20 |        | 0.228 | 0.244 |
| h     |      | 0.25 | 0.50 |        | 0.010 | 0.020 |
| L     |      | 0.40 | 0.90 |        | 0.016 | 0.035 |
| α     |      | 0°   | 8°   |        | 0°    | 8°    |
| N     | 8    |      | 8    |        |       |       |
| СР    |      |      | 0.10 |        |       | 0.004 |

## Figure 14. SO8a



Note: 1. Note: Drawing is not to scale.



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

© 1998 STMicroelectronics - All Rights Reserved

The ST logo is a registered trademark of STMicroelectronics.

All other names are the property of their respective owners. STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore -Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

57