# CMOS 8K x 8 TIMEKEEPER SRAM - INTEGRATED ULTRA LOW POWER SRAM, REAL TIME CLOCK and POWER-FAIL CONTROL CIRCUIT - BYTEWIDE RAM-LIKE CLOCK ACCESS - BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES and SECONDS - CLOCK ACCURACY of ± 1 MINUTE a MONTH, @ 25°C - SOFTWARE CONTROLLED CLOCK CALIBRATION for HIGH ACCURACY APPLICATIONS - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - CHOICE of TWO WRITE PROTECT VOLTAGES: - $M48T08: 4.5V \le V_{PFD} \le 4.75V$ - M48T18: $4.2V \le V_{PFD} \le 4.5V$ - SELF CONTAINED BATTERY and CRYSTAL in the CAPHAT DIP PACKAGE - SMALL OUTLINE PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT HOUSING CONTAINING the BATTERY and CRYSTAL - SNAPHAT HOUSING (BATTERY and CRYSTAL) REPLACEABLE - 10 YEARS of DATA RETENTION and CLOCK OPERATION in the ABSENCE of POWER - PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 8K x 8 SRAMs Table 1. Signal Names | A0-A12 | Address Inputs | | | | | |-----------------|-----------------------|--|--|--|--| | DQ0-DQ7 | Data Inputs / Outputs | | | | | | ĪNT | Power Fail Interrupt | | | | | | E1 | Chip Enable 1 | | | | | | E2 | Chip Enable 2 | | | | | | G | Output Enable | | | | | | W | Write Enable | | | | | | Vcc | Supply Voltage | | | | | | V <sub>SS</sub> | Ground | | | | | Figure 1. Logic Diagram November 1994 1/18 Figure 2A. DIP Pin Connections Figure 2B. SO Pin Connections **Table 2. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------|-----------|------| | T <sub>A</sub> | Ambient Operating Temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | -40 to 85 | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.3 to 7 | V | | Vcc | Supply Voltage | -0.3 to 7 | V | | lo | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 1 | W | **Note:** Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability. CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode. **Table 3. Operating Modes** | Mode | V <sub>CC</sub> | E1 | E2 | G | w | DQ0-DQ7 | Power | |----------|-------------------------------------------|-----------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | | V <sub>IH</sub> | X | Х | Х | High Z | Standby | | Deselect | 4.75V to 5.5V | Х | V <sub>IL</sub> | Х | Х | High Z | Standby | | Write | or<br>4.5V to 5.5V | V <sub>IL</sub> | V <sub>IH</sub> | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | Read | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | Read | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) | Х | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> | Х | Х | Х | Х | High Z | Battery Back-up Mode | Note: X = V<sub>IH</sub> or V<sub>IL</sub> Figure 3. Block Diagram ### **DESCRIPTION** The M48T08,18 TIMEKEEPER™ RAM is an 8K x 8 non-volatile static RAM and real time clock which is pin and functional compatible with the MK48T08,18. The monolithic chip is available in two special packages to provide a highly integrated battery backed-up memory and real time clock solution. The M48T08,18 is a non-volatile pin and function equivalent to any JEDEC standard 8K x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed. The 28 pin 600mil DIP CAPHAT™ houses the M48T08,18 silicon with a quartz crystal and a long life lithium button cell in a single package. The 28 pin 330mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT™ housing containing the battery and crystal. The unique design allows the SNAPHAT battery package to be mounted on top of the SO package after the completion of the surface mount process. ## **AC MEASUREMENT CONDITIONS** Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit Table 4. Capacitance (1) $(T_A = 25 \, ^{\circ}C, f = 1 \, MHz)$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |---------------------|----------------------------|-----------------------|-----|-----|------| | Cin | Input Capacitance | $V_{IN} = 0V$ | | 10 | pF | | C <sub>IO</sub> (2) | Input / Output Capacitance | V <sub>OUT</sub> = 0V | | 10 | pF | **Notes:** 1. Effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ with $\Delta V = 3V$ and power supply at 5V. 2. Outputs deselected **Table 5. DC Characteristics** ( $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ V to 5.5V or 4.5V to 5.5V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------|----------------------------------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±5 | μΑ | | Icc | Supply Current | Outputs open | | 80 | mA | | Icc1 (2) | Supply Current (Standby) TTL | E1 = V <sub>IH</sub> , E2 = V <sub>IL</sub> | | 3 | mA | | I <sub>CC2</sub> (2) | Supply Current (Standby) CMOS | $\overline{E1} = V_{CC} - 0.2V,$<br>$E2 = V_{SS} + 0.2V$ | | 3 | mA | | V <sub>IL</sub> <sup>(3)</sup> | Input Low Voltage | | -0.3 | 0.8 | V | | ViH | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | loL = 2.1mA | | 0.4 | V | | VOL | Output Low Voltage (INT) (4) | $I_{OL} = 0.5 \text{mA}$ | | 0.4 | V | | VoH | Output High Voltage | I <sub>OH</sub> = -1mA | 2.4 | | V | Notes: 1. Outputs Deselected. Measured with Control Bits set as follows: R = '1'; W, ST, FT = '0'. 3. Negative spikes of -1V allowed for up to 10ns once per Cycle. 4. The INT pin is Open Drain. Table 6. Power Down/Up Trip Points DC Characteristics (1) $(T_A = 0 \text{ to } 70^{\circ}\text{C})$ | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------|--------------------------------------|-----|-----|------|-------| | $V_{PFD}$ | Power-fail Deselect Voltage (M48T08) | 4.5 | 4.6 | 4.75 | V | | V <sub>PFD</sub> | Power-fail Deselect Voltage (M48T18) | 4.2 | 4.3 | 4.5 | ٧ | | V <sub>SO</sub> | Battery Back-up Switchover Voltage | | 3.0 | | ٧ | | t <sub>DR</sub> <sup>(2)</sup> | Expected Data Retention Time | 10 | | | YEARS | Notes: 1. All voltages referenced to Vss. 2. @ 25°C # **DESCRIPTION** (cont'd) Insertion of the SNAPHAT housing after reflow prevents potential battery and crystal damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is keyed to prevent reverse insertion. The SO and battery packages are shipped separately in plastic anti-static tubes. The SO package is also available to ship in Tape & Reel form. For the 28 lead SO, the battery package (i.e. SNAPHAT) part number is "M4T28-BR12SH1". As Figure 3 shows, the static memory array and the quartz controlled clock oscillator of the M48T08,18 are integrated on one silicon chip. The two circuits are interconnected at the upper eight memory locations to provide user accessible BYTEWIDE<sup>TM</sup> clock information in the bytes with addresses 1FF8h-1FFFh. The clock locations contain the year, month, date, day, hour, minute, and second in Table 7. Power Down/Up Mode AC Characteristics ( $T_A = 0$ to $70^{\circ}$ C) | Symbol | Parameter | Min | Max | Unit | |---------------------------------|----------------------------------------------------------------------------|-----|-----|------| | t <sub>PD</sub> | E1 or W at V <sub>IH</sub> or E2 at V <sub>IL</sub> before Power Down | 0 | | μs | | t <sub>F</sub> <sup>(1)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μs | | t <sub>FB</sub> (2) | V <sub>PFD</sub> (min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 0 | | μs | | t <sub>RB</sub> | V <sub>SO</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time | 1 | | μs | | t <sub>REC</sub> | E1 or W at V <sub>IH</sub> or E2 at V <sub>IL</sub> after Power Up | 1 | | ms | | t <sub>PFX</sub> | INT Low to Auto Deselect | 10 | 40 | μs | | t <sub>PFH</sub> <sup>(3)</sup> | V <sub>PFD</sub> (max) to $\overline{\text{INT}}$ High | | 120 | μs | $\textbf{Notes}\text{: }1.\text{ }V_{\text{PFD}}\text{ (max) to }V_{\text{PFD}}\text{ (min) fall time of less than }t_{\text{F}}\text{ may result in deselection/write protection not occurring until 200 }\mu\text{s}\text{ after }t_{\text{F}}\text{ (min) fall time of less than }t_{\text{F}}\text{ may result in deselection/write protection not occurring until 200 }\mu\text{s}\text{ after }t_{\text{F}}\text{ (min) fall time of less than }t_{\text{F}}\text{ (min) fall time }t_{\text{F}}\text$ V<sub>CC</sub> passes V<sub>PFD</sub> (min). 2. V<sub>PFD</sub> (min) to V<sub>SO</sub> fall time of less than t<sub>FB</sub> may cause corruption of RAM data. 3. INT may go high anytime after V<sub>CC</sub> exceeds V<sub>PFD</sub> (min) and is guaranteed to go high t<sub>PFH</sub> after V<sub>CC</sub> exceeds V<sub>PFD</sub> (max). Figure 5. Power Down/Up Mode AC Waveforms Note: Inputs may or may not be recognized at this time. Caution should be taken to keep $\overline{E1}$ high or E2 low as $V_{CC}$ rises past $V_{PFD}$ (min). Some systems may performs inadvertent write cycles after Vcc rises above VPFD(min) but before normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running. Table 8. Read Mode AC Characteristics ( $T_A = 0$ to $70^{\circ}C$ ; $V_{CC} = 4.75V$ to 5.5V or 4.5V to 5.5V) | | | | M48T | 08 / 18 | | | |--------------------|-----------------------------------------|-----|------|---------|------|----| | Symbol | Parameter | -1 | 00 | -1 | Unit | | | | | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | 100 | | 150 | | ns | | t <sub>AVQV</sub> | Address Valid to Output Valid | | 100 | | 150 | ns | | t <sub>E1LQV</sub> | Chip Enable 1 Low to Output Valid | | 100 | | 150 | ns | | t <sub>E2HQV</sub> | Chip Enable 2 High to Output Valid | | 100 | | 150 | ns | | t <sub>GLQV</sub> | Output Enable Low to Output Valid | | 50 | | 75 | ns | | t <sub>E1LQX</sub> | Chip Enable 1 Low to Output Transition | 10 | | 10 | | ns | | t <sub>E2HQX</sub> | Chip Enable 2 High to Output Transition | 10 | | 10 | | ns | | t <sub>GLQX</sub> | Output Enable Low to Output Transition | 5 | | 5 | | ns | | t <sub>E1HQZ</sub> | Chip Enable 1 High to Output Hi-Z | | 50 | | 75 | ns | | t <sub>E2LQZ</sub> | Chip Enable 2 Low to Output Hi-Z | | 50 | | 75 | ns | | t <sub>GHQZ</sub> | Output Enable High to Output Hi-Z | | 40 | | 60 | ns | | t <sub>AXQX</sub> | Address Transition to Output Transition | 5 | | 5 | | ns | Figure 6. Read Mode AC Waveforms Table 9. Write Mode AC Characteristics $(T_A = 0 \text{ to } 70^{\circ}\text{C}; V_{CC} = 4.75\text{V to } 5.5\text{V or } 4.5\text{V to } 5.5\text{V})$ | | | | M48T | 08 / 18 | | | |---------------------|------------------------------------------|-----|------|---------|-----|------| | Symbol | Parameter | -1 | 00 | -1 | 50 | Unit | | | | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Write Cycle Time | 100 | | 150 | | ns | | t <sub>AVWL</sub> | Address Valid to Write Enable Low | 0 | | 0 | | ns | | t <sub>AVE1L</sub> | Address Valid to Chip Enable 1 Low | 0 | | 0 | | ns | | t <sub>AVE2H</sub> | Address Valid to Chip Enable 2 High | 0 | | 0 | | ns | | t <sub>WLWH</sub> | Write Enable Pulse Width | 80 | | 100 | | ns | | t <sub>E1LE1H</sub> | Chip Enable 1 Low to Chip Enable 1 High | 80 | | 130 | | ns | | t <sub>E2HE2L</sub> | Chip Enable 2 High to Chip Enable 2 Low | 80 | | 130 | | ns | | t <sub>WHAX</sub> | Write Enable High to Address Transition | 10 | | 10 | | ns | | t <sub>E1HAX</sub> | Chip Enable 1 High to Address Transition | 10 | | 10 | | ns | | t <sub>E2LAX</sub> | Chip Enable 2 Low to Address Transition | 10 | | 10 | | ns | | t <sub>DVWH</sub> | Input Valid to Write Enable High | 50 | | 70 | | ns | | t <sub>DVE1H</sub> | Input Valid to Chip Enable 1 High | 50 | | 70 | | ns | | t <sub>DVE2L</sub> | Input Valid to Chip Enable 2 Low | 50 | | 70 | | ns | | $t_{WHDX}$ | Write Enable High to Input Transition | 5 | | 5 | | ns | | t <sub>E1HDX</sub> | Chip Enable 1 High to Input Transition | 5 | | 5 | | ns | | t <sub>E2LDX</sub> | Chip Enable 2 Low to Input Transition | 5 | | 5 | | ns | | t <sub>WLQZ</sub> | Write Enable Low to Output Hi-Z | | 50 | | 70 | ns | | t <sub>AVWH</sub> | Address Valid to Write Enable High | 80 | | 130 | | ns | | tave1H | Address Valid to Chip Enable 1 High | 80 | | 130 | | ns | | t <sub>AVE2L</sub> | Address Valid to Chip Enable 2 Low | 80 | | 130 | | ns | | t <sub>WHQX</sub> | Write Enable High to Output Transition | 10 | | 10 | | ns | Figure 7. Write Enable Controlled, Write AC Waveforms Figure 8. Chip Enable Controlled, Write AC Waveforms # **DESCRIPTION** (cont'd) 24 hour BCD format. Corrections for 28, 29 (leap year), 30, and 31 day months are made automatically. Byte 1FF8h is the clock control register. This byte controls user access to the clock information and also stores the clock calibration setting. The eight clock bytes are not the actual clock counters themselves; they are memory locations consisting of BiPORT<sup>TM</sup> read/write memory cells. The M48T08,18 includes a clock control circuit which updates the clock bytes with current information once per second. The information can be accessed by the user in the same manner as any other location in the static memory array. The M48T08,18 also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5V supply for an out of tolerance condition. When $V_{CC}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $V_{CC}$ . As $V_{CC}$ falls below approximately 3V, the control circuitry connects the battery which maintains data and clock operation until valid power returns. #### **READ MODE** The M48T08,18 is in the Read Mode whenever $\overline{W}$ (Write Enable) is high, $\overline{E1}$ (Chip Enable 1) is low, and E2 (Chip Enable 2) is high. The device architecture allows ripple- through access of data from eight of 65,536 locations in the static storage array. Thus, the unique address specified by the 13 Address Inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $t_{AVQV}$ (Address Access Time) after the last address input signal is stable, providing that the $\overline{E1}$ , E2, and $\overline{G}$ access times are also satisfied. If the $\overline{E1}$ , E2 and $\overline{G}$ access times are not met, valid data will be available after the latter of the Chip Enable Access Times ( $t_{E1LQV}$ ) or $t_{E2HQV}$ ) or Output Enable Access Time ( $t_{GLQV}$ ). The state of the eight three-state Data I/O signals is controlled by $\overline{E1}$ , E2 and $\overline{G}$ . If the outputs are activated before $t_{AVQV}$ , the data lines will be driven to an indeterminate state until $t_{AVQV}$ . If the Address Inputs are changed while $\overline{E1}$ , E2 and $\overline{G}$ remain active, output data will remain valid for $t_{AVQX}$ (Output Data Hold Time) but will go indeterminate until the next Address Access. ## **WRITE MODE** The M48T08,18 is in the Write Mode whenever $\overline{W}$ , $\overline{E1}$ , and E2 are active. The start of a write is referenced from the latter occurring falling edge of $\overline{W}$ or $\overline{E1}$ , or the rising edge of E2. A write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E1}$ , or the falling edge of E2. The addresses must be held valid throughout the cycle. $\overline{E1}$ or $\overline{W}$ must return high or E2 low for minimum of $t_{E1HAX}$ or $t_{E2LAX}$ from Chip Enable or $t_{WHAX}$ from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid $t_{DVWH}$ prior to the end of write and remain valid for $t_{WHDX}$ afterward. $\overline{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E1}$ and $\overline{G}$ and a high on E2, a low on $\overline{W}$ will disable the outputs $t_{WLQZ}$ after $\overline{W}$ falls. #### **DATA RETENTION MODE** With valid V<sub>CC</sub> applied, the M48T08,18 operates as a conventional BYTEWIDE static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when V<sub>CC</sub> falls within the V<sub>PFD</sub>(max), V<sub>PFD</sub>(min) window. All outputs become high impedance, and all inputs are treated as "don't care." **Note:** A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $V_{PFD}(min)$ , the user can be assured the memory will be in a write protected state, provided the $V_{CC}$ fall time is not less than t<sub>F</sub>. The M48T08,18 may respond to transient noise spikes on $V_{CC}$ that reach into the deselect window during the time the device is sampling $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended. When $V_{CC}$ drops below $V_{SO}$ , the control circuit switches power to the internal battery which preserves data and powers the clock. The internal button cell will maintain data in the M48T08,18 for an accumulated period of at least 10 years when $V_{CC}$ is less than $V_{SO}$ . As system power returns and $V_{CC}$ rises above $V_{SO}$ , the battery is disconnected, and the power supply is switched to external $V_{CC}$ . Write protection continues until $V_{CC}$ reaches $V_{PFD}(min)$ . $\overline{E1}$ should be kept high or E2 low as $V_{CC}$ rises past $V_{PFD}(min)$ to prevent inadvertent write cycles prior to processor stabilization. Normal RAM operation can resume $t_{REC}$ after $V_{CC}$ exceeds $V_{PFD}(max)$ . #### **POWER FAIL INTERRUPT PIN** The M48T08,18 continuously monitors $V_{CC}$ . When $V_{CC}$ falls to the power-fail detect trip point, an interrupt is immediately generated. An internal clock provides a delay of between $10\mu s$ and $40\mu s$ before automatically deselecting the M48T08,18. The $\overline{INT}$ pin is an open drain output and requires an external pull up resistor, even if the interrupt output function is not being used. #### SYSTEM BATTERY LIFE The useful life of the battery in the M48T08,18 is expected to ultimately come to an end for one of two reasons: either because it has been discharged while providing current to the RAM and clock in the battery back-up mode, or because the effects of aging render the cell useless before it can actually be completely discharged. The two effects are virtually unrelated allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms. The earlier occurring failure mechanism defines the battery system life of the M48T08.18. #### **Cell Storage Life** Storage life is primarily a function of temperature. Figure 9 illustrates the approximate storage life of the M48T08,18 battery over temperature. The results in Figure 9 are derived from temperature accelerated life test studies performed at SGS-THOMSON. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at 25°C to produce a 2.4V closed circuit voltage across a 250 k $\Omega$ load resistor. The two lines, t<sub>1%</sub> and t50%, represent different failure rate distributions for the cell's storage life. At 70°C, for example, the t<sub>1%</sub> line indicates that an M48T08,18 has a 1% chance of having a battery failure 11 years into its life while the t<sub>50%</sub> shows the part has a 50% chance of failure at the 20 year mark. The t1% line represents the practical onset of wear out and can be considered the worst case Storage Life for the cell. The t<sub>50%</sub> can be considered the normal or average # **Calculating Storage Life** The following formula can be used to predict storage life: $$\frac{1}{\{[(TA1/TT)/SL1]+[(TA2/TT)/SL2]+...+[(TAN/TT)/SLN]\}}$$ #### where. - TA1, TA2, TAN = time at ambient temperature 1, 2, etc. - TT = total time = TA1+TA2+...+TAN - SL1, SL2, SLN = storage life at temperature 1, 2, etc. For example an M48T08, 18 is exposed to temperatures of 55°C or less for 8322 hrs/yr, and temperatures greater than 60°C but less than 70°C for the remaining 438 hrs/yr. Reading predicted t<sub>1%</sub> values from Figure 9, Figure 9. Predicted Battery Storage Life versus Temperature - SL1 = 41 yrs, SL2 = 11.4 yrs - TT = 8760 hrs/yr - TA1 = 8322 hrs/yr, TA2 = 438 hrs/yr Predicted storage life ≥ 1 {[(8322/8760)/41]+[(431/8760)/11.4]} or 36 years. ## **Cell Capacity Life** The M48T08,18 internal cell has a rated capacity of 50mAh. The device places a nominal RAM and TIMEKEEPER load of less than 520nA at room temperature. At this rate, the capacity consumption life is 50E-3/520E-9=96,153 hours or about 11 years. Capacity consumption life can be extended by applying $V_{CC}$ or turning off the clock oscillator prior to system power down. ## **Calculating Capacity Life** The RAM and TIMEKEEPER load remains relatively constant over the operating temperature range. Thus, worst case cell capacity life is essentially a function of one variable, $V_{\rm CC}$ duty cycle. For example, if the oscillator runs 100% of the time with $V_{\rm CC}$ applied 60% of the time, the capacity consumption life is 10/(1-0.6), or 25 years. # **Estimated System Life** Since either storage life or capacity consumption can end the battery's life, the system life is marked by which ever occurs first. In the above example, this would be 25 years. #### Reference for System Life Each M48T08,18 is marked with a nine digit manufacturing date code in the form of H99XXYYZZ. For example, H995B9431 is: H = fabricated in Carrollton, TX 9 = assembled in Muar, Malaysia, 9 = tested in Muar, Malaysia, 5B = lot designator, 9431 = assembled in the year 1994, work week 31. #### **CLOCK OPERATIONS** # Reading the Clock Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading data in transition. Because the BiPORT TIME-KEEPER cells in the RAM array are only data registers, and not the actual clock counters, updating the registers can be halted without disturbing the clock itself. Updating is halted when a '1' is written to the READ bit, the seventh bit in the control register. As long as a '1' remains in that position, updating is halted. After a halt is issued, the registers reflect the count; that is, the day, date, and the time that were current at the moment the halt command was issued. All of the TIMEKEEPER registers are updated simultaneously. A halt will not interrupt an update in progress. Updating is within a second after the bit is reset to a '0'. #### **Setting the Clock** The eighth bit of the control register is the WRITE bit. Setting the WRITE bit to a '1', like the READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date, and time data in 24 hour BCD format (see Table 10). Resetting the WRITE bit to a '0' then transfers the values of all time registers (1FF9h-1FFFh) to the actual TIMEKEEPER counters and allows normal operation to resume. The FT bit and the bits marked as '0' in Table 10 must be written to '0' to allow for normal TIMEKEEPER and RAM operation. #### **Stopping and Starting the Oscillator** The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is the MSB of the seconds register. Setting it to a '1' stops the oscillator. The M48T08,18 is shipped from SGS-THOMSON with the STOP bit set to a '1'. When reset to a '0', the M48T08,18 oscillator starts within 1 second. # **Calibrating the Clock** The M48T08,18 is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. A typical M48T08,18 is accurate within ±1 minute per month at 25°C without calibration. The devices are tested not to exceed 35 PPM (parts per million) oscillator frequency error at 25°C, which equates to about ± 1.53 minutes per month. Of course the oscillation rate of any crystal changes with temperature. Figure 11 shows the frequency error that can be expected at various temperatures. Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The M48T08,18 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 10. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down. The Calibration byte occupies the five lower order bits in the Control register. This byte can be set to represent any value between 0 and 31 in binary #### **CLOCK OPERATIONS (cont'd)** form. The sixth bit is a sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is +4.068 or -2.034 PPM of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768 Hz, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or -2.75 minutes per month. Two methods are available for ascertaining how much calibration a given M48T08,18 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final prod- uct is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accesses the Calibration byte. The utility could even be menu driven and made foolproof. The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Day Register, is set to a '1', and the oscillator is running at 32,768 Hz, the LSB (DQ0) of the Seconds Register will toggle at 512 Hz. Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024 Hz would indicate a +20 PPM oscillator frequency error, requiring a -10(001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency. The device must be selected and addresses must stable at Address 1FF9h when reading the 512 Hz on DQ0. The FT bit must be set using the same method used to set the clock, using the Write bit. The LSB of the Seconds Register is monitored by holding the M48T08,18 in an extended read of the Seconds Register, without having the Read bit set. The FT bit MUST be reset to '0' for normal clock operations to resume. Table 10. Register Map | Address | | Data | | | | | | | Function/Ran ge | | |---------|----|------|-----------|-------|-------------|---------|-----|---------|-----------------|-------| | Addicoo | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | BCD Forn | nat | | 1FFFh | | 10 Y | ′ears | | | Υe | ear | | Year | 00-99 | | 1FFEh | 0 | 0 | 0 | 10 M. | | Мо | nth | | Month | 01-12 | | 1FFDh | 0 | 0 | 10 [ | Date | | Da | ate | | Date | 01-31 | | 1FFCh | 0 | FT | 0 | 0 | 0 | | Day | | Day | 01-07 | | 1FFBh | 0 | 0 | 10 H | lours | | Но | urs | | Hour | 00-23 | | 1FFAh | 0 | | 10 Minute | s | | Minutes | | | Minutes | 00-59 | | 1FF9h | ST | 1 | 0 Second | ds | Seconds | | | Seconds | 00-59 | | | 1FF8h | W | R | S | | Calibration | | | | Control | | Keys: S = SIGN Bit FT = FREQUENCY TEST Bit (Set to '0' for normal clock operation) R = READ Bit W = WRITE Bit ST = STOP Bit 0 = Must be set to '0' Figure 10. Clock Calibration Figure 11. Crystal Frequency Error # **ORDERING INFORMATION SCHEME** Note: 08\* CAPHAT package only. The SO and battery packages are shipped separately in plastic anti-static tubes. The SO package is also available to ship in Tape & Reel form. For the M48T18 28 lead SO, the battery package (i.e. SNAPHAT) part number is "M4T28-BR12SH1". For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. PCDIP28 - 28 pin Plastic DIP, battery CAPHAT | Symb | | mm | | | inches | | |----------|-----|-------|-------|-----|--------|-------| | - Oyillo | Тур | Min | Max | Тур | Min | Max | | А | | 8.89 | 9.65 | | 0.350 | 0.380 | | A1 | | 0.38 | 0.76 | | 0.015 | 0.030 | | A2 | | 8.38 | 8.89 | | 0.330 | 0.350 | | В | | 0.38 | 0.53 | | 0.015 | 0.021 | | B1 | | 1.14 | 1.78 | | 0.045 | 0.070 | | С | | 0.20 | 0.31 | | 0.008 | 0.012 | | D | | 39.37 | 39.88 | | 1.550 | 1.570 | | Е | | 17.83 | 18.34 | | 0.702 | 0.722 | | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | e3 | | 29.72 | 36.32 | | 1.170 | 1.430 | | eA | | 15.24 | 16.00 | | 0.600 | 0.630 | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | N | | 28 | | | 28 | | PCDIP28 Drawing is not to scale SOH28 - 28 lead Plastic Small Outline, battery SNAPHAT | Symb | | mm | | | inches | | |------|------|-------|-------|-------|--------|-------| | Symb | Тур | Min | Max | Тур | Min | Max | | А | | | 3.05 | | | 0.120 | | A1 | | 0.05 | 0.36 | | 0.002 | 0.014 | | A2 | | 2.34 | 2.69 | | 0.092 | 0.106 | | В | | 0.36 | 0.51 | | 0.014 | 0.020 | | С | | 0.15 | 0.32 | | 0.006 | 0.012 | | D | | 17.71 | 18.49 | | 0.697 | 0.728 | | E | | 8.23 | 8.89 | | 0.324 | 0.350 | | е | 1.27 | _ | _ | 0.050 | _ | _ | | eB | | 3.20 | 3.61 | | 0.126 | 0.142 | | Н | | 11.51 | 12.70 | | 0.453 | 0.500 | | L | | 0.41 | 1.27 | | 0.016 | 0.050 | | α | | 0° | 8° | | 0° | 8° | | N | | 28 | - | | 28 | • | | СР | | | 0.10 | | | 0.004 | SOH28 Drawing is not to scale SGS-THOMSON MICROELECTRONICS SH28 - SNAPHAT Housing for 28 lead Plastic Small Outline | Symb | mm | | | inches | | | | |--------|-----|-------|-------|--------|-------|-------|--| | Syllib | Тур | Min | Мах | Тур | Min | Max | | | Α | | | 9.78 | | | 0.385 | | | A1 | | 6.73 | 7.24 | | 0.265 | 0.285 | | | A2 | | 6.48 | 6.99 | | 0.255 | 0.275 | | | А3 | | | 0.38 | | | 0.015 | | | В | | 0.46 | 0.56 | | 0.018 | 0.022 | | | D | | 21.21 | 21.84 | | 0.835 | 0.860 | | | Е | | 14.22 | 14.99 | | 0.560 | 0.590 | | | eA | | 15.55 | 15.95 | | 0.612 | 0.628 | | | eB | | 3.20 | 3.61 | | 0.126 | 0.142 | | | L | | 2.03 | 2.29 | | 0.080 | 0.090 | | SH28 Drawing is not to scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1994 SGS-THOMSON Microelectronics - All Rights Reserved ™ TIMEKEEPER, SNAPHAT, CAPHAT, BYTEWIDE and BiPORT are trademarks of SGS-THOMSON Microelectronics SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. # CMOS 8K x 8 ZEROPOWER SRAM - INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY - UNLIMITED WRITE CYCLES - READ CYCLE TIME EQUALS WRITE CYCLE TIME - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - CHOICE of TWO WRITE PROTECT VOLTAGES: - $M48Z08: 4.5V \le V_{PFD} \le 4.75V$ - $M48Z18: 4.2V \le V_{PFD} \le 4.5V$ - SELF CONTAINED BATTERY in the CAPHAT DIP PACKAGE - SMALL OUTLINE PACKAGE PROVIDES DIRECT CONNECTION for a SNAPHAT HOUSING CONTAINING the BATTERY - SNAPHAT HOUSING (BATTERY) REPLACEABLE - 11 YEARS of DATA RETENTION in the ABSENCE of POWER - PIN and FUNCTION COMPATIBLE with the MK48Z08, 18 and JEDEC STANDARD 8K x 8 SRAMs ## **DESCRIPTION** The M48Z08,18 ZEOPOWER<sup>®</sup> RAM is an 8K x 8 non-volatile static RAM which is pin and functional compatible with the MK48Z08,18. The monolithic chip is available in two special packages to provide a highly integrated battery backed-up memory solution. Table 1. Signal Names | A0-A12 | Address Inputs | |-----------------|-----------------------| | DQ0-DQ7 | Data Inputs / Outputs | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 1. Logic Diagram November 1994 1/15 Figure 2A. DIP Pin Connections Figure 2B. SO Pin Connections Warning: NC = Not Connected Warning: NC = Not Connected **Table 2. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------|----------------------|------| | T <sub>A</sub> | Ambient Operating Temperature grade 1 grade 6 | 0 to 70<br>-40 to 85 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off) | -40 to 85 | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.3 to 7 | V | | Vcc | Supply Voltage | -0.3 to 7 | V | | lo | Output Current | 20 | mA | | $P_{D}$ | Power Dissipation | 1 | W | **Note:** Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability. CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode. **Table 3. Operating Modes** | Mode | V <sub>CC</sub> | Ē | G | w | DQ0-DQ7 | Power | |----------|-------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | | V <sub>IH</sub> | Х | Х | High Z | Standby | | Write | 4.75V to 5.5V<br>or | V <sub>IL</sub> | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | Read | 4.5V to 5.5V | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | Read | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> | Х | Х | Х | High Z | Battery Back-up Mode | Note: $X = V_{IH}$ or $V_{IL}$ Figure 3. Block Diagram # **DESCRIPTION** (cont'd) The M48Z08,18 is a non-volatile pin and function equivalent to any JEDEC standard 8K x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed. The 28 pin 600mil DIP CAPHAT™ houses the M48Z08,18 silicon with a long life lithium button cell in a single package. The 28 pin 330mil SO provides sockets with gold plated contacts at both ends for direct connection to a separate SNAPHAT™ housing containing the battery. The unique design allows the SNAPHAT battery package to be mounted on top of the SO package after the completion of the surface mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is keyed to prevent reverse insertion. The SO and battery packages are shipped separately in plastic anti-static tubes. The SO package is also available to ship in Tape & Reel form. # **AC MEASUREMENT CONDITIONS** $\begin{array}{ll} \mbox{Input Rise and Fall Times} & \leq 5 \mbox{ns} \\ \mbox{Input Pulse Voltages} & 0 \mbox{ to } 3V \\ \mbox{Input and Output Timing Ref. Voltages} & 1.5V \\ \end{array}$ Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit Table 4. Capacitance (1) $(T_A = 25 \, ^{\circ}C)$ | Symbol | Parameter | Test Condition | | Max | Unit | |---------------------|----------------------------|-----------------------|--|-----|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | | 10 | pF | | C <sub>IO</sub> (2) | Input / Output Capacitance | V <sub>OUT</sub> = 0V | | 10 | pF | Notes: 1. Effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ with $\Delta V = 3V$ and power supply at 5V. 2. Outputs deselected **Table 5. DC Characteristics** ( $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ V to 5.5V or 4.5V to 5.5V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|-------------------------------|-----------------------------------------|------|-----------------------|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | ILO | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | ±5 | μΑ | | Icc | Supply Current | Outputs open | | 80 | mA | | I <sub>CC1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 3 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$ | | 3 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | ٧ | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1mA | 2.4 | | V | Table 6. Power Down/Up Trip Points DC Characteristics (1) $(T_A = 0 \text{ to } 70^{\circ}\text{C})$ | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|--------------------------------------|-----|-----|------|-------| | $V_{PFD}$ | Power-fail Deselect Voltage (M48Z08) | 4.5 | 4.6 | 4.75 | V | | V <sub>PFD</sub> | Power-fail Deselect Voltage (M48Z18) | 4.2 | 4.3 | 4.5 | V | | Vso | Battery Back-up Switchover Voltage | | 3.0 | | V | | t <sub>DR</sub> | Expected Data Retention Time | 11 | | | YEARS | Note: 1. All voltages referenced to Vss. # **DESCRIPTION** (cont'd) For the 28 lead SO, the battery package (i.e. SNAPHAT) part number is "M4Z28-BR00SH1". The M48Z08,18 also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5V supply for an out of tolerance condition. When $V_{CC}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $V_{CC}$ . As $V_{CC}$ falls below approximately 3V, the control circuitry connects the battery which maintains data until valid power returns. Table 7. Power Down/Up Mode AC Characteristics ( $T_A = 0 \text{ to } 70^{\circ}\text{C}$ ) | Symbol | Parameter | Max | Unit | | |--------------------------------|----------------------------------------------------------------------------|-----|------|----| | t <sub>PD</sub> | Ē or W at V <sub>IH</sub> before Power Down | 0 | | μs | | t <sub>F</sub> <sup>(1)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μs | | t <sub>FB</sub> <sup>(2)</sup> | V <sub>PFD</sub> (min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 0 | | μς | | t <sub>RB</sub> | V <sub>SO</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time | 1 | | μs | | t <sub>REC</sub> | E or W at V <sub>IH</sub> after Power Up | 1 | | ms | Notes: 1. V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 200 μs after V<sub>CC</sub> passes V<sub>PFD</sub> (min). 2. V<sub>PFD</sub> (min) to V<sub>SO</sub> fall time of less than t<sub>FB</sub> may cause corruption of RAM data. Figure 5. Power Down/Up Mode AC Waveforms Note: Inputs may or may not be recognized at this time. Caution should be taken to keep $\overline{E}$ high as $V_{CC}$ rises past $V_{PFD}$ (min). Some systems may performs inadvertent write cycles after $V_{CC}$ rises above $V_{PFD}$ (min) but before normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running. Table 8. Read Mode AC Characteristics ( $T_A = 0$ to $70^{\circ}C$ ; $V_{CC} = 4.75V$ to 5.5V or 4.5V to 5.5V) | | | M48Z | | | |-----------------------|-----------------------------------------|------|-----|------| | Symbol | Parameter | -100 | | Unit | | | | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | 100 | | ns | | t <sub>AVQV</sub> (1) | Address Valid to Output Valid | | 100 | ns | | t <sub>ELQV</sub> (1) | Chip Enable Low to Output Valid | | 100 | ns | | t <sub>GLQV</sub> (1) | Output Enable Low to Output Valid | | 50 | ns | | t <sub>ELQX</sub> (2) | Chip Enable Low to Output Transition | 10 | | ns | | t <sub>GLQX</sub> (2) | Output Enable Low to Output Transition | 5 | | ns | | t <sub>EHQZ</sub> (2) | Chip Enable High to Output Hi-Z | | 50 | ns | | tghqz <sup>(2)</sup> | Output Enable High to Output Hi-Z | | 40 | ns | | t <sub>AXQX</sub> (1) | Address Transition to Output Transition | 5 | | ns | Notes: 1. C<sub>L</sub> = 100pF (see Figure 4). 2. C<sub>L</sub> = 30pF (see Figure 4). Figure 6. Read Mode AC Waveforms Table 9. Write Mode AC Characteristics ( $T_A = 0 \text{ to } 70^{\circ}\text{C}$ ; $V_{CC} = 4.75\text{V to } 5.5\text{V or } 4.5\text{V to } 5.5\text{V}$ ) | | | M48Z | 08 / 18 | | | |--------------------------|-----------------------------------------|------|---------|----|--| | Symbol | Parameter | -1 | -100 | | | | | | Min | Max | | | | t <sub>AVAV</sub> | Write Cycle Time | 100 | | ns | | | t <sub>AVWL</sub> | Address Valid to Write Enable Low | 0 | | ns | | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | ns | | | t <sub>WLWH</sub> | Write Enable Pulse Width | 80 | | ns | | | teleh | Chip Enable Low to Chip Enable High | 80 | | ns | | | t <sub>WHAX</sub> | Write Enable High to Address Transition | 10 | | ns | | | t <sub>EHAX</sub> | Chip Enable High to Address Transition | 10 | | ns | | | to∨wн | Input Valid to Write Enable High | 50 | | ns | | | t <sub>DVEH</sub> | Input Valid to Chip Enable High | 30 | | ns | | | t <sub>WHDX</sub> | Write Enable High to Input Transition | 5 | | ns | | | t <sub>E1HDX</sub> | Chip Enable High to Input Transition | 5 | | ns | | | t <sub>WLQZ</sub> (1, 2) | Write Enable Low to Output Hi-Z | | 50 | ns | | | t <sub>AVWH</sub> | Address Valid to Write Enable High | 80 | | ns | | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 80 | | ns | | | t <sub>WHQX</sub> (1, 2) | Write Enable High to Output Transition | 10 | | ns | | Notes: 1. C\_= 30pF (see Figure 4). 2. If E goes low simultaneously with W going low, the outputs remain in the high impedance state. # **READ MODE** The M48Z08,18 is in the Read Mode whenever $\overline{W}$ (Write Enable) is high and $\overline{E}$ (Chip Enable) is low. The device architecture allows ripple- through access of data from eight of 65,536 locations in the static storage array. Thus, the unique address specified by the 13 Address Inputs defines which one of the 8,192 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within $t_{AVQV}$ (Address Access Time) after the last address input signal is stable, providing that the $\overline{E}$ and $\overline{G}$ access times are also satisfied. If the $\overline{E}$ and $\overline{G}$ access times are not met, valid data will be available after the latter of the Chip Enable Access Time ( $t_{ELQV}$ ) or Output Enable Access Time ( $t_{GLQV}$ ). The state of the eight three-state Data I/O signals is controlled by $\overline{E}$ and $\overline{G}$ . If the outputs are activated before $t_{AVQV}$ , the data lines will be driven to an indeterminate state until $t_{AVQV}$ . If the Address Inputs are changed while $\overline{E}$ and $\overline{G}$ remain active, output data will remain valid for $t_{\text{AXQX}}$ (Output Data Hold Time) but will go indeterminate until the next Address Access. #### **WRITE MODE** The M48Z08,18 is in the Write Mode whenever $\overline{W}$ and $\overline{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\overline{W}$ or $\overline{E}$ . A write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}$ . The addresses must be held valid throughout the cycle. $\overline{E}$ or $\overline{W}$ must return high of $t_{EHAX}$ from Chip Enable or $t_{WHAX}$ from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid $t_{DVWH}$ prior to the end of write and remain valid for $t_{WHDX}$ afterward. $\overline{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E}$ and $\overline{G}$ , a low on $\overline{W}$ will disable the outputs $t_{WLQZ}$ after $\overline{W}$ falls. Figure 7. Write Enable Controlled, Write AC Waveforms Figure 8. Chip Enable Controlled, Write AC Waveforms #### **DATA RETENTION MODE** With valid V<sub>CC</sub> applied, the M48Z08,18 operates as a conventional BYTEWIDE™ static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{CC}$ falls within the $V_{PFD}(max)$ , $V_{PFD}(min)$ window. All outputs become high impedance, and all inputs are treated as "don't care." Note: A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below V<sub>PFD</sub>(min), the user can be assured the memory will be in a write protected state, provided the V<sub>CC</sub> fall time is not less than t<sub>F</sub>. The M48Z08,18 may respond to transient noise spikes on V<sub>CC</sub> that reach into the deselect window during the time the device is sampling V<sub>CC</sub>. Therefore, decoupling of the power supply lines is recommended. When V<sub>CC</sub> drops below V<sub>SO</sub>, the control circuit switches power to the internal battery which preserves data and powers the clock. The internal button cell will maintain data in the M48Z08.18 for an accumulated period of at least 10 years when V<sub>CC</sub> is less than V<sub>SO</sub>. As system power returns and V<sub>CC</sub> rises above V<sub>SO</sub>, the battery is disconnected, and the power supply is switched to external V<sub>CC</sub>. Write protection continues until V<sub>CC</sub> reaches $V_{PFD}(min)$ . $\overline{E}$ should be kept high as $V_{CC}$ rises past V<sub>PFD</sub>(min) to prevent inadvertent write cycles prior to processor stabilization. Normal RAM operation can resume tREC after VCC exceeds VPFD(max). #### SYSTEM BATTERY LIFE The useful life of the battery in the M48Z08,18 is expected to ultimately come to an end for one of two reasons: either because it has been discharged while providing current to the RAM in the battery back-up mode, or because the effects of aging render the cell useless before it can actually be completely discharged. The two effects are virtually unrelated allowing discharge, or Capacity Consumption, and the effects of aging, or Storage Life, to be treated as two independent but simultaneous mechanisms. The earlier occurring failure mechanism defines the battery system life of the M48Z08,18. Figure 9. Predicted Battery Storage Life versus Temperature #### **Cell Storage Life** Storage life is primarily a function of temperature. Figure 9 illustrates the approximate storage life of the M48Z08,18 battery over temperature. The results in Figure 9 are derived from temperature accelerated life test studies performed at SGS-THOMSON. For the purpose of the testing, a cell failure is defined as the inability of a cell stabilized at 25°C to produce a 2.4V closed circuit voltage across a 250 k $\Omega$ load resistor. The two lines, $t_{1\%}$ and t50%, represent different failure rate distributions for the cell's storage life. At 70°C, for example, the t<sub>1%</sub> line indicates that an M48Z08,18 has a 1% chance of having a battery failure 28 years into its life while the t<sub>50%</sub> shows the part has a 50% chance of failure at the 50 year mark. The t<sub>1%</sub> line represents the practical onset of wear out and can be considered the worst case Storage Life for the cell. The t<sub>50%</sub> can be considered the normal or average # **Calculating Storage Life** The following formula can be used to predict storage life: [(TA1/TT)/SL1]+[(TA2/TT)/SL2]+...+[(TAN/TT)/SLN]} where - TA1, TA2, TAN = time at ambient temperature 1, 2, etc. - TT = total time = TA1+TA2+...+TAN - SL1, SL2, SLN = storage life at temperature 1, 2, etc. For example an M48Z08,18 is exposed to temperatures of 55°C or less for 8322 hrs/yr, and temperatures greater than 60°C but less than 70°C for the remaining 438 hrs/yr. Reading predicted t<sub>1%</sub> values from Figure 9, - SL1 $\cong$ 200 yrs, SL2 = 28 yrs - -TT = 8760 hrs/yr - TA1 = 8322 hrs/yr, TA2 = 438 hrs/yr Predicted storage life $\geq$ 1 {[(8322/8760)/200]+[(431/8760)/28]} or 154 years. As can been seen from these calculations and the results, the expected lifetime of the M48Z08, 18 should exced most system requirements. ## **Estimated System Life** Since either storage life or capacity consumption can end the battery's life, the system life is marked by which ever occurs first. # Reference for System Life Each M48Z08,18 is marked with a nine digit manufacturing date code in the form of H99XXYYZZ. For example, H995B9431 is: H = fabricated in Carrollton, TX 9 = assembled in Muar, Malaysia, 9 = tested in Muar, Malaysia, 5B = lot designator, 9431 = assembled in the year 1994, work week 31. # **ORDERING INFORMATION SCHEME** Notes: 08\* CAPHAT package only. 6\*\* Temperature range available for M48Z18 product only. The SO and battery packages are shipped separately in plastic anti-static tubes. The SO package is also available to ship in Tape & Reel form. For the M48T18 28 lead SO, the battery package (i.e. SNAPHAT) part number is "M4Z28-BR00SH1". For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. PCDIP28 - 28 pin Plastic DIP, battery CAPHAT | Symb | | mm | | inches | | | | |----------|-----|-------|-------|---------|-------|-------|--| | - Oyillo | Тур | Min | Max | Typ Min | | Max | | | А | | 8.89 | 9.65 | | 0.350 | 0.380 | | | A1 | | 0.38 | 0.76 | | 0.015 | 0.030 | | | A2 | | 8.38 | 8.89 | | 0.330 | 0.350 | | | В | | 0.38 | 0.53 | | 0.015 | 0.021 | | | B1 | | 1.14 | 1.78 | | 0.045 | 0.070 | | | С | | 0.20 | 0.31 | | 0.008 | 0.012 | | | D | | 39.37 | 39.88 | | 1.550 | 1.570 | | | Е | | 17.83 | 18.34 | | 0.702 | 0.722 | | | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | | e3 | | 29.72 | 36.32 | | 1.170 | 1.430 | | | eA | | 15.24 | 16.00 | | 0.600 | 0.630 | | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | | N | | 28 | | | 28 | | | PCDIP28 Drawing is not to scale SGS-THOMSON MICROELECTRONICS SOH28 - 28 lead Plastic Small Outline, battery SNAPHAT | Symb | | mm | | inches | | | | |------|------|-------|-------|--------|---------|-------|--| | Oymb | Тур | Min | Max | Тур | Typ Min | | | | А | | | 3.05 | | | 0.120 | | | A1 | | 0.05 | 0.36 | | 0.002 | 0.014 | | | A2 | | 2.34 | 2.69 | | 0.092 | 0.106 | | | В | | 0.36 | 0.51 | | 0.014 | 0.020 | | | С | | 0.15 | 0.32 | | 0.006 | 0.012 | | | D | | 17.71 | 18.49 | | 0.697 | 0.728 | | | Е | | 8.23 | 8.89 | | 0.324 | 0.350 | | | е | 1.27 | _ | _ | 0.050 | _ | _ | | | еВ | | 3.20 | 3.61 | | 0.126 | 0.142 | | | Н | | 11.51 | 12.70 | | 0.453 | 0.500 | | | L | | 0.41 | 1.27 | | 0.016 | 0.050 | | | α | | 0° | 8° | | 0° | 8° | | | N | | 28 | | 28 | | | | | СР | | | 0.10 | | | 0.004 | | SOH28 Drawing not to scale SH28 - SNAPHAT Housing for 28 lead Plastic Small Outline | Symb | mm | | | inches | | | |------|-----|-------|-------|--------|-------|-------| | | Тур | Min | Мах | Тур | Min | Max | | Α | | | 9.78 | | | 0.385 | | A1 | | 6.73 | 7.24 | | 0.265 | 0.285 | | A2 | | 6.48 | 6.99 | | 0.255 | 0.275 | | А3 | | | 0.38 | | | 0.015 | | В | | 0.46 | 0.56 | | 0.018 | 0.022 | | D | | 21.21 | 21.84 | | 0.835 | 0.860 | | Е | | 14.22 | 14.99 | | 0.560 | 0.590 | | eA | | 15.55 | 15.95 | | 0.612 | 0.628 | | eB | | 3.20 | 3.61 | | 0.126 | 0.142 | | L | | 2.03 | 2.29 | | 0.080 | 0.090 | SH28 Drawing not to scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1994 SGS-THOMSON Microelectronics - All Rights Reserved ® ZEROPOWER is a registered trademark of SGS-THOMSON Microelectronics \*\*M SNAPHAT, CAPHAT and BYTEWIDE are trademarks of SGS-THOMSON Microelectronics SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. # CMOS 2K x 8 TIMEKEEPER SRAM - INTEGRATED ULTRA LOW POWER SRAM, REAL TIME CLOCK and POWER-FAIL CONTROL CIRCUIT - BYTEWIDE RAM-LIKE CLOCK ACCESS - BCD CODED YEAR, MONTH, DAY, DATE, HOURS, MINUTES and SECONDS - CLOCK ACCURACY of ± 1 MINUTE a MONTH. @ 25°C - SOFTWARE CONTROLLED CLOCK CALIBRATION for HIGH ACCURACY APPLICATIONS - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - CHOICE of TWO WRITE PROTECT VOLTAGES: - M48T02: 4.5V ≤ V<sub>PFD</sub> ≤ 4.75V - M48T12: $4.2V \le V_{PFD} \le 4.5V$ - SELF CONTAINED BATTERY and CRYSTAL in the CAPHAT DIP PACKAGE - 10 YEARS of DATA RETENTION and CLOCK OPERATION in the ABSENCE of POWER - PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 2K x 8 SRAMs ## **DESCRIPTION** The M48T02,12 TIMEKEEPER™ RAM is a 2K x 8 non-volatile static RAM and real time clock which is pin and functional compatible with the MK48T02,12. Table 1. Signal Names | A0-A10 | Address Inputs | | |--------------------------------|-----------------------|--| | DQ0-DQ7 | Data Inputs / Outputs | | | E Chip Enable | | | | G Output Enable | | | | W | Write Enable | | | V <sub>CC</sub> Supply Voltage | | | | V <sub>SS</sub> Ground | | | Figure 1. Logic Diagram December 1994 1/14 **Table 2. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------|-----------|------| | TA | Ambient Operating Temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | -40 to 85 | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.3 to 7 | V | | V <sub>CC</sub> | Supply Voltage | –0.3 to 7 | V | | lo | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 1 | W | **Note:** Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability. CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode. **Table 3. Operating Modes** | Mode | V <sub>CC</sub> | Ē | G | w | DQ0-DQ7 | Power | |----------|-------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | 4.75V to 5.5V<br>or<br>4.5V to 5.5V | V <sub>IH</sub> | Х | Х | High Z | Standby | | Write | | $V_{IL}$ | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | Read | | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | Read | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> | Х | Х | Х | High Z | Battery Back-up Mode | Note: $X = V_{IH}$ or $V_{IL}$ Figure 2. DIP Pin Connections #### **DESCRIPTION** (cont'd) A special 24 pin 600mil DIP CAPHAT™ package houses the M48T02,12 silicon with a quartz crystal and a long life lithium button cell to form a highly integrated battery backed-up memory and real time clock solution. The M48T02,12 button cell has sufficient capacity and storage life to maintain data and clock functionality for an accumulated time period of at least 10 years in the absence of power over the operating temperature range. The M48T02,12 is a non-volatile pin and function equivalent to any JEDEC standard 2K x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed. As Figure 3 shows, the static memory array and the quartz controlled clock oscillator of the M48T02,12 are integrated on one silicon chip. The two circuits are interconnected at the upper eight memory locations to provide user accessible BYTEWIDE™ Figure 3. Block Diagram clock information in the bytes with addresses 7F8h-7FFh. The clock locations contain the year, month, date, day, hour, minute, and second in 24 hour BCD format. Corrections for 28, 29 (leap year), 30, and 31 day months are made automatically. Byte 7F8h is the clock control register. This byte controls user access to the clock information and also stores the clock calibration setting. The eight clock bytes are not the actual clock counters themselves; they are memory locations consisting of BiPORT™ read/write memory cells. The M48T02,12 includes a clock control circuit which updates the clock bytes with current information once per second. The information can be accessed by the user in the same manner as any other location in the static memory array. The M48T02,12 also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5V supply for an out of tolerance condition. When $V_{CC}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $V_{CC}$ . As $V_{CC}$ falls below approximately 3V, the control circuitry connects the battery which maintains data and clock operation until valid power returns. ## **AC MEASUREMENT CONDITIONS** $\begin{array}{ll} \mbox{Input Rise and Fall Times} & \leq 5 \mbox{ns} \\ \mbox{Input Pulse Voltages} & 0.6 \mbox{V to } 2.4 \mbox{V} \\ \mbox{Input and Output Timing Ref. Voltages} & 0.8 \mbox{V to } 2.2 \mbox{V} \\ \end{array}$ Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit Table 4. Capacitance (1) $(T_A = 25 \, {}^{\circ}\text{C}, f = 1 \, \text{MHz})$ | Symbol | Parameter | meter Test Condition | | Max | Unit | |---------------------|----------------------------|-----------------------|--|-----|------| | Cin | Input Capacitance | $V_{IN} = 0V$ | | 10 | pF | | C <sub>IO</sub> (2) | Input / Output Capacitance | V <sub>OUT</sub> = 0V | | 10 | pF | Notes: 1. Effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ with $\Delta V = 3V$ and power supply at 5V. 2. Outputs deselected **Table 5. DC Characteristics** ( $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ V to 5.5V or 4.5V to 5.5V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------|--------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±5 | μΑ | | lcc | Supply Current | Outputs open | | 80 | mA | | I <sub>CC1</sub> (2) | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 3 | mA | | I <sub>CC2</sub> (2) | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$ | | 3 | mA | | V <sub>IL</sub> <sup>(3)</sup> | Input Low Voltage | | -0.3 | 0.8 | V | | $V_{IH}$ | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | $V_{OL}$ | Output Low Voltage | l <sub>OL</sub> = 2.1mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -1mA | 2.4 | | V | Notes: 1. Outputs Deselected. 2. Measured with Control Bits set as follows: R = '1'; W, ST, KS, FT = '0'. 3. Negative spikes of -1V allowed for up to 10ns once per Cycle. Table 6. Power Down/Up Trip Points DC Characteristics (1) $(T_A = 0 \text{ to } 70^{\circ}\text{C})$ | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------------|----------------------------------------------------|-----|-----|------|-------| | $V_{PFD}$ | Power-fail Deselect Voltage (M48T02) | 4.5 | 4.6 | 4.75 | V | | V <sub>PFD</sub> | Power-fail Deselect Voltage (M48T12) | 4.2 | 4.3 | 4.5 | V | | V <sub>SO</sub> | V <sub>SO</sub> Battery Back-up Switchover Voltage | | 3.0 | | V | | t <sub>DR</sub> <sup>(2)</sup> | Expected Data Retention Time | 10 | | | YEARS | Notes: 1. All voltages referenced to V<sub>SS</sub>. 2. @ 25°C Table 7. Power Down/Up Mode AC Characteristics ( $T_A = 0 \text{ to } 70^{\circ}\text{C}$ ) | Symbol | Parameter | Min | Max | Unit | |-------------------------------|----------------------------------------------------------------------------|-----|-----|------| | t <sub>PD</sub> | Ē or ₩ at V <sub>IH</sub> before Power Down | 0 | | μs | | t <sub>F</sub> <sup>(1)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μs | | t <sub>FB</sub> (2) | V <sub>PFD</sub> (min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 0 | | μs | | t <sub>RB</sub> | V <sub>SO</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time | 1 | | μs | | t <sub>REC</sub> | E or W at V <sub>IH</sub> after Power Up | 2 | | ms | Notes: 1. V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 50 µs after V<sub>CC</sub> passes V<sub>PFD</sub> (min). 2. V<sub>PFD</sub> (min) to V<sub>SO</sub> fall time of less than t<sub>FB</sub> may cause corruption of RAM data. Figure 5. Power Down/Up Mode AC Waveforms Note: Inputs may or may not be recognized at this time. Caution should be taken to keep Ehigh as Vcc rises past VPFD(min). Some systems may performs inadvertent write cycles after V<sub>CC</sub> rises above V<sub>PFO</sub>(min) but before normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running. Table 8. Read Mode AC Characteristics ( $T_A = 0$ to $70^{\circ}C$ ; $V_{CC} = 4.75V$ to 5.5V or 4.5V to 5.5V) | | | M48T02 / 12 | | | | | | | |-------------------|-----------------------------------------|-------------|-----|-----|-----|------|-----|------| | Symbol | Parameter | -1 | 20 | -1 | 50 | -200 | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | 120 | | 150 | | 200 | | ns | | $t_{AVQV}$ | Address Valid to Output Valid | | 120 | | 150 | | 200 | ns | | $t_{ELQV}$ | Chip Enable Low to Output Valid | | 120 | | 150 | | 200 | ns | | t <sub>GLQV</sub> | Output Enable Low to Output Valid | | 75 | | 75 | | 80 | ns | | t <sub>ELQX</sub> | Chip Enable Low to Output Transition | 10 | | 10 | | 10 | | ns | | t <sub>GLQX</sub> | Output Enable Low to Output Transition | 5 | | 5 | | 5 | | ns | | $t_{\text{EHQZ}}$ | Chip Enable High to Output Hi-Z | | 30 | | 35 | | 40 | ns | | t <sub>GHQZ</sub> | Output Enable High to Output Hi-Z | | 30 | | 35 | | 40 | ns | | t <sub>AXQX</sub> | Address Transition to Output Transition | 5 | | 5 | | 5 | | ns | Figure 6. Read Mode AC Waveforms Table 9. Write Mode AC Characteristics ( $T_A = 0 \text{ to } 70^{\circ}\text{C}$ ; $V_{CC} = 4.75\text{V to } 5.5\text{V or } 4.5\text{V to } 5.5\text{V}$ ) | | | | | M48T | 02 / 12 | | | | |-------------------|-----------------------------------------|-----|-----|------|---------|------|-----|------| | Symbol | Parameter | -1 | 20 | -1 | 50 | -200 | | Unit | | | | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Write Cycle Time | 120 | | 150 | | 200 | | ns | | t <sub>AVWL</sub> | Address Valid to Write Enable Low | 0 | | 0 | | 0 | | ns | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | 0 | | 0 | | ns | | t <sub>WLWH</sub> | Write Enable Pulse Width | 75 | | 90 | | 120 | | ns | | teleh | Chip Enable Low to Chip Enable High | 75 | | 90 | | 120 | | ns | | twhax | Write Enable High to Address Transition | 10 | | 10 | | 10 | | ns | | t <sub>EHAX</sub> | Chip Enable High to Address Transition | 10 | | 10 | | 10 | | ns | | t <sub>DVWH</sub> | Input Valid to Write Enable High | 35 | | 40 | | 60 | | ns | | t <sub>DVEH</sub> | Input Valid to Chip Enable High | 35 | | 40 | | 60 | | ns | | t <sub>WHDX</sub> | Write Enable High to Input Transition | 5 | | 5 | | 5 | | ns | | t <sub>EHDX</sub> | Chip Enable High to Input Transition | 5 | | 5 | | 5 | | ns | | t <sub>WLQZ</sub> | Write Enable Low to Output Hi-Z | | 40 | | 50 | | 60 | ns | | t <sub>AVWH</sub> | Address Valid to Write Enable High | 90 | | 120 | | 140 | | ns | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 90 | | 120 | | 140 | | ns | | t <sub>WHQX</sub> | Write Enable High to Output Transition | 10 | | 10 | | 10 | | ns | ## **READ MODE** The M48T02,12 is in the Read Mode whenever $\overline{W}$ (Write Enable) is high and $\overline{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs defines which one of the 2,048 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tayou (Address Access Time) after the last address input signal is stable, providing that the $\overline{E}$ and $\overline{G}$ access times are also satisfied. If the $\overline{E}$ and $\overline{G}$ access times are not met, valid data will be available after the latter of the Chip Enable Access Time (telov) or Output Enable Access Time (telov). The state of the eight three-state Data I/O signals is controlled by $\overline{E}$ and $\overline{G}$ . If the outputs are activated before $t_{AVQV}$ , the data lines will be driven to an indeterminate state until $t_{AVQV}$ . If the Address Inputs are changed while $\overline{E}$ and $\overline{G}$ remain active, output data will remain valid for taxox (Output Data Hold Time) but will go indeterminate until the next Address Access. ## **WRITE MODE** The M48T02,12 is in the Write Mode whenever $\overline{W}$ and $\overline{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\overline{W}$ or $\overline{E}$ . A write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}$ . The addresses must be held valid throughout the cycle. $\overline{E}$ or $\overline{W}$ must return high for minimum of tehax from Chip Enable or twhax from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid town prior to the end of write and remain valid for twhox afterward. $\overline{G}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{E}$ and $\overline{G}$ , a low on $\overline{W}$ will disable the outputs twho $\overline{W}$ after $\overline{W}$ falls. Figure 7. Write Enable Controlled, Write AC Waveforms Figure 8. Chip Enable Controlled, Write AC Waveforms #### **DATA RETENTION MODE** With valid $V_{CC}$ applied, the M48T02,12 operates as a conventional BYTEWIDE static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{CC}$ falls within the $V_{PFD}(max)$ , $V_{PFD}(min)$ window. All outputs become high impedance, and all inputs are treated as "don't care." **Note:** A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $V_{PFD}(min)$ , the user can be assured the memory will be in a write protected state, provided the $V_{CC}$ fall time is not less than $t_F$ . The M48T02,12 may respond to transient noise spikes on $V_{CC}$ that reach into the deselect window during the time the device is sampling $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended. The power switching circuit connects external V<sub>CC</sub> to the RAM and disconnects the battery when V<sub>CC</sub> rises above V<sub>SO</sub>. As V<sub>CC</sub> rises, the battery voltage is checked. If the voltage is too low, an internal Battery Not OK (BOK) flag will be set. The BOK flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 9 illustrates how a BOK check routine could be structured. ## **CLOCK OPERATIONS** # Reading the Clock Updates to the TIMEKEEPER registers should be halted before clock data is read to prevent reading data in transition. Because the BiPORT TIME-KEEPER cells in the RAM array are only data registers, and not the actual clock counters, updating the registers can be halted without disturbing the clock itself. Updating is halted when a '1' is written to the READ bit, the seventh bit in the control register. As long as a '1' remains in that position, updating is halted. After a halt is issued, the registers reflect the count; that is, the day, date, and the time that were current at the moment the halt command was issued. All of the TIMEKEEPER registers are updated simultaneously. A halt will not interrupt an update in progress. Updating is within a second after the bit is reset to a '0'. Figure 9. Checking the BOK Flag Status ### Setting the Clock The eighth bit of the control register is the WRITE bit. Setting the WRITE bit to a '1', like the READ bit, halts updates to the TIMEKEEPER registers. The user can then load them with the correct day, date, and time data in 24 hour BCD format (see Table 10). Resetting the WRITE bit to a '0' then transfers the values of all time registers (7F9h-7FFh) to the actual TIMEKEEPER counters and allows normal operation to resume. The FT bit and the bits marked as '0' in Table 10 must be written to '0' to allow for normal TIMEKEEPER and RAM operation. # Stopping and Starting the Oscillator The oscillator may be stopped at any time. If the device is going to spend a significant amount of time on the shelf, the oscillator can be turned off to minimize current drain on the battery. The STOP bit is the MSB of the seconds register. Setting it to a '1' stops the oscillator. The M48T02,12 is shipped from SGS-THOMSON with the STOP bit set to a '1'. When reset to a '0', the M48T02,12 oscillator starts within 1 second. ## Calibrating the Clock The M48T02,12 is driven by a quartz controlled oscillator with a nominal frequency of $32,768\,Hz$ . A typical M48T02,12 is accurate within $\pm 1$ minute per month at 25°C without calibration. The devices are tested not to exceed 35 PPM (parts per million) oscillator frequency error at 25°C, which equates to about $\pm$ 1.53 minutes per month. Of course the oscillation rate of any crystal changes with temperature. Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The M48T02,12 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 10. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down. The Calibration byte occupies the five lower order bits in the Control register. This byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minute cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minute cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is +4.068 or -2.034 PPM of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768 Hz, each of the 31 increments in the Calibration byte would represent +10.7 or -5.35 seconds per month which corresponds to a total range of +5.5 or - 2.75 minutes per month. Table 10. Register Map | Address | | Data | | | | | Function/Ran ge | | | | |---------|----|------|-----------|-------|---------|------------|-----------------|---------|----------|-------| | Audicoo | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | BCD Form | nat | | 7FFh | | 10 Y | ′ears | | | Υe | ar | | Year | 00-99 | | 7FEh | 0 | 0 | 0 | 10 M. | Month | | | | Month | 01-12 | | 7FDh | 0 | 0 | 10 [ | Date | | Da | ate | | Date | 01-31 | | 7FCh | 0 | FT | 0 | 0 | 0 | | Day | | Day | 01-07 | | 7FBh | KS | 0 | 10 H | lours | | Но | urs | | Hour | 00-23 | | 7FAh | 0 | 1 | 10 Minute | s | | Min | utes | | Minutes | 00-59 | | 7F9h | ST | 1 | 0 Second | ds | Seconds | | | Seconds | 00-59 | | | 7F8h | W | R | S | | ( | Calibratio | n | | Control | | Keys: S = SIGN Bit FT = FREQUENCY TEST Bit (Set to '0' for normal clock operation) KS = KICK STARTBit R = READ Bit W = WRITE Bit ST = STOP Bit 0 = Must be set to '0' Figure 10. Clock Calibration Two methods are available for ascertaining how much calibration a given M48T02,12 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accesses the Calibration byte. The utility could even be menu driven and made foolproof. The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Day Register, is set to a '1', and the oscillator is running at 32,768 Hz, the LSB (DQ0) of the Seconds Reg- ister will toggle at 512 Hz. Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024 Hz would indicate a +20 PPM oscillator frequency error, requiring a -10(001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency. The device must be selected and addresses must stable at Address 7F9h when reading the 512 Hz on DQ0. The FT bit must be set using the same method used to set the clock, using the Write bit. The LSB of the Seconds Register is monitored by holding the M48T02,12 in an extended read of the Seconds Register, without having the Read bit set. The FT bit MUST be reset to '0' for normal clock operations to resume. # **ORDERING INFORMATION SCHEME** For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. PCDIP24 - 24 pin Plastic DIP, battery CAPHAT | Symb | | mm | | | inches | | |--------|-----|-------|-------|-----|--------|-------| | - Symb | Тур | Min | Max | Тур | Min | Max | | А | | 8.89 | 9.65 | | 0.350 | 0.380 | | A1 | | 0.38 | 0.76 | | 0.015 | 0.030 | | A2 | | 8.36 | 8.89 | | 0.329 | 0.350 | | В | | 0.38 | 0.53 | | 0.015 | 0.021 | | B1 | | 1.14 | 1.78 | | 0.045 | 0.070 | | С | | 0.20 | 0.31 | | 0.008 | 0.012 | | D | | 34.29 | 34.80 | | 1.350 | 1.370 | | Е | | 17.83 | 18.34 | | 0.702 | 0.722 | | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | e3 | | 25.15 | 30.73 | | 0.990 | 1.210 | | eA | | 15.24 | 16.00 | | 0.600 | 0.630 | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | N | | 24 | | | 24 | | PCDIP24 Drawing is not to scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1994 SGS-THOMSON Microelectronics - All Rights Reserved ™ TIMEKEEPER, CAPHAT, BYTEWIDE and BiPORT are trademarks of SGS-THOMSON Microelectronics SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. # CMOS 2K x 8 ZEROPOWER SRAM - INTEGRATED ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT and BATTERY - UNLIMITED WRITE CYCLES - READ CYCLE TIME EQUALS WRITE CYCLE TIME - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - CHOICE of TWO WRITE PROTECT VOLTAGES: - $M48Z02: 4.5V \le V_{PFD} \le 4.75V$ - M48Z12: $4.2V \le V_{PFD} \le 4.5V$ - SELF CONTAINED BATTERY in the CAPHAT DIP PACKAGE - 10 YEARS of DATA RETENTION in the ABSENCE of POWER - PIN and FUNCTION COMPATIBLE with JEDEC STANDARD 2K x 8 SRAMs The M48Z02,12 ZEROPOWER® RAM is a 2K x 8 non-volatile static RAM which is pin and functional compatible with the MK48Z02,12. A special 24 pin 600mil DIP CAPHAT™ package houses the M48Z02,12 silicon with a long life lithium button cell to form a highly integrated battery backed-up memory solution. Table 1. Signal Names | A0-A10 | Address Inputs | |-----------------|-----------------------| | DQ0-DQ7 | Data Inputs / Outputs | | Ē | Chip Enable | | G | Output Enable | | W | Write Enable | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 1. Logic Diagram December 1994 1/12 **Table 2. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------|----------------------|------| | TA | Ambient Operating Temperature grade 1 grade 6 | 0 to 70<br>-40 to 85 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off) | -40 to 85 | °C | | $V_{IO}$ | Input or Output Voltages | -0.3 to 7 | V | | V <sub>CC</sub> | Supply Voltage | -0.3 to 7 | V | | lo | Output Current | 20 | mA | | P <sub>D</sub> | Power Dissipation | 1 | W | **Note:** Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability. CAUTION: Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode. **Table 3. Operating Modes** | Mode | Vcc | Ē | G | w | DQ0-DQ7 | Power | |----------|-------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | | $V_{IH}$ | Х | Х | High Z | Standby | | Write | 4.75V to 5.5V<br>or | $V_{IL}$ | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | Read | 4.5V to 5.5V | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | Read | | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> | Х | Х | Х | High Z | Battery Back-up Mode | Note: $X = V_{IH}$ or $V_{IL}$ Figure 2. DIP Pin Connections # **DESCRIPTION** (cont'd) The M48Z02,12 button cell has sufficient capacity and storage life to maintain data and clock functionality for an accumulated time period of at least 10 years in the absence of power over the operating temperature range. The M48Z02,12 is a non-volatile pin and function equivalent to any JEDEC standard 2K x 8 SRAM. It also easily fits into many ROM, EPROM, and EEPROM sockets, providing the non-volatility of PROMs without any requirement for special write timing or limitations on the number of writes that can be performed. The M48Z02,12 also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single 5V supply for an out of tolerance condition. When $V_{CC}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $V_{CC}.$ As $V_{CC}$ falls below approximately 3V, the control circuitry connects the battery which maintains data and clock operation until valid power returns. Figure 3. Block Diagram ## **READ MODE** The M48Z02,12 is in the Read Mode whenever $\overline{W}$ (Write Enable) is high and $\overline{E}$ (Chip Enable) is low. The device architecture allows ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs defines which one of the 2,048 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within tavQv (Address Access Time) after the last address input signal is stable, providing that the E and G access times are also satisfied. If the E and G access times are not met, valid data will be available after the latter of the Chip Enable Access Time (t<sub>ELQV</sub>) or Output Enable Access Time (t<sub>GLQV</sub>). The state of the eight three-state Data I/O signals is controlled by $\overline{E}$ and $\overline{G}$ . If the outputs are activated before t<sub>AVQV</sub>, the data lines will be driven to an indeterminate state until $t_{AVQV}$ . If the Address Inputs are changed while $\overline{E}$ and $\overline{G}$ remain active, output data will remain valid for tAXQX (Output Data Hold Time) but will go indeterminate until the next Address Access. # **AC MEASUREMENT CONDITIONS** $\begin{tabular}{ll} Input Rise and Fall Times & $\leq 5 ns$ \\ Input Pulse Voltages & 0.6V to 2.4V \\ Input and Output Timing Ref. Voltages & 0.8V to 2.2V \\ \end{tabular}$ Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit Table 4. Capacitance (1) $(T_A = 25 \, ^{\circ}C)$ | Symbol | Parameter Test Condition | | Min | Max | Unit | |---------------------|----------------------------|-----------------------|-----|-----|------| | Cin | Input Capacitance | V <sub>IN</sub> = 0V | | 10 | pF | | C <sub>IO</sub> (2) | Input / Output Capacitance | V <sub>OUT</sub> = 0V | | 10 | pF | Notes: 1. Effective capacitance calculated from the equation C = IΔt/ΔV with ΔV = 3V and power supply at 5V. 2. Outputs deselected **Table 5. DC Characteristics** ( $T_A = 0$ to $70^{\circ}$ C or -40 to $85^{\circ}$ C; $V_{CC} = 4.75$ V to 5.5V or 4.5V to 5.5V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |--------------------------------|-------------------------------|--------------------------------|------|-----------------------|------| | I <sub>LI</sub> <sup>(1)</sup> | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> <sup>(1)</sup> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±5 | μΑ | | Icc | Supply Current | Outputs open | | 80 | mA | | Icc <sub>1</sub> | Supply Current (Standby) TTL | E = V <sub>IH</sub> | | 3 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} = V_{CC} - 0.2V$ | | 3 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | V | | VoH | Output High Voltage | I <sub>OH</sub> = -1mA | 2.4 | | V | Note: 1. Outputs Deselected. Table 6. Power Down/Up Trip Points DC Characteristics (1) $(T_A = 0 \text{ to } 70^{\circ}\text{C or } -40 \text{ to } 85^{\circ}\text{C})$ | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|--------------------------------------|-----|-----|------|-------| | V <sub>PFD</sub> | Power-fail Deselect Voltage (M48Z02) | 4.5 | 4.6 | 4.75 | V | | $V_{PFD}$ | Power-fail Deselect Voltage (M48Z12) | 4.2 | 4.3 | 4.5 | V | | V <sub>SO</sub> | Battery Back-up Switchover Voltage | | 3.0 | | V | | tor | Expected Data Retention Time | 10 | | | YEARS | Note: 1. All voltages referenced to Vss. Table 7. Power Down/Up Mode AC Characteristics ( $T_A = 0$ to $70^{\circ}$ C or -40 to $85^{\circ}$ C) | Symbol | Parameter | Min | Max | Unit | |-------------------------------|----------------------------------------------------------------------------|-----|-----|------| | t <sub>PD</sub> | Ē or ₩ at V <sub>IH</sub> before Power Down | 0 | | μs | | t <sub>F</sub> <sup>(1)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | 300 | | μs | | t <sub>FB</sub> (2) | V <sub>PFD</sub> (min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time | 10 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | 0 | | μs | | t <sub>RB</sub> | V <sub>SO</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time | 1 | | μs | | t <sub>REC</sub> | E or W at V <sub>IH</sub> after Power Up | 2 | | ms | Notes: 1. V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 50 µs after V<sub>CC</sub> passes V<sub>PFD</sub> (min). 2. V<sub>PFD</sub> (min) to V<sub>SO</sub> fall time of less than t<sub>FB</sub> may cause corruption of RAM data. Figure 5. Power Down/Up Mode AC Waveforms Note: Inputs may or may not be recognized at this time. Caution should be taken to keep Ehigh as Vcc rises past VPFD(min). Some systems may performs inadvertent write cycles after V<sub>CC</sub> rises above V<sub>PFO</sub>(min) but before normal system operations begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running. **Table 8. Read Mode AC Characteristics** $(T_A = 0 \text{ to } 70^{\circ}\text{C or } -40 \text{ to } 85^{\circ}\text{C}; V_{CC} = 4.75\text{V to } 5.5\text{V or } 4.5\text{V to } 5.5\text{V})$ | Symbol | Parameter | -120 | | -150 | | -200 | | Unit | |-------------------|-----------------------------------------|------|-----|------|-----|------|-----|------| | | | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | 120 | | 150 | | 200 | | ns | | t <sub>AVQV</sub> | Address Valid to Output Valid | | 120 | | 150 | | 200 | ns | | t <sub>ELQV</sub> | Chip Enable Low to Output Valid | | 120 | | 150 | | 200 | ns | | t <sub>GLQV</sub> | Output Enable Low to Output Valid | | 75 | | 75 | | 80 | ns | | t <sub>ELQX</sub> | Chip Enable Low to Output Transition | 10 | | 10 | | 10 | | ns | | t <sub>GLQX</sub> | Output Enable Low to Output Transition | 5 | | 5 | | 5 | | ns | | t <sub>EHQZ</sub> | Chip Enable High to Output Hi-Z | | 30 | | 35 | | 40 | ns | | t <sub>GHQZ</sub> | Output Enable High to Output Hi-Z | | 30 | | 35 | | 40 | ns | | t <sub>AXQX</sub> | Address Transition to Output Transition | 5 | | 5 | | 5 | | ns | Figure 6. Read Mode AC Waveforms **Table 9. Write Mode AC Characteristics** $(T_A = 0 \text{ to } 70^{\circ}\text{C or } -40 \text{ to } 85^{\circ}\text{C}; V_{CC} = 4.75\text{V to } 5.5\text{V or } 4.5\text{V to } 5.5\text{V})$ | | | | | M48Z | 02 / 12 | | | | |-------------------|-----------------------------------------|-----|------|------|---------|-----|-----|------| | Symbol | Parameter | -1 | -120 | | 50 | -2 | 00 | Unit | | | | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Write Cycle Time | 120 | | 150 | | 200 | | ns | | t <sub>AVWL</sub> | Address Valid to Write Enable Low | 0 | | 0 | | 0 | | ns | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | 0 | | 0 | | ns | | t <sub>WLWH</sub> | Write Enable Pulse Width | 75 | | 90 | | 120 | | ns | | t <sub>ELEH</sub> | Chip Enable Low to Chip Enable High | 75 | | 90 | | 120 | | ns | | $t_{WHAX}$ | Write Enable High to Address Transition | 10 | | 10 | | 10 | | ns | | t <sub>EHAX</sub> | Chip Enable High to Address Transition | 10 | | 10 | | 10 | | ns | | t <sub>DVWH</sub> | Input Valid to Write Enable High | 35 | | 40 | | 60 | | ns | | t <sub>DVEH</sub> | Input Valid to Chip Enable High | 35 | | 40 | | 60 | | ns | | t <sub>WHDX</sub> | Write Enable High to Input Transition | 5 | | 5 | | 5 | | ns | | t <sub>EHDX</sub> | Chip Enable High to Input Transition | 5 | | 5 | | 5 | | ns | | $t_{WLQZ}$ | Write Enable Low to Output Hi-Z | | 40 | | 50 | | 60 | ns | | t <sub>AVWH</sub> | Address Valid to Write Enable High | 90 | | 120 | | 140 | | ns | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 90 | | 120 | | 140 | | ns | | twhqx | Write Enable High to Output Transition | 10 | | 10 | | 10 | | ns | # **WRITE MODE** The M48Z02,12 is in the Write Mode whenever $\overline{W}$ and $\overline{E}$ are active. The start of a write is referenced from the latter occurring falling edge of $\overline{W}$ or $\overline{E}$ . A write is terminated by the earlier rising edge of $\overline{W}$ or $\overline{E}$ . The addresses must be held valid throughout the cycle. $\overline{E}$ or $\overline{W}$ must return high for minimum of tehax from Chip Enable or twhax from Write Enable prior to the initiation of another read or write cycle. Data-in must be valid town prior to the end of write and remain valid for twhox afterward. $\overline{\mathbf{G}}$ should be kept high during write cycles to avoid bus contention; although, if the output bus has been activated by a low on $\overline{\mathbf{E}}$ and $\overline{\mathbf{G}}$ , a low on $\overline{\mathbf{W}}$ will disable the outputs two after $\overline{\mathbf{W}}$ falls. Figure 7. Write Enable Controlled, Write AC Waveforms Figure 8. Chip Enable Controlled, Write AC Waveforms #### **DATA RETENTION MODE** With valid $V_{CC}$ applied, the M48Z02,12 operates as a conventional BYTEWIDE<sup>TM</sup> static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself when $V_{CC}$ falls within the $V_{PFD}(max)$ , $V_{PFD}(min)$ window. All outputs become high impedance, and all inputs are treated as "don't care." **Note:** A power failure during a write cycle may corrupt data at the currently addressed location, but does not jeopardize the rest of the RAM's content. At voltages below $V_{PFD}(min)$ , the user can be assured the memory will be in a write protected state, provided the $V_{CC}$ fall time is not less than $t_F$ . The M48Z02,12 may respond to transient noise spikes on $V_{CC}$ that reach into the deselect window during the time the device is sampling $V_{CC}$ . Therefore, decoupling of the power supply lines is recommended. The power switching circuit connects external $V_{CC}$ to the RAM and disconnects the battery when $V_{CC}$ rises above $V_{SO}$ . As $V_{CC}$ rises, the battery voltage is checked. If the voltage is too low, an internal Battery Not OK (BOK) flag will be set. The BOK flag can be checked after power up. If the BOK flag is set, the first write attempted will be blocked. The flag is automatically cleared after the first write, and normal RAM operation resumes. Figure 9 illustrates how a BOK check routine could be structured. Figure 9. Checking the BOK Flag Status # **ORDERING INFORMATION SCHEME** For a list of available options (Supply Voltage, Speed, Package, etc...) refer to the current Memory Shortform catalogue. For further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. PCDIP24 - 24 pin Plastic DIP, battery CAPHAT | Symb | | mm | | | inches | | |--------|-----|-------|-------|-----|--------|-------| | Syllib | Тур | Min | Max | Тур | Min | Max | | Α | | 8.89 | 9.65 | | 0.350 | 0.380 | | A1 | | 0.38 | 0.76 | | 0.015 | 0.030 | | A2 | | 8.36 | 8.89 | | 0.329 | 0.350 | | В | | 0.38 | 0.53 | | 0.015 | 0.021 | | B1 | | 1.14 | 1.78 | | 0.045 | 0.070 | | С | | 0.20 | 0.31 | | 0.008 | 0.012 | | D | | 34.29 | 34.80 | | 1.350 | 1.370 | | Е | | 17.83 | 18.34 | | 0.702 | 0.722 | | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | e3 | | 25.15 | 30.73 | | 0.990 | 1.210 | | eA | | 15.24 | 16.00 | | 0.600 | 0.630 | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | N | | 24 | | | 24 | | PCDIP24 Drawing is not to scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1994 SGS-THOMSON Microelectronics - All Rights Reserved ® ZEROPOWE R is a registered trademark of SGS-THOMSON Microelectronics ™ CAPHAT and BYTEWIDE are trademarks of SGS-THOMSON Microelectronics SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A. # CMOS 64 x 8 SERIAL ACCESS TIMEKEEPER SRAM - COUNTERS for SECONDS, MINUTES, HOURS, DAY, DATE, MONTH and YEARS - SOFTWARE CLOCK CALIBRATION - AUTOMATIC POWER FAIL DETECT and SWITCH CIRCUITRY - I<sup>2</sup>C BUS COMPATIBLE - 56 BYTES of GENERAL PURPOSE RAM - ULTRA-LOW BATTERY SUPPLY CURRENT of 500nA - AVAILABLE with an OPERATING TEMPERATURE of –40 to 85°C - AUTOMATIC LEAP YEAR COMPENSATION #### **DESCRIPTION** The MK41T56 TIMEKEEPER™ RAM is a low power 512 bit static CMOS RAM organized as 64 words by 8 bits. A built-in 32.768 kHz oscillator (external crystal controlled) and the first 8 bytes of the RAM are used for the clock/calendar function and are configured in BCD format. Addresses and data are transferred serially via a two-line bi-directional bus. The built-in address register is incremented automatically after each write or read data byte. The MK41T56 clock has a built-in power sense circuit which detects power failures and automatically switches to the battery supply during power failures. The energy needed to sustain the RAM and clock operations can be supplied from a small lithium button cell. Table 1. Signal Names | OSCI | Oscillator Input | |------------------|------------------------------------| | ocso | Oscillator Output | | FT/OUT | Frequency Test / Output Driver | | SDA | Serial Data Address Input / Output | | SCL | Serial Clock | | V <sub>BAT</sub> | Battery Supply Voltage | | Vcc | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 1. Logic Diagram November 1994 1/14 Figure 2A. DIP Pin Connections Figure 2B. SO Pin Connections **Table 2. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------|----------------------|------| | T <sub>A</sub> | Ambient Operating Temperature | 0 to 70<br>-40 to 85 | ပ္ | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | -55 to 125 | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.3 to 7 | V | | Vcc | Supply Voltage | -0.3 to 7 | V | | Io | Output Current | 20 | mA | | $P_{D}$ | Power Dissipation | 0.25 | W | **Note:** Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to the absolute maximum ratings conditions for extended periods of time may affect reliability. **CAUTION:** Negative undershoots below -0.3 volts are not allowed on any pin while in the Battery Back-up mode. Table 3. Register Map | Address | | | | Da | Data | | | | | Function/Ran ge | | |---------|-----|------|------------|-------|-------|------------|------|---------|----------|-----------------|--| | Addiess | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | BCD Form | mat | | | 0 | ST | 1 | 0 Second | | Sec | onds | | Seconds | 00-59 | | | | 1 | Х | , | 10 Minutes | | | Min | utes | | Minutes | 00-59 | | | 2 | Х | Х | 10 F | lours | Hours | | | | Hour | 00-23 | | | 3 | Х | Х | Х | Х | Х | | Day | | Day | 01-07 | | | 4 | Х | Х | 10 [ | Date | | Da | ate | | Date | 01-31 | | | 5 | Х | Х | Х | 10 M. | Month | | | | Month | 01-12 | | | 6 | | 10 Y | ears/ | | Years | | | | Year | 00-99 | | | 7 | OUT | FT | S | | ( | Calibratio | n | | Control | | | Keys: S = SIGN Bit; FT = FREQUENCY TEST Bit; ST = STOP Bit; OUT = Output level; X = Don't care. Figure 3. Block Diagram # **DESCRIPTION** (cont'd) Typical data retention time is in excess of 10 years with a 39 mA/h 3V lithium cell. The MK41T56 clock is supplied in 8 Pin Plastic Dual-in-Line and 8 pin Plastic Small Outline packages. # **OPERATION** The MK41T56 clock operates as a slave device on the serial bus. Access is obtained by implementing a start condition followed by the correct address (D0). The 64 bytes contained in the device can then be accessed sequentially in the following order: - 1. Seconds Register - 2. Minutes Register - 3. Hours Register - 4. Day Register - 5. Date Register - 6. Month Register - 7. Years Register - Control Register 9 to 64. RAM # **AC MEASUREMENT CONDITIONS** $\begin{array}{ll} \mbox{Input Rise and Fall Times} & \leq 5 \mbox{ns} \\ \mbox{Input Pulse Voltages} & 0 \mbox{ to } 3V \\ \mbox{Input and Output Timing Ref. Voltages} & 1.5V \\ \end{array}$ Note that Output Hi-Z is defined as the point where data is no longer driven. Figure 4. AC Testing Load Circuit Table 4. Capacitance (1) $(T_A = 25 \, {}^{\circ}C, f = 1 \, MHz)$ | Symbol | Parameter | Min | Max | Unit | |----------------------|----------------------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance (SCL) | | 7 | pF | | C <sub>OUT</sub> (2) | Output Capacitance (SDA, FT/OUT) | | 10 | pF | **Notes:** 1. Effective capacitance calculated from the equation $C = I\Delta t/\Delta V$ with $\Delta V = 3V$ and power supply at 5V. 2. Outputs deselected. **Table 5. DC Characteristics** ( $T_A = 0$ to $70^{\circ}$ C or -40 to $85^{\circ}$ C; $V_{CC} = 4.5$ V to 5.5V) | Symbol | Parameter | Test Condition | Min | Тур | Max | Unit | |---------------------------------|--------------------------|---------------------------------------------------------------------|------|-----|-----------------------|------| | ILI | Input Leakage Current | $0V \le V_{IN} \le V_{CC}$ | | | ±10 | μΑ | | I <sub>LO</sub> | Output Leakage Current | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub> | | | ±10 | μΑ | | I <sub>CC1</sub> | Supply Current | SCL/SDA = V <sub>CC</sub> -0.3V | | | 1 | mA | | I <sub>CC2</sub> | Supply Current (Standby) | | | | 1 | mA | | VIL | Input Low Voltage | | -0.3 | | 1.5 | V | | V <sub>IH</sub> | Input High Voltage | | 3 | | V <sub>CC</sub> + 0.8 | V | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 5mA, V_{CC} = 4.5V$ | | | 0.4 | V | | V <sub>BAT</sub> <sup>(1)</sup> | Battery Supply Voltage | | 2.6 | 3 | 3.5 | V | | I <sub>BAT</sub> | Battery Supply Current | $T_A = 25^{\circ}C$ , $V_{CC} = 0V$ , Oscillator ON, $V_{BAT} = 3V$ | | 450 | 500 | nA | Note: SGS-THOMSON recommends the RAYOVAC BR1225 or equivalent as the battery supply. Table 6. Power Down/Up Trip Points DC Characteristics<sup>(1)</sup> (T<sub>A</sub> = 0 to 70°C or -40 to 85°C) | Symbol | Parameter | Min | Тур | Max | Unit | |------------------|------------------------------------|----------------------|-----------------------|------------------------|------| | V <sub>PFD</sub> | Power-fail Deselect Voltage | 1.2 V <sub>BAT</sub> | 1.25 V <sub>BAT</sub> | 1.285 V <sub>BAT</sub> | V | | Vso | Battery Back-up Switchover Voltage | | $V_{BAT}$ | | V | Note: 1. All voltages referenced to Vss. Table 7. Crystal Electrical Characteristics (Externally Supplied) | Symbol | Parameter | Min | Тур | Max | Unit | |----------------|--------------------|-----|--------|-----|------| | f <sub>O</sub> | Resonant Frequency | | 32.768 | | kHz | | Rs | Series Resistance | | | 35 | kΩ | | CL | Load Capacitance | | 12.5 | | pF | Notes: Load capacitors are internally supplied with the MK41T56. Circuit board layout considerations for the 32.768 kHz crystal of minimum trace lengths and isolation from RF generating signals should be taken into account. SGS-THOMSON recommends the ECS-.327-12.5-8SP-2 quartz crystal for industrial temperature operations. ESC Inc. can be contacted at 800-237-1041 or 913-782-7787 for further information on this crystal type. μs **Symbol Parameter** Min Max Unit SCL and SDA at VIH before Power Down 0 ns **t**PD V<sub>PFD</sub> (min) to V<sub>SO</sub> V<sub>CC</sub> Fall Time 300 **t**FB us 100 V<sub>SO</sub> to V<sub>PFD</sub> (min) V<sub>CC</sub> Rise Time $t_{RB}$ μs Table 8. Power Down/Up Mode AC Characteristics (T<sub>A</sub> = 0 to 70°C or -40 to 85°C) Figure 5. Power Down/Up Mode AC Waveforms SCL and SDA at VIH after Power Up ## **OPERATION** (cont'd) **t**REC The MK41T56 clock continually monitors $V_{CC}$ for an out of tolerance condition. Should $V_{CC}$ fall below $V_{PFD}$ the device terminates an access in progress and resets the device address counter. Inputs to the device will not be recognized at this time to prevent erroneous data from being written to the device from an out of tolerance system. When $V_{CC}$ falls below $V_{BAT}$ the device automatically switches over to the battery and powers down into an ultra low current mode of operation to conserve battery life. Upon power up the device switches from battery to $V_{CC}$ at $V_{BAT}$ and recognizes inputs when $V_{CC}$ goes above $V_{PFD}$ volts. ## 2-WIRE BUS CHARACTERISTICS 200 This bus is intended for communication between different ICs. It consists of two lines: one bi-directional for data signals (SDA) and one for clock signals (SCL). Both the SDA and the SCL lines must be connected to a positive supply voltage via a pull-up resistor. The following protocol has been defined: - Data transfer may be initiated only when the bus is not busy. - During data transfer, the data line must remain stable whenever the clock line is High. Changes in the data line while the clock line is High will be interpreted as control signals. **Table 9. AC Characteristics** ( $T_A = 0$ to $70^{\circ}$ C or -40 to $85^{\circ}$ C; $V_{CC} = 4.5 \text{V}$ to 5.5 V) | Symbol | Parameter | Min | Max | Unit | |-------------------------|----------------------------------------------------------------------------------|------|-----|------| | f <sub>SCL</sub> | SCL Clock Frequency | 0 | 100 | kHz | | tLOW | Clock Low Period | 4.7 | | μs | | t <sub>HIGH</sub> | Clock High Period | 4 | | μs | | t <sub>R</sub> | SDA and SCL Rise Time | | 1 | μs | | t <sub>F</sub> | SDA and SCL Fall Time | | 300 | ns | | t <sub>HD:STA</sub> | START Condition Hold Time (after this period the first clock pulse is generated) | 4 | | μs | | tsu:sta | START Condition Setup Time (only relevant for a repeated start condition) | 4.7 | | μs | | t <sub>SU:DAT</sub> (1) | Data Setup Time | 250 | | ns | | t <sub>HD:DAT</sub> | Data Hold Time | 0 | | μs | | t <sub>SU:STO</sub> | STOP Condition Setup Time | 4.7 | | μs | | t <sub>BUF</sub> | Time the bus must be free before a new transmission can start | 4.7 | | μs | | tı | Noise suppresion time constant at SCL and SDA input | 0.25 | 1 | μs | Note: 1. Transmitter must internally provide a hold time to bridge the undefined region (300ns max.) of the falling edge of SCL. ## 2-WIRE BUS CHARACTERISTICS (cont'd) Accordingly, the following bus conditions have been defined: **Bus not busy.** Both data and clock lines remain High. **Start data transfer.** A change in the state of the data line, from High to Low, while the clock is High, defines the START condition. **Stop data transfer.** A change in the state of the data line, from Low to High, while the clock is High, defines the STOP condition. **Data valid.** The state of the data line represents valid data when after a start condition, the data line is stable for the duration of the High period of the clock signal. The data on the line may be changed during the Low period of the clock signal. There is one clock pulse per bit of data. Each data transfer is initiated with a start condition and terminated with a stop condition. The number of data bytes transferred between the start and stop conditions is not limited. The information is transmitted byte-wide and each receiver acknowledges with a nineth bit. Within the bus specifications a low speed mode (2kHz clock rate) and a high speed mode (100kHz clock rate) are defined. The MK41T56 clock works in both modes. By definition a device that gives out a message is called "transmitter", the receiving device that gets the message is called "receiver". The device that controls the message is called "master". The devices that are controlled by the master are called "slaves". **Acknowledge.** Each byte of eight bits is followed by one acknowledge bit. This acknowledge bit is a low level put on the bus by the receiver whereas the master generates an extra acknowledge related clock pulse. A slave receiver which is addressed is obliged to generate an acknowledge after the reception of each byte. Also a master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. The device that acknowledges has to pull down the SDA line during the acknowledge clock pulse in such a way that the SDA line is a stable Low during the High period of the acknowledge related clock pulse. Of course, setup and hold times must be taken into account. A master receiver must signal Figure 6. Serial Bus Data Transfer Sequence Figure 7. Acknowledgement Sequence Figure 8. Bus Timing Requirements Sequence ## 2-WIRE BUS CHARACTERISTICS (cont'd) an end of data to the slave transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this case the transmitter must leave the data line High to enable the master to generate the STOP condition. #### **WRITE MODE** In this mode the master transmitter transmits to the MK41T56 slave receiver. Bus protocol is shown in Figure 10. Following the START condition and slave address, a logic '0' ( $R/\overline{W}=0$ ) is placed on the bus and indicates to the addressed device that word address $A_n$ will follow and is to be written to the on-chip address pointer. The data word to be written to the memory is strobed in next and the internal address pointer is incremented to the next memory location within the RAM on the reception of an acknowledge clock. The MK41T56 slave receiver will send an acknowledge clock to the master transmitter after it has received the slave address and again after it has received the word address and each data byte, see Figure 9. #### **READ MODE** In this mode the master reads the MK41T56 slave after setting the slave address, see Figure 11. Following the write mode control bit ( $R/\overline{W}=0$ ) and the acknowledge bit, the word address $A_n$ is written to the on-chip address pointer. Next the START condition and slave address are repeated followed by the READ mode control bit ( $R/\overline{W}=1$ ). At this point the master transmitter becomes the master receiver. The data byte which was addressed will be Figure 9. Slave Address Location transmitted and the master receiver will send an acknowledge bit to the slave transmitter. The address pointer is only incremented on reception of an acknowledge bit. The MK41T56 slave transmitter will now place the data byte at address An + 1 on the bus, the master receiver reads and acknowledges the new byte and the address pointer is incremented to An + 2. This cycle of reading consecutive addresses will continue until the master receiver sends a STOP condition to the slave transmitter. An alternate READ mode may also be implemented whereby the master reads the MK41T56 slave without first writing to the (volatile) address pointer. The first address that is read is the last one stored in the pointer, see Figure 12. ### **CLOCK CALIBRATION** The MK41T56 is driven by a quartz controlled oscillator with a nominal frequency of 32,768 Hz. A typical MK41T56 is accurate within $\pm$ 1 minute per month at 25°C without calibration. The devices are tested not to exceed 35 PPM (parts per million) oscillator frequency error at 25°C, which equates to about $\pm$ 1.53 minutes per month. Of course the oscillation rate of any crystal changes with temperature. Most clock chips compensate for crystal frequency and temperature shift error with cumbersome trim capacitors. The MK41T56 design, however, employs periodic counter correction. The calibration circuit adds or subtracts counts from the oscillator divider circuit at the divide by 128 stage, as shown in Figure 13. The number of times pulses are blanked (subtracted, negative calibration) or split (added, positive calibration) depends upon the value loaded into the five bit Calibration byte found in the Control Register. Adding counts speeds the clock up, subtracting counts slows the clock down. The Calibration byte occupies the five lower order bits in the Control register. This byte can be set to represent any value between 0 and 31 in binary form. The sixth bit is a sign bit; '1' indicates positive calibration, '0' indicates negative calibration. Calibration occurs within a 64 minutes cycle. The first 62 minutes in the cycle may, once per minute, have one second either shortened by 128 or lengthened by 256 oscillator cycles. If a binary '1' is loaded into the register, only the first 2 minutes in the 64 minutes cycle will be modified; if a binary 6 is loaded, the first 12 will be affected, and so on. Therefore, each calibration step has the effect of adding 512 or subtracting 256 oscillator cycles for every 125,829,120 actual oscillator cycles, that is + 4.068 or -2.034 PPM of adjustment per calibration step in the calibration register. Assuming that the oscillator is in fact running at exactly 32,768 Hz, Figure 10. Write Mode Sequence Figure 11. Read Mode Sequence Figure 12. Alternate Read Mode Sequence ## **CLOCK CALIBRATION (cont'd)** each of the 31 increments in the Calibration byte would represent 10.7 seconds per month. Two methods are available for ascertaining how much calibration a given MK41T56 may require. The first involves simply setting the clock, letting it run for a month and comparing it to a known accurate reference (like WWV broadcasts). While that may seem crude, it allows the designer to give the end user the ability to calibrate his clock as his environment may require, even after the final product is packaged in a non-user serviceable enclosure. All the designer has to do is provide a simple utility that accessed the Calibration byte. The utility could even be menu driven and made foolproof. The second approach is better suited to a manufacturing environment, and involves the use of some test equipment. When the Frequency Test (FT) bit, the seventh-most significant bit in the Con- trol Register, is set to a '1', and the oscillator is running at 32,768 Hz, the FT/OUT pin of the device will toggle at 512 Hz. Any deviation from 512 Hz indicates the degree and direction of oscillator frequency shift at the test temperature. For example, a reading of 512.01024 Hz would indicate a +20 PPM oscillator frequency error, requiring a -10(001010) to be loaded into the Calibration Byte for correction. Note that setting or changing the Calibration Byte does not affect the Frequency test output frequency. ## **OUTPUT DRIVER PIN** When the FT bit is not set the FT/OUT pin becomes an output driver that reflects the contents of D7 of the control register. In other words when D6 of location 7 is a zero and D7 of location 7 is a zero and then the FT/OUT pin will be driven low. **Note:** The FT/OUT pin is open drain which requires an external pull-up resistor. # **ORDERING INFORMATION SCHEME** Note: I\* Available in the SO package only. For a list of available options refer to the current Memory Shortform catalogue. For further information or any aspect of this device, please contact the SGS-THOMSON Sales Of fice nearest to you. PSDIP8 - 8 pin Plastic Skinny DIP, 0.4mm lead frame | Symb | mm | | | inches | | | | |----------|------|------|------|--------|-------|-------|--| | - Jyllib | Тур | Min | Max | Тур | Min | Max | | | Α | | | 4.80 | | | 0.189 | | | A1 | | 0.70 | _ | | 0.028 | - | | | A2 | | 3.10 | 3.60 | | 0.122 | 0.142 | | | В | | 0.38 | 0.58 | | 0.015 | 0.023 | | | B1 | | 1.15 | 1.65 | | 0.045 | 0.065 | | | С | | 0.38 | 0.52 | | 0.015 | 0.020 | | | D | | 9.20 | 9.90 | | 0.362 | 0.390 | | | E | 7.62 | _ | _ | 0.300 | _ | ı | | | E1 | | 6.30 | 7.10 | | 0.248 | 0.280 | | | e1 | 2.54 | _ | _ | 0.100 | _ | _ | | | eA | | 8.40 | _ | | 0.331 | _ | | | eB | | | 9.20 | | | 0.362 | | | L | | 3.00 | 3.80 | | 0.118 | 0.150 | | | N | | 8 | | | 8 | | | PSDIP8 Drawing is not to scale SO8 - 8 lead Plastic Small Outline, 150 mils body width | Symb | mm | | | inches | | | | |------|------|------|------|--------|-------|-------|--| | | Тур | Min | Max | Тур | Min | Max | | | А | | 1.35 | 1.75 | | 0.053 | 0.069 | | | A1 | | 0.10 | 0.25 | | 0.004 | 0.010 | | | В | | 0.33 | 0.51 | | 0.013 | 0.020 | | | С | | 0.19 | 0.25 | | 0.007 | 0.010 | | | D | | 4.80 | 5.00 | | 0.189 | 0.197 | | | Е | | 3.80 | 4.00 | | 0.150 | 0.157 | | | е | 1.27 | _ | 1 | 0.050 | _ | 1 | | | Н | | 5.80 | 6.20 | | 0.228 | 0.244 | | | h | | 0.25 | 0.50 | | 0.010 | 0.020 | | | L | | 0.40 | 0.90 | | 0.016 | 0.035 | | | α | | 0° | 8° | | 0° | 8° | | | N | | 8 | | 8 | | | | | СР | | | 0.10 | | | 0.004 | | SO8 Drawing is not to scale Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1994 SGS-THOMSON Microelectronics - All Rights Reserved ™ TIMEKEEPER is a trademark of SGS-THOMSON Microelectronics Purchase of I<sup>2</sup>C Components by SGS-THOMSON Microelectronics, conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in an I<sup>2</sup>C system, is granted provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips. SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - China - France - Germany - Hong Kong - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.