# M54/74HCT646 M54/74HCT648 # HCT646 OCTAL BUS TRANSCEIVER/REGISTER (3-STATE) HCT648 OCTAL BUS TRANSCEIVER/REGISTER (INVERTING-3 STATE) - LOW POWER DISSIPATION $I_{CC} = 4\mu A$ (MAX.) at $T_A = 25$ °C - COMPATIBLE WITH TTL OUTPUTS V<sub>IH</sub> = 2V (MIN) V<sub>IL</sub> = 0.8V (MAX.) - OUTPUT DRIVE CAPABILITY 15 LSTTL LOADS - SYMMETRICAL OUTPUT IMPEDANCE |I<sub>OL</sub>| = I<sub>OL</sub> = 6mA (MIN.) - BALANCED PROPAGATION DELAYS tplH = tpHL - PIN AND FUNCTION COMPATIBLE WITH 54/74LS646/648 #### DESCRIPTION The M54/74HCT646/648 are high speed CMOS OCTAL BUS TRANSCEIVERS AND REGISTERS. (3-STATE), fabricated in silicon gate C2MOS technology. They have the same high speed performance of LSTTL, combined with true CMOS low power consumption. These devices consist of bus transceiver circuits with 3-state output, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the "A" or "B" bus will be clocked into the registers on the low-to-high transition of the appropriate clock pin (Clock AB - or Clock BA). Enable (G) and direction (DIR) pins are provided to control the transceiver functions. In the transceiver mode, data present at the highimpedance port may be stored in either register or in both. The select controls (Select AB Select BA) can multiplex stored and real-time (transparent mode) data. The direction control determines which bus will receive data when the enable G is active (low). In the isolation mode (enable G high), "A" data may be stored in one register and/or "B" data may be stored in the other register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time. All inputs are equipped with protection circuits against static discharge and transient excess voltage. These integrated circuit have totally compatible, input and output characteristics, with standard 54/74 LSTTL logic families. M54HCT/74HCT devices are designed to directly interface HSC2 MOS systems with TTL and NMOS components. These devices are also plug in replacements for LSTTL devices giving a reduction in power consumption. #### INPUT AND OUTPUT EQUIVALENT CIRCUIT TRUTH TABLE M54/74HCT646 (The truth table for M54/74HCT648 is the same as this, but with the outputs inverted) | G | DIR | CAB | CBA | SAB | SBA | Α | В | FUNCTION | |-----|-----|----------|----------|-----|-----|---------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | INPUTS | INPUTS | Both the A bus and the B bus are inputs. | | | | Х | Х | Х | Х | Z | Z | The output functions of the A and B bus are disabled | | Н | X | <u>_</u> | <b>₽</b> | х | х | INPUTS | INPUTS | Both the A and B bus are used for inputs to the internal flip-flops. Data at the bus will be stored on low to high transition of the clock inputs. | | | | | | | | INPUTS | OUTPUTS | The A bus are inputs and the B bus are outputs. | | | | Х | X * | L | Х | L | L | The data at the A bus are displayed at the B bus. | | | | | | | | Н | н | bus. | | | | | X* | L | х | L | L | The data at the A bus are displayed at the B bus. | | L | н | | | | | н | Н | The data of A bus are stored to the internal flip-<br>flops on low to high transition of the clock<br>pulse. | | | | Х | X * | Н | Х | Х | Qn | The data stored to the internal flip-flops are displayed at the B bus. | | L H | | | X * | Н | x | L<br>H | L<br>H | The data at the A bus are stored to the internal flip-flops on low to high transition of the clock pulse. The states of the internal flip-flops output directly to the B bus | | | | | | | | OUTPUTS | OUTPUTS | The B bus are inputs and the A bus are outputs. | | | | X* | Х | Х | L | L<br>H | L<br>H | The data at the B bus are displayed at the A bus. | | L | L | X* | <u>_</u> | х | L | L<br>H | L<br>H | The data at the B bus are displayed at the A bus. The data of 8 bus are stored to the internal flip-flops on low to high transition of the clock pulse. | | | | X * | Х | Х | Н | Qn | Х | The data stored to the internal flip-flops are diplayed at the B bus. | | | | X* | <b>-</b> | х | Н | L<br>H | L<br>H | The data at the B bus are stored to the internal flip-flops on low to high transition of the clock pulse. The states of the internal flip-flops output directly to the A bus. | X : DON'T CARE. Z : HIGH IMPEDANCE. QN: THE DATA STORED TO THE INTERNAL FLIP-FLOPS BY MOST RECENT LOW TO HIGH TRANSITION OF THE CLOCK INPUTS. \* : THE DATA AT THE A AND B BUS WILL BE STORED TO THE INTERNAL FLIP-FLOPS ON EVERY LOW TO TRANSITION OF THE CLOCK INPUTS. #### **LOGIC DIAGRAM** (HCT648) #### **TIMING CHART** #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |-------------------------------------|----------------------------------------------|-------------------------------|------| | V <sub>CC</sub> | Supply Voltage | -0.5 to 7 | V | | VI | DC Input Voltage | -0.5 to V <sub>CC</sub> + 0.5 | V | | Vo | DC Output Voltage | -0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>IK</sub> | DC Input Diode Current | ± 20 | mA | | lok | DC Output Diode Current | ± 20 | mA | | Io | DC Output Source Sink Current Per Output Pin | ± 35 | mA | | I <sub>CC</sub> or I <sub>GND</sub> | DC V <sub>CC</sub> or Ground Current | ± 70 | mA | | PD | Power Dissipation | 500 (*) | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to 150 | °C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these condition is not implied. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Limit | Unit | |---------------------------------|-----------------------------------------------|---------------------------|------| | Vcc | Supply Voltage | 4.5 to 5.5 | V | | VI | Input Voltage | 0 to V <sub>CC</sub> | V | | Vo | Output Voltage | 0 to V <sub>CC</sub> | V | | TA | Operating Temperature 74HC Series 54HC Series | - 40 to 85<br>- 55 to 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time | 0 to 500 | ns | #### DC SPECIFICATIONS | Symbol | Parameter | Vcc | Test Condition | | T <sub>A</sub> = 25°C<br>54HC and 74HC | | | l . | o 85°C<br>HC | - 55 to 125°C<br>54HC | | Unit | |-----------------|-----------------------------|------------------|----------------|----------|----------------------------------------|------|------|------|--------------|-----------------------|------|------| | | | | | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | V <sub>IH</sub> | High Level Input<br>Voltage | 4.5<br>to<br>6.0 | | | 2.0 | _ | _ | 2.0 | _ | 2.0 | _ | V | | V <sub>IL</sub> | Low Level Input<br>Voltage | 4.5<br>to<br>5.5 | | | - | | 0.8 | _ | 0.8 | _ | 0.8 | V | | V <sub>OH</sub> | High Level Output | | VI | Io | | | | | | | | | | VOH | Voltage | | | – 20 μΑ | 4.4 | 4.5 | _ | 4.4 | _ | 4.4 | _ | V | | | | | VIL | - 6.0 mA | 4.18 | 4.31 | _ | 4.13 | _ | 4.10 | _ | | <sup>(\*) 500</sup> mW: = 65°C derate to 300 mW by 10 mW/°C: 65°C to 85°C # DC SPECIFICATIONS (Continued) | Symbol | Parameter | Vcc | Test Condition | | T <sub>A</sub> = 25°C<br>54HC and 74HC | | | | o 85°C<br>HC | - 55 to 125°C<br>54HC | | Unit | |-----------------|----------------------------------------|-----|----------------------------------------------------------------------------------|-------------------------|----------------------------------------|------|-------|------|--------------|-----------------------|--------|------| | | | | | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | V <sub>OL</sub> | Low Level Output<br>Voltage | 4.5 | | | | | | | | | | | | | | | V <sub>IH</sub><br>or<br>V <sub>IL</sub> | 20 μΑ | _ | 0 | 0.1 | _ | 0.1 | - | 0.1 | ٧ | | | | | | 6.0 mA | _ | 0.17 | 0.26 | _ | 0.33 | _ | 0.40 | | | I <sub>IN</sub> | Input Leakage<br>Current* | 5.5 | V <sub>IN</sub> = \ | CC or GND | _ | _ | ± 0.1 | _ | ±1 | _ | ±1 | μА | | l <sub>OZ</sub> | 3-State Output<br>Off-State<br>Current | 4.5 | | CC or GND<br>VIH or VIL | _ | _ | ±0.5 | _ | ± 5.0 | - | ± 10.0 | | | Icc | Quiescent Supply | | V <sub>I</sub> = V | CC or GND | _ | _ | 4 | _ | 40 | _ | 80 | μА | | lcc | Current | 5.5 | Per input: V <sub>IN</sub> = 2.4V or 0.5V Other input: V <sub>CC</sub> or GND | | _ | _ | 2.0 | _ | 2.9 | _ | 3.0 | mA | <sup>\*:</sup> Applicable only to DIR, G, CAB, CBA, SAB, SBA input. # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50pF$ , Input $t_f = t_f = 6ns$ ) | Symbol | Parameter | Vcc | Test Condition | | A = 25°<br>C and 7 | | | o 85°C<br>HC | – 55 to 125°C<br>54HC | | Unit | |--------------------------------------|-------------------------------------------|-----|----------------|------|--------------------|------|------|--------------|-----------------------|------|------| | | | | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | t <sub>TLH</sub><br>t <sub>THL</sub> | Output<br>Transition<br>Time | 4.5 | | _ | 7 | 12 | _ | 15 | _ | 18 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Time<br>(BUS-BUS) | 4.5 | | _ | 20 | 31 | _ | 39 | _ | 47 | ns | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Time<br>(CLOCK-BUS) | 4.5 | | _ | 30 | 46 | _ | 58 | _ | 69 | ns | | t <sub>PLH</sub> | Propagation Delay<br>Time<br>(SELECT-BUS) | 4.5 | | _ | 31 | 48 | _ | 60 | - | 72 | ns | | t <sub>W(H)</sub> | Minimum Clock<br>Pulse Width | 4.5 | | _ | 11 | 20 | _ | 25 | _ | 30 | ns | | t <sub>s</sub> | Minimum Data<br>Set-up Time | 4.5 | | _ | 4 | 10 | _ | 13 | _ | 15 | ns | | th | Minimum Data<br>Hold Time | 4.5 | | _ | _ | 5 | _ | 5 | _ | 5 | ns | ## AC ELECTRICAL CHARACTERISTICS (Continued) | Symbol | Parameter | v <sub>cc</sub> | Test Condition | T <sub>A</sub> = 25°C<br>54HC and 74HC | | | | o 85°C<br>HC | - 55 to 125°C<br>54HC | | Unit | |---------------------|---------------------------------------------|------------------|-------------------|----------------------------------------|------|------|------|--------------|-----------------------|------|------| | | | | | Min. | Тур. | Max. | Min. | Max. | Min. | Max. | | | t <sub>PZL</sub> | 3-State Output<br>Enable Time<br>(G, BUS) | 4.5 | $R_L = 1k\Omega$ | _ | 26 | , 38 | _ | 48 | _ | 57 | ns | | t <sub>PLZ</sub> | 3-State Output<br>Disable Time<br>(G, BUS) | Disable Time 4.5 | | _ | 26 | 38 | _ | 48 | _ | 57 | ns | | t <sub>PZL</sub> | 3-State Output<br>Enable Time<br>(DIR- BUS) | 4.5 | $R_L = 1 k\Omega$ | _ | 28 | 40 | _ | 50 | _ | 60 | ns | | t <sub>PLZ</sub> | 3-State Output<br>Disable Time<br>(DIR-BUS) | 4.5 | $R_L = 1k\Omega$ | _ | 28 | 40 | _ | 50 | _ | 60 | ns | | C <sub>IN</sub> | Input Capacitance | | * | _ | 5 | 10 | _ | 10 | _ | 10 | pF | | C <sub>OUT</sub> | Output<br>Capacitance | | An, Bn | _ | 13 | _ | _ | _ | _ | _ | pF | | C <sub>PD</sub> (1) | Power Dissipation | | HCT646 | | 55 | _ | _ | _ | _ | _ | pF | | Ψ <sub>D</sub> (.) | Capacitance | | HCT648 | _ | 52 | _ | _ | _ | _ | _ | | <sup>\*:</sup> Applicable only to DIR, G, CAB, CBA, SAB, SBA input. Note (1): C<sub>PD</sub> is defined as the value of internal equivalent capacitance of IC which is calculated from the operating current consumption without load (refer to Test circuit). Average operating current can be obtained from the equation hereunder. I<sub>CC(opr.)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>IN</sub> + I<sub>CC</sub>/8 (per bit) #### SWITCHING CHARACTERISTICS TEST WAVEFORM ## **SWITCHING CHARACTERISTICS TEST WAVEFORM (Continued)** # TEST CIRCUIT ICC (Opr.)