#### **General Description** The MAX1117/MAX1118/MAX1119 low-power, 8-bit, dual-channel, analog-to-digital converters (ADCs) feature an internal track/hold (T/H) voltage reference (MAX1117/MAX1119), clock, and serial interface. The MAX1118 is specified from +2.7V to +5.5V and consumes only 135µA at 100ksps. The MAX1117 is specified from +2.7V to +3.6V, and the MAX1119 is specified from +4.5V to +5.5V, each consumes only 175µA at 100ksps. The full-scale analog input range is determined by the internal reference of +2.048V (MAX1117) or +4.096V (MAX1119), or by an externally applied reference ranging from +1V to VDD (MAX1118). All devices feature an automatic shutdown mode that reduces supply current to <1µA when the device is not in use. The 3-wire serial interface directly connects to SPI™, QSPI™, and MICROWIRE™ devices without external logic. Conversions up to 100ksps are performed using an internal clock. The MAX1117/MAX1118/MAX1119 are available in an 8-pin SOT23 package with a footprint that is only 11% of an 8-pin plastic DIP. ### **Applications** Low-Power, Handheld Portable Devices System Diagnostics Battery-Powered Test Equipment Solar-Powered Remote Systems Receive Signal Strength Indicators 4mA to 20mA Powered Remote Data Acquisition Systems SPI/QSPI are trademarks of Motorola. Inc. MICROWIRE is a trademark of National Semiconductor, Corp. Functional Diagram appears at end of data sheet. #### Features - ♦ Single Supply - +2.7V to +3.6V (MAX1117) - +2.7V to +5.5V (MAX1118) - +4.5V to +5.5V (MAX1119) - ♦ Internal Track/Hold: 100kHz Sampling Rate - ♦ Internal Reference - +2.048V (MAX1117) - +4.096V (MAX1119) - ♦ Reference Input Range: 0 to V<sub>DD</sub> (MAX1118) - ♦ SPI/QSPI/MICROWIRE-Compatible Serial Interface - ♦ Small 8-Pin SOT23 Package - **♦ Automatic Power-Down** - ♦ Analog Input Range: 0 to VREF - **♦ Low Power** 175µA at 100ksps (typ) (MAX1117/MAX1119) 135µA at 100ksps (typ) (MAX1118) 18µA at 10ksps (typ) 1µA (typ) in Power-Down Mode #### **Ordering Information** | PART | TEMP. RANGE | PIN-<br>PACKAGE | TOP<br>MARK | |------------|----------------|-----------------|-------------| | MAX1117EKA | -40°C to +85°C | 8 SOT23 | AADW | | MAX1118EKA | -40°C to +85°C | 8 SOT23 | AADX | | MAX1119EKA | -40°C to +85°C | 8 SOT23 | AADY | ### Pin Configuration MIXIM Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to GND | 0.3V to +6.0V | |-------------------------------------------|---------------------------| | CH0,CH1, REF to GND | 0.3V to $(V_{DD} + 0.3V)$ | | Digital Output to GND | 0.3V to $(V_{DD} + 0.3V)$ | | Digital Input to GND | 0.3V to +6.0V | | Maximum Current into Any Pin | ±50mA | | Continuous Power Dissipation ( $T_A = +7$ | '0°C) | | 8-Pin SOT23 (derate 8.9mW/°C abov | /e +70°C)714mW | | Operating Temperature Range | <b>;</b> | |------------------------------|----------------| | MAX1117EKA | 40°C to + 85°C | | MAX1118EKA | 40°C to + 85°C | | MAX1119EKA | 40°C to + 85°C | | Storage Temperature Range | 60°C to +150°C | | Lead Temperature (soldering, | 10s)+300°C | | , , , | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{DD} = +2.7V \text{ to } +3.6V \text{ (MAX1117)}, V_{DD} = +4.5V \text{ to } +5.5V \text{ (MAX1119)}, V_{DD} = \text{REF} = +2.7V \text{ to } +5.5V \text{ (MAX1118)}, T_{A} = T_{MIN} \text{ to } T_{MAX}, unless \text{ otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------|--------------|-----------------------|------------------|--------| | DC ACCURACY | • | | • | | | | | Resolution | | | 8 | | | Bits | | Relative Accuracy (Note 1) | INL | | | | ±1 | LSB | | Differential Nonlinearity | DNL | | | | ±1 | LSB | | Offset Error | | | | | ±0.5 | LSB | | Gain Error | | MAX1118, REF = $V_{DD}$ | | | ±1 | LSB | | Gairrenoi | | MAX1117/MAX1119 | | | ±5 | %FSR | | Gain Temperature Coefficient | | MAX1118 | | ±5 | | nnm/°C | | Gain Temperature Coemcient | | MAX1117/MAX1119 | | ±90 | | ppm/°C | | Total Unadjusted Error | TUE | MAX1118 | | ±0.5 | ±1 | LSB | | Channel-to-Channnel Offset Matching | | | | ±0.1 | | LSB | | DYNAMIC PERFORMANCE (25k | Hz sinewave i | nput, V <sub>IN</sub> = V <sub>REF(pp)</sub> , f <sub>SCLK</sub> = 5MHz, f <sub>sampl</sub> | e = 100ksps, | R <sub>IN</sub> = 100 | $\Omega$ ) | • | | Signal-to-Noise Plus Distortion | SINAD | / | | 48 | | dB | | Total Harmonic Distortion (Up to the 5th Harmonic) | THD | | | -69 | | dB | | Spurious-Free Dynamic Range | SFDR | | | 66 | | dB | | Small Signal Bandwidth | f <sub>-3dB</sub> | | | 4 | | MHz | | ANALOG INPUT | | | | | | | | Input Voltage Range | | | 0 | | V <sub>REF</sub> | V | | Input Leakage<br>Current | | V <sub>CH</sub> _ = 0 or V <sub>DD</sub> | | ±0.7 | ±10 | μΑ | | Input Capacitance | CIN | | | 18 | | рF | | INTERNAL REFERENCE | | | | | | • | | Voltage | \/ | MAX1117 | | 2.048 | | V | | Voltage | VREF | MAX1119 | | 4.096 | | 1 V | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = +2.7 \text{V to } +3.6 \text{V (MAX1117)}, V_{DD} = +4.5 \text{V to } +5.5 \text{V (MAX1119)}, V_{DD} = \text{REF} = +2.7 \text{V to } +5.5 \text{V (MAX1118)}, T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{unless otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|-------------------|-------------------------------------------------------------|-----------------------|-------|----------|-------| | EXTERNAL REFERENCE (MAX1 | 118 ONLY) | | | | | | | Input Voltage Range | | | 1.0 | | $V_{DD}$ | V | | Input Current | | Ave, V <sub>DD</sub> = REF = +5.5V at 100ksps | | 10 | 20 | μΑ | | POWER REQUIREMENTS | | | | | | | | | | MAX1118 | 2.7 | | 5.5 | | | Supply Voltage | $V_{DD}$ | MAX1117 | 2.7 | | 5.5 | V | | | | MAX1119 | 4.5 | | 5.5 | | | | | MAX1119, f <sub>SAMPLE</sub> = 100ksps,<br>zero-scale input | | 182 | 230 | μΑ | | | | MAX1117/MAX1118, fSAMPLE = 100ksps, zero-scale input | | 135 | 190 | | | Supply Current (Note 2) | I <sub>DD</sub> | MAX1119, f <sub>SAMPLE</sub> = 10ksps,<br>zero-scale input | | 19 | 25 | | | | | MAX1117/MAX1118, fSAMPLE = 10ksps, zero-scale input | | 14 | 21 | | | | | Shutdown | | 0.8 | 10 | | | Supply Rejection Ratio | PSRR | Full-scale or 0 input | | ±0.5 | ±1 | LSB/V | | DIGITAL INPUTS (CNVST AND S | CLK) | | | | | | | Input High Voltage | VIH | | 2 | | | V | | Input Low Voltage | VIL | | | | 0.8 | V | | Input Hystersis | V <sub>HYST</sub> | | | 0.2 | | V | | Input Current High | liH | | | | ±10 | μΑ | | Input Current Low | IIL | | | | ±10 | μΑ | | Input Capacitance | CIN | | | 2 | | рF | | DIGITAL OUTPUT (DOUT) | | | | | | | | Output High Voltage | VoH | ISOURCE = 2mA | V <sub>DD</sub> - 0.5 | | | V | | Output Low Voltage | V <sub>OL</sub> | ISINK = 2mA | | | 0.4 | V | | Output Low Voltage | | ISINK = 4mA | | | 0.8 | V | | Three-State Leakage Current | IL | | | ±0.01 | ±10 | μΑ | | Three-State Output Capacitance | Cout | | | 4 | | рF | | TIMING CHARACTERISTICS (Fig | ures 6a–6d) | | | | | | | CNVST High Time | t <sub>csh</sub> | | 100 | | | ns | | CNVST Low Time | t <sub>csi</sub> | | 100 | | | ns | | Conversion Time | t <sub>conv</sub> | | | | 7.5 | μs | | Serial Clock High Time | t <sub>ch</sub> | | 75 | | | ns | | Serial Clock Low Time | t <sub>cl</sub> | | 75 | | | ns | | Serial Clock Period | t <sub>cp</sub> | | 200 | | | ns | | Falling of CNVST to DOUT Active | t <sub>csd</sub> | C <sub>LOAD</sub> = 100pF, Figure 1 | | | 100 | ns | ### **ELECTRICAL CHARACTERISTICS (continued)** $(V_{DD} = +2.7V \text{ to } +3.6V \text{ (MAX1117)}, V_{DD} = +4.5V \text{ to } +5.5V \text{ (MAX1119)}, V_{DD} = \text{REF} = +2.7V \text{ to } +5.5V \text{ (MAX1118)}, T_A = T_{MIN} \text{ to } T_{MAX}, unless \text{ otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------|------------------|-------------------------------------|-----|-----|-----|-------| | Serial Clock Falling Edge to DOUT | t <sub>cd</sub> | C <sub>LOAD</sub> = 100pF | 10 | | 100 | ns | | Serial Clock Rising Edge to DOUT High-Z | t <sub>chz</sub> | C <sub>LOAD</sub> = 100pF, Figure 2 | 100 | | 500 | ns | | Last Serial Clock to Next CNVST (Successive Conversions on CH0) | t <sub>ccs</sub> | | 50 | | | ns | Note 1: Relative accuracy is the deviation of the analog value at any code from its theoretical value after the full-scale range and offset have been calibrated. **Note 2:** Input = 0, with logic input levels of 0 and $V_{DD}$ . ### Typical Operating Characteristics (VDD = +3V (MAX1117), VDD = +5V (MAX1119), VDD = VREF = +3V (MAX1118), fSCLK = 5MHz, fSAMPLE = 100ksps, CLOAD = 100pF, TA = +25°C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** $(V_{DD} = +3V \text{ (MAX1117)}, V_{DD} = +5V \text{ (MAX1119)}, V_{DD} = V_{REF} = +3V \text{ (MAX1118)}, f_{SCLK} = 5MHz, f_{SAMPLE} = 100ksps, C_{LOAD} = 100pF, T_A = +25^{\circ}C, unless otherwise noted.)$ ### \_Typical Operating Characteristics (continued) $(V_{DD} = +3V \text{ (MAX1117)}, V_{DD} = +5V \text{ (MAX1119)}, V_{DD} = V_{REF} = +3V \text{ (MAX1118)}, f_{SCLK} = 5MHz, f_{SAMPLE} = 100ksps, C_{LOAD} = 100pF, T_A = +25^{\circ}C$ , unless otherwise noted.) SUPPLY VOLTAGE (V) TEMPERATURE (°C) ### Typical Operating Characteristics (continued) $(V_{DD} = +3V \text{ (MAX1117)}, V_{DD} = +5V \text{ (MAX1119)}, V_{DD} = V_{REF} = +3V \text{ (MAX1118)}, f_{SCLK} = 5MHz, f_{SAMPLE} = 100ksps, C_{LOAD} = 100pF, T_A = +25^{\circ}C$ , unless otherwise noted.) ### Pin Description | PIN | NAME | FUNCTION | |-----|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD | Positive Supply Voltage | | 2 | CH0 | CH0 Analog Voltage Input | | 3 | CH1 | CH1 Analog Voltage Input | | 4 | GND | Ground | | 5 | I.C.(REF) | Internally Connected. Connect to ground. (Reference Input, MAX1118 only.) | | 6 | CNVST | Convert/Start Input. CNVST initiates a power-up and starts a conversion on its falling edge. | | 7 | DOUT | Serial Data Output. Data is clocked out on the falling edge of SCLK. DOUT goes low at the start of a conversion and presents the MSB at the completion of a conversion. DOUT goes high impedance once data has been fully clocked out. | | 8 | SCLK | Serial Clock. Used for clocking out data on DOUT. | Figure 1. Load Circuits for Enable Time Figure 3. Typical Operating Circuit ### **Detailed Description** The MAX1117/MAX1118/MAX1119 ADCs use a successive-approximation conversion technique and input T/H circuitry to convert an analog signal to an 8-bit digital output. The SPI/QSPI/MICROWIRE compatible interface directly connects to microprocessors (µPs) without additional circuity (Figure 3). #### Track/Hold The input architecture of the ADC is illustrated in Figure 4's equivalent-input circuit and is composed of the T/H, the input multiplexer, the input comparator, the switched capacitor DAC, and the auto-zero rail. The acquisition interval begins with the falling edge of CNVST. During the acquisition interval, the analog Figure 2. Load Circuits for Disable Time Figure 4. Equivalent Input Circuit inputs (CH0, CH1) are connected to the holding capacitor (CHOLD). Once the acquisition has completed, the T/H switch opens and CHOLD is connected to GND, retaining the charge on CHOLD as a sample of the signal at the analog input. Sufficiently low source impedance is required to ensure an accurate sample. A source impedance <1.5k $\Omega$ is recommended for accurate sample settling. A 100pF capacitor at the ADC inputs will also improve the accuracy of an input sample. #### **Conversion Process** The MAX1117/MAX1118/MAX1119 conversion process is internally timed. The total acquisition and conversion process takes <7.5µs. Once an input sample has been acquired, the comparator's negative input is then con- nected to an autozero supply. Since the device requires only a single supply, the negative input of the comparator is set to equal $V_{DD}/2$ . The capacitive DAC restores the positive input to $V_{DD}/2$ within the limits of 8-bit resolution. This action is equivalent to transferring a charge $Q_{IN} = 16 \text{pF} \times V_{IN}$ from $C_{HOLD}$ to the binary-weighted capacitive DAC, which in turn forms a digital representation of the analog-input signal. #### Input Voltage Range Internal protection diodes that clamp the analog input to $V_{DD}$ and GND allow the input pins (CH0, CH1) to swing from (GND - 0.3V) to ( $V_{DD}$ + 0.3V) without damage. However, for accurate conversions, the inputs must not exceed ( $V_{DD}$ + 50mV) or be less than (GND - 50mV). #### Input Bandwidth The ADC's input tracking circuitry has a 4MHz small-signal bandwidth, so it is possible to digitize high-speed transient events and measure periodic signals with bandwidths exceeding the ADC's sampling rate by using undersampling techniques. To avoid high-frequency signals being aliased into the frequency band of interest, anti-alias filtering is recommended. #### Serial Interface The MAX1117/MAX1118/MAX1119 have a 3-wire serial interface. The CNVST and SCLK inputs are used to control the device, while the three-state DOUT pin is used to access the conversion results. The serial interface provides connection to microcontrollers ( $\mu$ Cs) with SPI, QSPI, and MICROWIRE serial interfaces at clock rates up to 5MHz. The interface supports either an idle high or low SCLK format. For SPI and QSPI, set CPOL = CPHA = 0 or CPOL = CPHA = 1 in the SPI control registers of the $\mu$ C. Figure 5 shows the MAX1117/MAX1118/MAX1119 common serial-interface connections. See Figures 6a–6d for details on the serial interface timing and protocol. #### **Digital Inputs and Outputs** The MAX1117/MAX1118/MAX1119 perform conversions using an internal clock. This frees the $\mu P$ from the burden of running the SAR conversion clock and allows the conversion results to be read back at the $\mu P$ 's convenience at any clock rate up to 5MHz. The acquisition interval begins with the falling edge of CNVST. CNVST can idle between conversions in either a high or low state. If idled in a low state, CNVST must be brought high for at least 50ns, then brought low to initiate a conversion. To select CH1 for conversion, the CNVST pin must be brought high and low for a second time (Figures 6c and 6d). After CNVST is brought low, allow 7.5µs for the conversion to be completed. While the internal conversion is in progress, DOUT is low. The MSB is present at the DOUT pin immediately after conversion is completed. The conversion result is clocked out at the DOUT pin and is coded in straight binary (Figure 7). Data is clocked out at SCLK's falling edge in MSB-first format at rates up to 5MHz. Once all data bits are clocked out, DOUT goes high impedance (100ns to 500ns after the rising edge) of the eighth SCLK pulse. Figure 5. Common Serial-Interface Connections Figure 6a. Conversion and Interface Timing, Conversion on CH0 with SCLK Idle Low Figure 6b. Conversion and Interface Timing, Conversion on CH0 with SCLK Idle High During the conversion process, SCLK is ignored. Only after a conversion is complete will SCLK cause serial data to be output. Falling edges on CNVST, during an active conversion process, interrupt the current conversion and cause the input multiplexer to switch to CH1. To reinitiate a conversion on CH0, it is necessary to allow for a conversion to be complete and all of the data to be read out. Once a conversion has been completed, the MAX1117/MAX1118/MAX1119 will go into AutoShutdown™ mode (<1µA typ) until the next conversion is initiated. AutoShutdown is a trademark of Maxim Integrated Products. Figure 6c. Conversion and Interface Timing, Conversion on CH1 with SCLK Idle Low Figure 6d. Conversion and Interface Timing, Conversion on CH1 with SCLK Idle High Figure 7. Input/Output Transfer Function # Applications Information Power-On Reset When power is first applied, the MAX1117/MAX1118/MAX1119 are in AutoShutdown state (<1 $\mu$ A typ). A conversion can be started by toggling CNVST high to low. Powering up the MAX1117/MAX1118/MAX1119 with CNVST low will not start a conversion. Conversions initiated prior to the external reference settling (MAX1118) will result in errors. Thus, it is necessary to allow the external reference to stabilize prior to initiating a conversion. ## AutoShutDown and Supply Current Requirements The MAX1117/MAX1118/MAX1119 are designed to automatically shutdown once a conversion is complete without any external control. An input sample and conversion process will typically take 5µs to complete, during which time the supply current to the analog sections of the device is fully on. All analog circuitry is shutdown after a conversion completes, which results in a supply current of <1µA (see Shutdown Current vs. Supply Voltage Plot in the *Typical Operating Characteristics*). The digital conversion result is maintained in a static register and is available for access through the serial interface at any time. The power consumption consequence of this architecture is dramatic when relatively slow conversion rates are needed. For example, at a conversion rate of 10ksps, the average supply current for the MAX1117 is Figure 8. Power-Supply Connections 15μA, while at 1ksps it drops to 1.5μA and at 0.1ksps it is just 0.3μA, or a miniscule 1μW of power consumption (see Average Supply Current vs. Conversion Rate Plot in the *Typical Operating Characteristics*). #### External Voltage Reference (MAX1118) Connect an external reference between +1V and VDD at the REF pin. The DC input impedance at REF is extremely high, consisting of leakage current only (10nA typ). During a conversion, the reference must be able to deliver up to 20µA average load current and have an output impedance of $100\Omega$ or less. If the reference has higher output impedance or is noisy, bypass it close to the REF pin with a 10nF or larger capacitor. #### Transfer Function Figure 7 depicts the input/output transfer function. Output coding is binary with a +2.048V reference 1LSB = 8mV (VREF/256). ### Layout, Grounding, Bypassing For best performance, the board layout should ensure that digital and analog signal lines are separated from each other. Do not run analog and digital (especially clock) lines parallel to one another or run digital lines underneath the ADC package. Figure 8 shows the recommended system-ground connections. A single-point analog ground (star-ground point) should be established at the ADC ground. Connect all analog grounds to the star ground. The ground return to the power supply for the star ground ### **Functional Diagrams** should be low impedance and as short as possible for noise-free operation. High-frequency noise in the V<sub>DD</sub> power supply may affect the comparator in the ADC. Bypass the supply to the star ground with a 0.1µF capacitor close to the V<sub>DD</sub> pin of the MAX1117/MAX1118/MAX1119. Minimize capacitor lead lengths for best supply-noise rejection. If the power supply is noisy, a 1µF capacitor in conjunction with a 10 $\Omega$ series resistor can be connected to form a lowpass filter. ### \_Chip Information **TRANSISTOR COUNT: 2000** PROCESS: BICMOS ### Package Information Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.