#### **General Description** The MAX5258/MAX5259 are +3V/+5V single-supply, digital serial-input, voltage-output, 8-bit octal digital-toanalog converters (DACs). Internal precision buffers swing Rail-to-Rail®, and the reference input range extends from ground to the positive supply. The +5V (MAX5258) and the +3V (MAX5259) feature a 10µA (max) shutdown mode. The serial interface is double-buffered. A 16-bit input shift register is followed by eight 8-bit input registers and eight 8-bit DAC registers. The 16-bit serial word consists of two "don't care" bits, three address bits, three control bits, and eight data bits. The input and DAC registers can both be updated independently or simultaneously with a single software command. The asynchronous control input (LDAC) provides simultaneous updating of all eight DAC registers. The interface is compatible with SPI™, QSPI™ (CPOL = CPHA = 0 or CPOL = CPHA = 1), and MICROWIRE™. A buffered digital data output allows daisy-chaining of serial devices. The MAX5258/MAX5259 are available in a 16-pin QSOP package. ### **Applications** Digital Gain and Offset Adjustment Programmable Attenuators Programmable Current Sources Portable Instruments #### **Features** - ♦ +2.7V to +5.5V Single-Supply Operation - ♦ Low Supply Current: 1.3mA - ♦ Low-Power Shutdown Mode 0.54mA (MAX5259) 0.80mA (MAX5258) - ♦ ±1LSB DNL (max) - ♦ ±1LSB INL (max) - ♦ Ground to V<sub>DD</sub> Reference Input Range - ♦ Output Buffer Amplifiers Swing Rail-to-Rail - ◆ 10MHz Serial Interface, SPI, QSPI (CPOL = CPHA = 0 or CPOL = CPHA = 1), and MICROWIRE-Compatible - **♦** Double-Buffered Registers for Synchronous **Updating** - ♦ Serial Data Output for Daisy-Chaining - ♦ Ultra-Small 16-Pin QSOP Package ### **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | SUPPLY<br>VOLTAGE<br>(V) | |------------|----------------|-------------|--------------------------| | MAX5258EEE | -40°C to +85°C | 16 QSOP | +5.0 | | MAX5259EEE | -40°C to +85°C | 16 QSOP | +3.0 | ### Pin Configuration Rail-to-Rail is a registered trademark of Nippon Motorola, Ltd. SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corp. MIXIM Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | V <sub>DD</sub> to GND0.3V to +6V | Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) | |---------------------------------------------|--------------------------------------------------------| | DIN, DOUT, CS, SCLK, LDAC to GND0.3V to +6V | 16-Pin Plastic QSOP (derate 8.3mW/°C about +70°C)667mW | | REF to GND0.3V to (V <sub>DD</sub> + 0.3V) | Operating Temperature Range40°C to +85°C | | OUT_ to GND0.3V to V <sub>DD</sub> | Storage Temperature Range65°C to +150°C | | Maximum Current into Any Pin50mA | Lead Temperature (soldering, 10s)+300°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS (MAX5258)** $(V_{DD}=+4.5V$ to +5.5V, $V_{REF}=+4.096V$ , GND=0, $R_{L}=10k\Omega$ , $C_{L}=100pF$ , $T_{A}=T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $V_{DD}=+5V$ and $T_{A}=+25^{\circ}C$ .) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|--------|----------------------------------|--------------------------|-------|--------------------------|-------| | STATIC ACCURACY | • | | | | | | | Resolution | | | 8 | | | Bits | | Integral Nonlinearity (Note 1) | INL | | | ±0.1 | ±1 | LSB | | Differential Nonlinearity (Note 1) | DNL | Guaranteed monotonic (all codes) | | ±0.05 | ±1 | LSB | | Zero-Code Error | ZCE | Code = 0A hex | | ±2.5 | ±20 | mV | | Zero-Code Error Supply<br>Rejection | | Code = 0A hex | | 0.02 | 1 | LSB | | Zero-Code Temperature<br>Coefficient | | Code = 0A hex | | ±10 | | μV/°C | | Full-Scale Error | | Code = FF hex | | ±1 | ±30 | mV | | Full-Scale Error Supply Rejection | | Code = FF hex | | 0.25 | 1 | LSB | | Full-Scale Temperature<br>Coefficient | | Code = FF hex | | ±10 | | μV/°C | | REFERENCE INPUTS | • | | • | | | | | Input Voltage Range | | | 0 | | V <sub>DD</sub> | V | | Input Resistance | | | 161 | 230 | 300 | kΩ | | Input Capacitance | | | | 20 | | рF | | DAC OUTPUTS | | | | | | | | Output Voltage Swing | | $R_L = 10k\Omega$ to GND | 0 | | V <sub>DD</sub> -<br>0.3 | V | | Output Voltage Range | | $R_L = 10k\Omega$ to GND | 0 | | V <sub>REF</sub> | V | | DIGITAL INPUTS | | | • | | | | | Input High Voltage | VIH | | 0.7 ×<br>V <sub>DD</sub> | | | V | | Input Low Voltage | VIL | | | | 0.3 ×<br>V <sub>DD</sub> | V | \_\_ /VI/XI/VI ### **ELECTRICAL CHARACTERISTICS (MAX5258) (continued)** $(V_{DD}=+4.5V\ to\ +5.5V,\ V_{REF}=+4.096V,\ GND=0,\ R_L=10k\Omega,\ C_L=100pF,\ T_A=T_{MIN}\ to\ T_{MAX},\ unless otherwise noted.$ Typical values are at $V_{DD}=+5V$ and $T_A=+25^{\circ}C.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------|-----------------------|------|------|-------| | Input Current | I <sub>IN</sub> | $V_{IN} = 0$ to $V_{DD}$ | | | ±1.0 | μΑ | | Input Capacitance | CIN | (Note 3) | | 10 | | pF | | DIGITAL OUTPUTS | | | | | | | | Output High Voltage | Voh | ISOURCE = 0.2mA | V <sub>DD</sub> - 0.5 | | | V | | Output Low Voltage | VoL | I <sub>SINK</sub> = 1.6mA | | | 0.4 | V | | DYNAMIC PERFORMANCE | | | | | | | | Voltage-Output Slew Rate | | Code = FF hex | | 0.55 | | V/µs | | Output Settling Time | | To 1/2 LSB, from code 0A to code FF hex (Note 2) | | 10 | | μS | | Digital Feedthrough | | Code = 00 hex | | 0.15 | | nV-s | | Digital-to-Analog Glitch Impulse | | Code = 80 to code = 7F hex | | 30 | | nV-s | | Digital-to-Analog Glitch Impulse Signal-to-Noise Plus Distortion | OINIAD | V <sub>REF</sub> = 4V <sub>p-p</sub> at 1kHz centered at 2.5V code = FF hex | | 68 | | 2 | | Ratio | SINAD | V <sub>REF</sub> = 4V <sub>p-p</sub> at 10kHz centered at 2.5V code = FF hex | | 55 | | dB | | Multiplying Bandwidth | | V <sub>REF</sub> = 0.1V <sub>p-p</sub> centered at V <sub>DD</sub> /2, -3dB bandwidth | | 700 | | kHz | | Wideband Amplifier Noise | | | | 16 | | μV | | POWER REQUIREMENTS | • | | | | | • | | Power-Supply Voltage | $V_{DD}$ | | 4.5 | | 5.5 | V | | Supply Current | I <sub>DD</sub> | | | 1.4 | 2.6 | mA | | Shutdown Supply Current | ISHDN | | | 0.45 | 10 | μΑ | ### **ELECTRICAL CHARACTERISTICS (MAX5259)** $(V_{DD}=+2.7V\ to\ +3.3V,\ V_{REF}=+2.5V,\ GND=0,\ R_L=10k\Omega,\ C_L=100pF,\ T_A=T_{MIN}\ to\ T_{MAX},\ unless otherwise noted.$ Typical values are at $V_{DD}=+3V$ , and $T_A=+25^{\circ}C$ .) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------------|-----------------|--------------------------------------------------|--------------------------|------|--------------------------|-------| | STATIC ACCURACY | 1 | | | | | | | Resolution | | | 8 | | | Bits | | Integral Non Linearity (Note 1) | INL | | | ±0.1 | ±1 | LSB | | Differential Non Linearity (Note 1) | DNL | Guaranteed monotonic (all codes) | | ±0.1 | ±1 | LSB | | Zero-Code Error | ZCE | Code = 0A hex | | ±2.5 | ±20 | mV | | Zero-Code Error Supply<br>Rejection | | Code = 0A hex. | | 0.15 | 1 | LSB | | Zero-Code Temperature<br>Coefficient | | Code = 0A hex | | ±10 | | μV/°C | | Full-Scale Error | | Code = FF hex | | ±0.7 | ±30 | mV | | Full-Scale Error Supply Rejection | | Code = FF hex | | 0.2 | 1 | LSB | | Full-Scale Temperature<br>Coefficient | | Code = FF hex | | ±10 | | μV/°C | | REFERENCE INPUTS | | | • | | | | | Input Voltage Range | | | 0 | | $V_{DD}$ | V | | Input Resistance | | | 161 | 218 | 300 | kΩ | | Input Capacitance | | | | 20 | | рF | | DAC OUTPUTS | | | | | | | | Output Voltage Swing | | $R_L = 10k\Omega to GND$ | 0 | | V <sub>DD</sub> – 0.3 | V | | Output Voltage Range | | $R_L = 10k\Omega$ to GND | 0 | | V <sub>REF</sub> | V | | DIGITAL INPUTS | | | | | | | | Input High Voltage | V <sub>IH</sub> | | 0.7 x<br>V <sub>DD</sub> | | | V | | Input Low Voltage | VIL | | | | 0.3 x<br>V <sub>DD</sub> | V | | Input Current | I <sub>IN</sub> | $V_{IN} = 0$ to $V_{DD}$ | | | ±1.0 | μΑ | | Input Capacitance | CIN | (Note 3) | | 10 | | рF | | DIGITAL OUTPUTS | | | | | | | | Output High Voltage | V <sub>OH</sub> | ISOURCE = 0.2mA | V <sub>DD</sub> – 0.5 | | | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 1.6mA | | | 0.4 | V | | DYNAMIC PERFORMANCE | | | | | | | | Voltage-Output Slew Rate | | Code = FF hex | | 0.55 | | V/µs | | Output Settling Time | | To 1/2 LSB, from code 0A to code FF hex (Note 2) | | 7 | | μs | ### **ELECTRICAL CHARACTERISTICS (MAX5259) (continued)** $(V_{DD}=+2.7V \text{ to } +3.3V, V_{REF}=+2.5V, \text{ GND}=0, R_L=10k\Omega, C_L=100pF, T_A=T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.}$ Typical values are at $V_{DD}=+3V$ , and $T_A=+25^{\circ}C$ .) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-----------------|--------------------------------------------------------------------------------|-----|------|------|-------| | Digital Feedthrough | | Code = 00 hex | | 0.1 | | nV-s | | Digital-to-Analog Glitch Impulse | | Code = 80 to code = 7F hex | | | nV-S | | | Signal-to-Noise Plus Distortion | SINAD | V <sub>REF</sub> = 2.5V <sub>p-p</sub> at 1kHz centered at 1.5V code = FF hex | | 65 | | dB | | Ratio | SINAD | V <sub>REF</sub> = 2.5V <sub>p-p</sub> at 10kHz centered at 1.5V code = FF hex | 54 | | | UB | | Multiplying Bandwidth | | $V_{REF} = 0.1V_{p-p}$ centered at $V_{DD}/2$ , -3dB bandwidth | 700 | | | kHz | | Wideband Amplifier Noise | | | | 60 | | μV | | POWER REQUIREMENTS | | | | | | | | Power-Supply Voltage | $V_{DD}$ | | 2.7 | | 3.6 | V | | Supply Current | I <sub>DD</sub> | | | 1.3 | 2.6 | mA | | Shutdown Supply Current | ISHDN | | | 0.24 | 10 | μΑ | ### **TIMING CHARACTERISTICS (MAX5258)** (V<sub>REF</sub> = +4.096V, GND = 0, C<sub>DOUT</sub> = 100pF, T<sub>A</sub> = T<sub>MIN</sub> to TMAX, unless otherwise noted. Typical values are at V<sub>DD</sub> = +5V and T<sub>A</sub> = +25°C.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------|------------------|------------|-----|-----|-----|-------| | V <sub>DD</sub> Rise-to-CS Fall-Setup Time | tvdcs | | | 5 | | μs | | LDAC Pulse Width Low | tLDAC | | 40 | 20 | | ns | | CS Rise-to-LDAC Fall-Setup Time (Note 4) | tcll | | 40 | | | ns | | CS Pulse Width High | tcsw | | 90 | | | ns | | SCLK Clock Frequency (Note 5) | fCLK | | | 10 | | MHz | | SCLK Pulse Width High | tch | | 40 | | | ns | | SCLK Pulse Width Low | tCL | | 40 | | | ns | | CS Fall-to-SCLK Rise-Setup Time | tcss | | 40 | | | ns | | SCLK Rise-to-CS Rise-Hold Time | tcsh | | 0 | | | ns | | DIN to SCLK Rise-to-Setup Time | tDS | | 40 | | | ns | | DIN to SCLK Rise-to-Hold Time | tDH | | 0 | | | ns | | SCLK Rise-to-DOUT Valid<br>Propagation Delay (Note 6) | tDO1 | | | | 200 | ns | | SCLK Fall-to-DOUT Valid<br>Propagation Delay (Note 7) | t <sub>DO2</sub> | | | | 210 | ns | | CS Rise-to-SCLK Rise-Setup<br>Time | tCS1 | | 40 | | | ns | #### **TIMING CHARACTERISTICS (MAX5259)** (V<sub>REF</sub> = +2.5V, GND = 0, C<sub>DOUT</sub> = 100pF, $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Typical values are at $V_{DD} = +3V$ and $T_A = +25$ °C.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------|------------------|------------|-----|-----|-----|-------| | V <sub>DD</sub> Rise-to- <del>CS</del> Fall-Setup Time | tvdcs | | | 5 | | μs | | LDAC Pulse Width Low | tLDAC | | 40 | 20 | | ns | | CS Rise-to-LDAC Fall-Setup Time (Note 4) | tCLL | | 40 | | | ns | | CS Pulse Width High | tcsw | | 90 | | | ns | | SCLK Clock Frequency (Note 5) | fCLK | | | 10 | | MHz | | SCLK Pulse Width High | tCH | | 40 | | | ns | | SCLK Pulse Width Low | tCL | | 40 | | | ns | | CS Fall-to-SCLK Rise-Setup Time | tcss | | 40 | | | ns | | SCLK Rise-to-CS Rise-Hold Time | tcsh | | 0 | | | ns | | DIN to SCLK Rise-to-Setup Time | t <sub>DS</sub> | | 40 | | | ns | | DIN to SCLK Rise-to-Hold Time | tDH | | 0 | | | ns | | SCLK Rise-to-DOUT Valid<br>Propagation Delay (Note 6) | t <sub>DO1</sub> | | | | 200 | ns | | SCLK Fall-to-DOUT Valid<br>Propagation Delay (Note 7) | tD02 | | | | 210 | ns | | CS Rise-to-SCLK Rise-Setup<br>Time | t <sub>CS1</sub> | | 40 | | | ns | - Note 1: INL and DNL are measured with R<sub>L</sub> referenced to ground. Nonlinearity is measured from the first code that is greater than or equal to the maximum offset specification to code FF hex (full scale). (See DAC Linearity and Voltage Offset section.) - Note 2: Output settling time is measured from the 50% point of the rising edge of $\overline{\text{CS}}$ to 1/2LSB of the final value of V<sub>OUT</sub>. - Note 3: Guaranteed by design, not production tested. - Note 4: If $\overline{LDAC}$ is activated prior to the rising edge of $\overline{CS}$ , it must remain low for $t_{LDAC}$ or longer after $\overline{CS}$ goes high. - Note 5: When DOUT is not used. If DOUT is used, fCLK (max) is 4MHz due to SCLK to DOUT propagation delay. - Note 6: Serial data is clocked-out at SCLK's rising edge (measured from 50% of the clock edge to 20% or 80% of VDD). - Note 7: Serial data is clocked-out at SCLK's falling edge (measured from 50% of the clock edge to 20% or 80% of VDD). ### **Typical Operating Characteristics** $(T_A = +25^{\circ}C, \text{ unless otherwise noted.})$ ### Typical Operating Characteristics (continued) $(T_A = +25$ °C, unless otherwise noted.) NO-LOAD $V_{REF} = +2.5V$ ### Typical Operating Characteristics (continued) $(T_A = +25$ °C, unless otherwise noted.) ### **CLOCK FEEDTHROUGH** $V_{DD} = +3V$ V<sub>REF</sub> = +2.5V SCLK = 333 kHz NO-LOAD #### **POSITIVE SETTLING TIME** **POSITIVE SETTLING TIME** #### **NEGATIVE SETTLING TIME** NO-LOAD $V_{RFF} = +2.5V$ $V_{DD} = +3V$ $V_{REF} = +2.5V$ NO-LOAD **NEGATIVE SETTLING TIME** $V_{DD} = +5V$ DAC CODE = FF TO 00 HEX $V_{REF} = +4.5V$ NO-LOAD ### **Pin Description** | PIN | NAME | FUNCTION | |-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | OUTB | DAC B Voltage Output | | 2 | OUTA | DAC A Voltage Output | | 3 | GND | Ground | | 4 | $V_{DD}$ | Power Supply | | 5 | REF | Reference Voltage Input | | 6 | LDAC | Load DAC Input. Driving this asynchronous input low transfers the contents of each input register to its respective DAC registers. | | 7 | OUTE | DAC E Voltage Output | | 8 | OUTF | DAC F Voltage Output | | 9 | OUTG | DAC G Voltage Output | | 10 | OUTH | DAC H Voltage Output | | 11 | CS | Chip Select Input. Data is shifted in and out when $\overline{\text{CS}}$ is low. Programming commands are executed when $\overline{\text{CS}}$ returns high. | | 12 | SCLK | Serial Clock Input. Data is clocked in on the rising edge and clocked out on the falling edge (default) or rising edge (A2 = 1; see Table 1). | | 13 | DIN | Serial Data Input. Data is clocked in on the rising edge of SCLK. | | 14 | DOUT | Serial Data Output. Sinks and sources current. Data at DOUT can be clocked out on the falling edge (mode 0) or rising edge (mode 1) of SCLK (Table 1). | | 15 | OUTD | DAC D Voltage Output | | 16 | OUTC | DAC C Voltage Output | ### **Detailed Description** #### Serial Interface At power-on, the serial interface and all DACs are cleared and set to code zero. The serial data output (DOUT) is set to transition on SCLK's falling edge. The MAX5258/MAX5259 communicate with microprocessors ( $\mu$ Ps) through a synchronous, 3-wire interface (Figure 1). Data is sent MSB first and can be transmitted in two 4-bit and one 8-bit (byte) packets, or one 16-bit word. The first two bits are ignored. A 4-wire interface adds a line for $\overline{LDAC}$ , allowing asynchronous updating. Data is transmitted and received simultaneously. Figure 2 shows the detailed serial-interface timing. Note that the clock should be low if it is stopped between updates. DOUT does not go into a high-impedance state if the clock idles or $\overline{\text{CS}}$ is high. Serial data is clocked into the data registers in MSB-first format, with the address and configuration information preceding the actual DAC data. Data is clocked in on SCLK's rising edge while $\overline{\text{CS}}$ is low. Data at DOUT is clocked out 16 clock cycles later, either at SCLK's falling edge (default or mode 0) or rising edge (mode 1). $\overline{\text{CS}}$ must be low to enable the device. If $\overline{\text{CS}}$ is high, the interface is disabled and DOUT remains unchanged. $\overline{\text{CS}}$ must go low at least 40ns before the first rising edge of the clock pulse to properly clock in the first bit. With $\overline{\text{CS}}$ low, data is clocked into the MAX5258/MAX5259's internal shift register on the rising edge of the external serial clock. Always clock in the full 16 bits. #### Serial Input Data Format and Control Codes The 16-bit serial input format, shown in Figure 3, comprises two "don't care" bits, three DAC address bits (A2, A1, A0), three control bits (C2, C1, C0), and eight data bits (D7...D0). The 6-bit address/control code configures the DAC as shown in Table 1. Figure 1. 3-Wire Interface Timing Figure 2. Detailed Serial-Interface Timing Diagram **Table 1. Serial-Interface Programming Commands** | | | 16 | BIT SE | RIAL \ | WORD* | | LDAC | FUNCTION | |----|----|----|--------|--------|-------|----------------|------|------------------------------------------------------------------------------------------------------------| | A2 | A1 | A0 | C2 | C1 | C0 | D7D0 | | | | Χ | Χ | Χ | 0 | 0 | 0 | XXXXXXXX | Χ | No operation (NOP); shift data in shift registers. | | Х | Х | Х | 0 | 0 | 1 | XXXXXXXX | Х | Clears all input and DAC registers and sets all DAC outputs to zero. | | X | X | X | 0 | 1 | 0 | XXXXXXX | X | Software shutdown. Output buffers can be individually shut down with zeros in the corresponding data bits. | | 0 | Х | Х | 0 | 1 | 1 | XXXXXXX | Х | DOUT Phase Mode 0. DOUT transitions on the falling edge of SCLK. | | 1 | Х | Х | 0 | 1 | 1 | XXXXXXX | Х | DOUT Phase Mode 1. DOUT transitions on the rising edge of SCLK. | | Χ | Χ | Χ | 1 | 0 | 0 | 8-bit DAC data | Χ | Loads all DACs with the same data | | 0 | 0 | 0 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register A. All DAC outputs unchanged. | | 0 | 0 | 1 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register B. All DAC outputs unchanged. | | 0 | 1 | 0 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register C. All DAC outputs unchanged. | | 0 | 1 | 1 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register D. All DAC outputs unchanged. | | 1 | 0 | 0 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register E. All DAC outputs unchanged. | | 1 | 0 | 1 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register F. All DAC outputs unchanged. | | 1 | 1 | 0 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register G. All DAC outputs unchanged. | | 1 | 1 | 1 | 1 | 0 | 1 | 8-bit DAC data | Н | Load input register H. All DAC outputs unchanged. | | 0 | 0 | 0 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register A. Update OUTA. All other DAC outputs unchanged. | | 0 | 0 | 1 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register B. Update OUTB. All other DAC outputs unchanged. | | 0 | 1 | 0 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register C. Update OUTC. All other DAC outputs unchanged. | | 0 | 1 | 1 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register D. Update OUTD. All other DAC outputs unchanged. | | 1 | 0 | 0 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register E. Update OUTE. All other DAC outputs unchanged. | | 1 | 0 | 1 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register F. Update OUTF. All other DAC outputs unchanged. | | 1 | 1 | 0 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register G. Update OUTG. All other DAC outputs unchanged. | | 1 | 1 | 1 | 1 | 1 | 0 | 8-bit DAC data | Н | Load input register H. Update OUTH. All other DAC outputs unchanged. | | Х | Х | Х | 1 | 1 | 1 | xxxxxxx | Н | Software LDAC command. Updates all DACs from their respective input registers. | <sup>\*</sup> The first two bits are "don't care." #### No Operation (NOP) | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|------------|----|----|----|--------------|----|----|----|----|----|----|----|----| | | Don't Care | 9 | 0 | 0 | 0 Don't Care | | | | | | | | | $(\overline{LDAC} = X)$ The no-operation (NOP) command allows data to be shifted through the MAX5258/MAX5259 shift register without affecting the input or DAC registers. This is useful in daisy-chaining (see the *Daisy-Chaining Devices* section). For this command, the data bits are "Don't Cares." As an example, three MAX5258s are daisy-chained (A, B, and C), and devices A and C need to be updated. The 48-bit-wide command would consist of one 16-bit word for device C, followed by an NOP instruction for device B and a third 16-bit word with data for device A. At the rising edge of $\overline{\text{CS}}$ , device B will not change state. #### Clear | | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------------|----|----|----|----|----|----|-------|------|----|----|----|----|----|----| | Don't Care 0 0 1 | | | | | | | Don't | Care | | | | | | | $(\overline{LDAC} = X)$ The clear command clears all input and DAC registers and sets all DAC outputs to zero. This command brings the DAC out of shutdown. #### Software Shutdown | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|----|----|----|----|----|------------|----|----|----|----|----|----|----| | Don't Care | | | 0 | 1 | 0 | 8-Bit Data | | | | | | | | $(\overline{LDAC} = X)$ Shuts down all output buffer amplifiers and voltage references. Output buffers can be individually disabled with the corresponding zeros in the data bits (D7-D0). If all data bits are zero, only the power-on reset circuit is active, and the device draws 10µA (max). There are four ways to bring the device out of shutdown: POR, CLEAR, LOAD SAME DATA, LOAD INPUT, AND DAC REGISTERS. #### Set DOUT Phase—SCLK Falling (Mode 0, Default) | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|-------|------|----|----|----| | 0 | X | Х | 0 | 1 | 1 | | | | 8-Bit | Data | | | | $(\overline{LDAC} = X)$ This command sets DOUT to transition at the falling edge of SCLK. The <u>same</u> command also updates all DAC registers with the contents of their respective input registers, identical to the <u>LDAC</u> command. This is the default mode on power-up. #### Set DOUT Phase—SCLK Rising (Mode 1) | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----|----|-------|------|----|----|----| | 1 | Х | Х | 0 | 1 | 1 | | | | 8-Bit | Data | | | | $(\overline{LDAC} = X)$ Mode 1 sets the serial output DOUT to transition at the rising edge of SCLK. Once this command is issued, DOUT's phase is latched and will not change except on power-up or if the specific command to set the phase to falling edge is issued. This command also loads all DAC registers with the contents of their respective input registers, and is identical to the LDAC command. #### Load All DACs with Shift-Register Data | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------|----|----|----|----|----|----|----|-------|------|----|----|----|----| | Don't Care | | 1 | 0 | 0 | | | | 8-Bit | Data | | | | | $(\overline{LDAC} = X)$ All eight DAC registers are updated with shift-register data. This command allows all DACs to be set to any analog value within the reference range. This command can be used to substitute CLEAR if code 00 (hex) is programmed, which clears all DACs. This command brings the device out of shutdown. #### Load Input Register, DAC Registers Unchanged (Single Update Operation) | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|---------|----|----|----|----|------------|----|----|----|----|----|----|----| | | Address | | | 0 | 1 | 8-Bit Data | | | | | | | | $(\overline{LDAC} = X)$ When performing a single update operation, A2-A0 selects the respective input register. At the rising edge of $\overline{CS}$ , the selected input register is loaded with the current shift-register data. All DAC outputs remain unchanged. This preloads individual data in the input register without changing the DAC outputs. #### Load Input and DAC Registers | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |---------|----|----|----|----|------------|----|----|----|----|----|----|----|----| | Address | | 1 | 1 | 0 | 8-Bit Data | | | | | | | | | $(\overline{LDAC} = X)$ This command directly loads current shift-register data in the selected input and DAC registers at the rising edge of $\overline{\text{CS}}$ . A2-A0 set the DAC address. For example, to load all eight DAC registers simultaneously with individual settings, eight commands are required. First perform seven single input register update operations (C2 = 1, C1 = 0, C0 = 1) for DACs A, B, C, D, E, F, and G (C2 = 1, C1 = 0, C0 = 1). The final command loads input register H and updates all eight DAC registers from their respective input registers. This command brings the device out of shutdown. #### Software "LDAC" Command | A2 | A1 | A0 | C2 | C1 | C0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|---------|----|----|----|----|----|----|----|-------|------|----|----|----| | | Address | | | 1 | 1 | | | | 8-Bit | Data | | | | $(\overline{LDAC} = X)$ All DAC registers are updated with the contents of their respective input registers at the rising edge of $\overline{CS}$ . This is a synchronous software command that performs the same function as the asynchronous $\overline{LDAC}$ . #### LDAC Operation (Hardware) LDAC is typically used in 4-wire interfaces (Figure 4). This command is level sensitive, and it allows asynchronous hardware control of the DAC outputs. With LDAC low, all eight DAC registers are transparent, and any time an input register is updated, the DAC output immediately follows. #### Serial Data Output DOUT is the internal shift-register's output. DOUT can be programmed to clock out data on the falling edge of SCLK (mode 0) or the rising edge (mode 1). In mode 0, output data lags input data by 16.5 clock cycles, maintaining compatibility with MICROWIRE and SPI. In mode 1, output data lags input data by 16 clock cycles. On power-up, DOUT defaults to mode 0 timing. DOUT never three-states; it always actively drives either high or low and remains unchanged when $\overline{\text{CS}}$ is high. #### Interfacing to the Microprocessor The MAX5258/MAX5259 are MICROWIRE (Figure 5) and SPI/QSPI (Figure 6) compatible. For SPI and QSPI, clear the CPOL and CPHA configuration bits (CPOL = CPHA = 0). The SPI/QSPI CPOL = CPHA = 1 configuration can also be used if the DOUT output is ignored. The MAX5258/MAX5259 can interface with Intel's 80C5X/80C3X family in mode 0 if the SCLK clock polarity is inverted. Universally, if a serial port is not available, three lines from one of the parallel ports can be used for bit manipulation. Digital feedthrough at the voltage outputs is greatly minimized by operating the serial clock only to update the registers. See the Clock Feedthrough photo in the *Typical Operating Characteristics* section. The clock idle state is low. #### Daisy-Chaining Devices Any number of MAX5258/MAX5259s can be daisy-chained by connecting DOUT of one device to DIN of the following device in the chain with all devices in mode zero. The NOP instruction (Table 1) allows data to be passed from DIN to DOUT without changing the input or DAC registers of the passing device. A 3-wire interface updates daisy-chained or individual MAX5258/MAX5259s simultaneously by bringing $\overline{\text{CS}}$ high (Figure 7). ## **Analog Section**DAC Operation The MAX5258/MAX5259 use a matrix decoding architecture for the DACs, which saves power in the overall system. The external reference voltage is divided down by a resistor string placed in a matrix fashion. Row and Figure 3. Serial Input Format column decoders select the appropriate tab from the resistor string to provide the needed analog voltages. The resistor string presents a code-independent input impedance to the reference and guarantees a monotonic output. Figure 8 shows a simplified diagram of one of the eight DACs. #### Reference Input The voltage at REF sets the full-scale output voltage for all eight DACs. The $230 k\Omega$ typical input impedance at REF is code independent. The output voltage for any DAC can be represented by a digitally programmable voltage source as follows: $$V_{OUT} = (NB \times V_{REF}) / 256,$$ where NB is the numerical value of the DAC's binary input code. #### Output Buffer Amplifiers All MAX5258/MAX5259 voltage outputs are internally buffered by precision unity-gain followers that slew at about 0.55V/ $\mu$ s. The outputs can swing from GND to VDD. With a 0 to VREF (or VREF to 0) output transition, the amplifier outputs will typically settle to 1/2LSB in 10 $\mu$ s when loaded with 10k $\Omega$ in parallel with 100pF. The buffer amplifiers are stable with any combination of resistive ( $\geq 10$ k $\Omega$ ) or capacitive ( $\leq 100$ pF) loads. ### **Applications Information** #### DAC Linearity and Voltage Offset The output buffer can have a negative input offset voltage that would normally drive the output negative, but since there is no negative supply, the output remains at GND (Figure 9). When linearity is determined using the endpoint method, it is measured between code 10 (0A hex) and full-scale code (FF hex) after offset and gain error are calibrated out. With a single-supply, negative offset causes the output not to change with an input code transition near zero (Figure 9). Thus, the lowest code that produces a positive output is the lower endpoint. Figure 4. Multiple MAX5258's Sharing One DIN Line. (Simultaneously Update by Strobing $\overline{LDAC}$ , or Specifically Update by Enabling an Individual $\overline{CS}$ ) Figure 5. Connections for MICROWIRE Figure 6. Connections for SPI/QSPI Figure 7. Daisy-Chained or Individual MAX5258s Simultaneously Updated by Bringing CS High (Only Three Wires Are Required) Figure 8. DAC Simplified Circuit Diagram Figure 9. Effect of Negative Offset (Single Supply) Figure 10. Suggested PC Board Layout for Minimizing Crosstalk (Bottom View) ## Power Sequencing The voltage applied to REF should not exceed $V_{DD}$ at any time. If proper power sequencing is not possible, connect an external Schottky diode between REF and $V_{DD}$ to ensure compliance with the absolute maximum ratings. Do not apply signals to the digital inputs before the device is fully powered-up. ## Power-Supply Bypassing and Ground Management Bypass V<sub>DD</sub> with a 0.1µF capacitor, located as close to V<sub>DD</sub> and GND as possible. Careful PC board layout minimizes crosstalk among DAC outputs and digital inputs. Figure 10 shows suggested circuit board layout to minimize crosstalk. ## Unipolar-Output, Two-Quadrant Multiplication In unipolar operation, the output voltages and the reference input are the same polarity. Figure 11 shows the MAX5258/MAX5259 unipolar configuration, and Table 2 shows the unipolar code. Figure 11. Unipolar Output Circuit **Table 2. Unipolar Code Table** | DAC CO | NTENTS | ANALOG OUTPUT | |--------|--------|----------------------------------| | MSB | LSB | | | 1111 | 1111 | +V <sub>REF</sub> (255/256) | | 1000 | 0001 | +V <sub>REF</sub> (129/256) | | 1000 | 0000 | $+V_{REF}(128/256) = +V_{REF}/2$ | | 0111 | 1111 | +V <sub>REF</sub> (127/256) | | 0000 | 0001 | +V <sub>REF</sub> (1/256) | | 0000 | 0000 | 0 | **Note:** $1LSB = (V_{REF}) \times (2^8) = +V_{REF} (1 / 256)$ ### \_Chip Information TRANSISTOR COUNT: 13625 PROCESS: BICMOS ### \_Functional Diagram ### Package Information Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.