### General Description

The MAX535 combines a low-power, voltage-output, 13-bit digital-to-analog converter (DAC) and a precision output amplifier in an 8-pin package. The amplifier's output and inverting input are both available to the user. This provides specific gain configurations, remote sensing, and high output drive capacity, making the MAX535 ideal for a wide range of applications, including industrial-process-control. Other features include software shutdown and power-on reset to zero.

The serial interface is compatible with either SPI<sup>™</sup>/ QSPI<sup>™</sup> or Microwire<sup>™</sup>. The DAC has a double-buffered input organized as an input register followed by a DAC register. A 16-bit serial word loads data into the input registers. The DAC register can be updated independently or simultaneously with the input register. All logic inputs are TTL/CMOS-logic compatible and buffered with Schmitt triggers to allow direct interfacing to optocouplers.

### Applications

Functional Diagram

Industrial Process Controls Automatic Test Equipment Digital Offset and Gain Adjustment Motion Control Remote Industrial Controls Microprocessor-Controlled Systems

#### $V_{DD}$ GND REF FB OUT DAC DAC REGISTER CONTROL INPUT REGISTER ΜΛΧΙΜ CS 16-BIT MAX535 DIN SHIFT REGISTER SCLK

SPI and QSPI are trademarks of Motorola, Inc. Microwire is a trademark of National Semiconductor Corp.

### 

Maxim Integrated Products 1

For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800

### Features

- ♦ 13-Bit DAC with Configurable Output Amplifier
- + +5V Single-Supply Operation
- Low Supply Current: 0.28mA Normal Operation 4μA Shutdown Mode
- Available in 8-Pin µMAX
- Power-On Reset Clears DAC Output to 0V
- SPI/QSPI and Microwire Compatible
- Schmitt-Trigger Digital Inputs for Direct Optocoupler Interface

### Ordering Information

| PART       | TEMP. RANGE                    | PIN-PACKAGE   | INL<br>(LSB) |
|------------|--------------------------------|---------------|--------------|
| MAX535ACPA | 0°C to +70°C                   | 8 Plastic DIP | ±1/2         |
| MAX535BCPA | 0°C to +70°C                   | 8 Plastic DIP | ±1           |
| MAX535ACUA | 0°C to +70°C                   | 8 µMAX†       | ±1/2         |
| MAX535BCUA | 0°C to +70°C                   | 8 µMAX        | ±1           |
| MAX535BC/D | $0^{\circ}C$ to $+70^{\circ}C$ | Dice*         | ±1           |

\*Dice are tested at +25°C, DC parameters only.

*†Contact factory for availability.* 

Ordering Information continued on last page.

### Pin Configuration



### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND                    | 0.3V, +6V                        |
|-------------------------------------------|----------------------------------|
| REF, OUT, FB to GND                       | 0.3V to (V <sub>DD</sub> + 0.3V) |
| Digital Inputs to GND                     | 0.3V to (V <sub>DD</sub> + 0.3V) |
| Continuous Current into Any Pin           | ±20mA                            |
| Continuous Power Dissipation ( $T_A = +7$ | 0°C)                             |
| 8 Plastic DIP (derate 6.90mW/°C above     | e +70°C)552mW                    |
| 8 µMAX (derate 4.00mW/°C above +7         | 0°C)330mW                        |
| 8 CERDIP (derate 8.00mW/°C above -        | ⊦70°C)640mW                      |

| Operating | Temperature | Ranges |
|-----------|-------------|--------|
|           |             |        |

| MAX535_C_A                          | 0°C to +70°C   |
|-------------------------------------|----------------|
| MAX535_E_A                          | 40°C to +85°C  |
| MAX535BMJA                          | 55°C to +125°C |
| Storage Temperature Range           | 65°C to +150°C |
| Lead Temperature (soldering, 10sec) | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **ELECTRICAL CHARACTERISTICS**

 $(V_{DD} = +5V \pm 10\%, REF = +2.5V, R_L = 5k\Omega, C_L = 100pF, T_A = T_{MIN}$  to T\_MAX, unless otherwise noted. Typical values are at T\_A = +25°C. Output buffer connected in unity-gain configuration (Figure 8).)

| PARAMETER                                | SYMBOL           | CONDITIONS                                              | MIN | TYP   | MAX                   | UNITS  |
|------------------------------------------|------------------|---------------------------------------------------------|-----|-------|-----------------------|--------|
| STATIC PERFORMANCE—AN                    | ALOG SECT        | ION                                                     |     |       |                       |        |
| Resolution                               | Ν                |                                                         | 13  |       |                       | Bits   |
|                                          |                  | MAX535A                                                 |     |       | ±0.5                  |        |
| Integral Nonlinearity<br>(Note 1)        | INL              | MAX535B                                                 |     |       | ±1.0                  | LSB    |
|                                          |                  | MAX535MJA                                               |     |       | ±2.0                  |        |
| Differential Nonlinearity                | DNL              | Guaranteed monotonic                                    |     |       | ±1.0                  | LSB    |
| Offset Error                             | Vos              |                                                         |     | ±0.3  | ±8                    | mV     |
| Offset-Error Tempco                      | TCVos            |                                                         |     | 6     |                       | ppm/°C |
| Gain Error (Note 1)                      | GE               |                                                         |     | -0.5  | ±6                    | LSB    |
| Gain-Error Tempco                        |                  |                                                         |     | 1     |                       | ppm/°C |
| Power-Supply Rejection Ratio             | PSRR             | $4.5V \le V_{DD} \le 5.5V$                              |     |       | 600                   | μ٧/٧   |
| REFERENCE INPUT                          |                  |                                                         |     |       |                       |        |
| Reference Input Range                    | VREF             |                                                         | 0   |       | V <sub>DD</sub> - 1.4 | V      |
| Reference Input Resistance               | R <sub>REF</sub> | Code dependent, minimum at code 1 555 hex               | 14  | 20    |                       | kΩ     |
| MULTIPLYING-MODE PERFO                   | RMANCE           |                                                         |     |       |                       | •      |
| Reference -3dB Bandwidth                 |                  | $V_{\text{REF}} = 0.67 \text{Vp-p}$                     |     | 650   |                       | kHz    |
| Reference Feedthrough                    |                  | Input Code = all 0s, V <sub>REF</sub> = 3.6Vp-p at 1kHz |     | -84   |                       | dB     |
| Signal-to-Noise Plus<br>Distortion Ratio | SINAD            | V <sub>REF</sub> = 1Vp-p at 25kHz                       |     | 78    |                       | dB     |
| DIGITAL INPUTS                           |                  |                                                         |     |       |                       |        |
| Input High Voltage                       | VIH              |                                                         | 2.4 |       |                       | V      |
| Input Low Voltage                        | VIL              |                                                         |     |       | 0.8                   | V      |
| Input Leakage Current                    | l <sub>IN</sub>  | VIN = 0V or VDD                                         |     | 0.001 | ±0.5                  | μΑ     |
| Input Capacitance                        | CIN              |                                                         |     | 8     |                       | pF     |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{DD} = +5V \pm 10\%, GND = 0V, REF = +2.5V, R_L = 5k\Omega, C_L = 100pF, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at T\_A = +25°C. Output buffer connected in unity-gain configuration (Figure 8).)

| PARAMETER                                          | SYMBOL           | CONDITIONS                                              | MIN | TYP                  | MAX  | UNITS |
|----------------------------------------------------|------------------|---------------------------------------------------------|-----|----------------------|------|-------|
| DYNAMIC PERFORMANCE                                |                  |                                                         |     |                      |      |       |
| Voltage Output Slew Rate                           | SR               |                                                         |     | 0.6                  |      | V/µs  |
| Output Settling Time                               |                  | To $\pm 1/2$ LSB, V <sub>STEP</sub> = 2.5V              |     | 16                   |      | μs    |
| Output Voltage Swing                               |                  | Rail-to-rail (Note 2)                                   |     | 0 to V <sub>DD</sub> |      | V     |
| Current into FB                                    |                  |                                                         |     | 0.001                | 0.1  | μA    |
| Time to Valid Operation<br>on Start-Up             |                  |                                                         |     | 20                   |      | μs    |
| Digital Feedthrough                                |                  | $\overline{\text{CS}}$ = V <sub>DD</sub> , DIN = 100kHz |     | 5                    |      | nV-s  |
| POWER SUPPLIES                                     |                  |                                                         | I   |                      |      | 1     |
| Supply Voltage                                     | V <sub>DD</sub>  |                                                         | 4.5 |                      | 5.5  | V     |
| Supply Current                                     | IDD              | Note 3                                                  |     | 0.28                 | 0.4  | mA    |
| Supply Current in Shutdown                         |                  | Note 3                                                  |     | 4                    | 20   | μA    |
| Reference Current in Shutdown                      |                  |                                                         |     | 0.01                 | ±0.5 | μΑ    |
| TIMING CHARACTERISTICS                             |                  |                                                         |     |                      |      |       |
| SCLK Clock Period                                  | tCP              |                                                         | 100 |                      |      | ns    |
| SCLK Pulse Width High                              | tсн              |                                                         | 40  |                      |      | ns    |
| SCLK Pulse Width Low                               | tcL              |                                                         | 40  |                      |      | ns    |
| CS Fall to SCLK Rise Setup Time                    | tcss             |                                                         | 40  |                      |      | ns    |
| SCLK Rise to $\overline{\text{CS}}$ Rise Hold Time | tcsн             |                                                         | 0   |                      |      | ns    |
| DIN Setup Time                                     | t <sub>DS</sub>  |                                                         | 40  |                      |      | ns    |
| DIN Hold Time                                      | tdн              |                                                         | 0   |                      |      | ns    |
| SCLK Rise to $\overline{\text{CS}}$ Fall Delay     | tcs0             |                                                         | 40  |                      |      | ns    |
| $\overline{\text{CS}}$ Rise to SCLK Rise Hold Time | t <sub>CS1</sub> |                                                         | 40  |                      |      | ns    |
| CS Pulse Width High                                | tcsw             |                                                         | 100 |                      |      | ns    |

Note 1: Guaranteed from code 22 to code 8191 in unity-gain configuration.

**Note 2:** Accuracy is better than 0.5LSB for  $V_{OUT} = 8mV$  to  $V_{DD}$  - 100mV, guaranteed by a power-supply rejection test at the end points.

**Note 3:**  $R_L = \infty$ , digital inputs at GND or V<sub>DD</sub>.

Typical Operating Characteristics  $(V_{DD} = +5V, R_L = 5k\Omega, C_L = 100pF, T_A = +25^{\circ}C, unless otherwise noted.)$ 

**MAX535** 



### Typical Operating Characteristics (continued)

 $(V_{DD} = +5V, R_L = 5k\Omega, C_L = 100pF, T_A = +25^{\circ}C, unless otherwise noted.)$ 



#### **MAJOR-CARRY TRANSITION**



# DYNAMIC RESPONSE 10×5 13 OUT 1V/div GND





# **MAX535**

**MAX535** 

### \_Pin Description

| PIN | NAME            | FUNCTION                       |
|-----|-----------------|--------------------------------|
| 1   | OUT             | DAC Output Voltage             |
| 2   | CS              | Chip-Select Input. Active low. |
| 3   | DIN             | Serial-Data Input              |
| 4   | SCLK            | Serial-Clock Input             |
| 5   | FB              | DAC Output Amplifier Feedback  |
| 6   | REF             | Reference Voltage Input        |
| 7   | GND             | Ground                         |
| 8   | V <sub>DD</sub> | Positive Power Supply          |

### Detailed Description

The MAX535 contains a 13-bit, voltage-output digitalto-analog converter (DAC) that is easily addressed using a simple 3-wire serial interface. It includes a 16bit shift register, and has a doubled-buffered input composed of an input register and a DAC register (see *Functional Diagram*). In addition to the voltage output, the amplifier's negative input is available to the user.

The DAC is an inverted R-2R ladder network that converts a 13-bit digital input into an equivalent analog output voltage in proportion to the applied reference voltage input. Figure 1 shows a simplified circuit diagram of the DAC.

#### **Reference Inputs**

The reference input accepts positive DC and AC signals. The voltage at the reference input sets the full-scale output voltage for the DAC. The reference input voltage range is 0V to ( $V_{DD}$  - 1.4V). The output voltage ( $V_{OUT}$ ) is represented by a digitally programmable voltage source as:

#### VOUT = (VREF x NB / 8192) x Gain

where NB is the numeric value of the DAC's binary input code (0 to 8191),  $V_{REF}$  is the reference voltage, and Gain is the externally set voltage gain.

The impedance at the reference input is code dependent, ranging from a low value of  $14k\Omega$  when the DAC has an input code of 1555 hex, to a high value exceeding several giga ohms (leakage currents) with an input



Figure 1. Simplified DAC Circuit Diagram

code of 0000 hex. Because the input impedance at the reference pin is code dependent, load regulation of the reference source is important.

The REF reference input has a  $14k\Omega$  guaranteed minimum input impedance. A voltage reference with a load regulation of 6ppm/mA, such as the MAX873, would typically deviate by 0.0062LSB (0.009LSB worst case) when driving the MAX535 reference input at 2.5V.

In shutdown mode, the MAX535's REF input enters a high-impedance state with a typical input leakage current of 0.01 $\mu$ A.

The reference input capacitance is also code dependent and typically ranges from 15pF (with an input code of all 0s) to 50pF (with an input code of all 1s).

### **Output Amplifier**

The MAX535 DAC output is internally buffered by a precision amplifier with a typical slew rate of 0.6V/µs. Access to the output amplifier's inverting input provides the user greater flexibility in output gain setting/ signal conditioning (see the *Applications Information* section).

With a full-scale transition at the MAX535 output, the typical settling time to  $\pm 1/2\text{LSB}$  is 16µs when loaded with 5k $\Omega$  in parallel with 100pF (loads less than 2k $\Omega$  degrade performance).

The MAX535 output amplifier's output dynamic responses and settling performances are shown in the *Typical Operating Characteristics*.



#### Shutdown Mode

The MAX535 features a software-programmable shutdown that reduces supply current to a typical value of  $4\mu$ A. Writing 111XXXXXXXXXXXX as the input-control word puts the MAX535 in shutdown mode (Table 1).

In shutdown mode, the MAX535 output amplifiers and the reference inputs enter a high-impedance state. The serial interface remains active. Data in the input registers is retained in shutdown, allowing the MAX535 to recall the output states prior to entering shutdown. Exit shutdown mode by either recalling the previous configuration or by updating the DACs with new data. When powering up the device or bringing it out of shutdown, allow 20µs for the outputs to stabilize.

#### Serial-Interface Configurations

The MAX535's 3-wire serial interface is compatible with both Microwire<sup>™</sup> (Figure 2) and SPI<sup>™</sup>/QSPI<sup>™</sup> (Figure 3). The serial input word consists of three control bits followed by 13 data bits (MSB first), as shown in Figure 4. The 3-bit control code determines the MAX535's response outlined in Table 1.

The MAX535's digital inputs are double buffered. Depending on the command issued through the serial interface, the input register can be loaded without affecting the DAC register, the DAC register can be loaded directly, or the DAC register can be updated from the input register (Table 1).

#### Serial-Interface Description

The MAX535 requires 16 bits of serial data. Table 1 lists the serial-interface programming commands. For certain commands, the 13 data bits are "don't cares." Data is sent MSB first and can be sent in two 8-bit packets or one 16-bit word (CS must remain low until 16 bits are transferred). The serial data is composed of three control bits (C2, C1, C0), followed by the 13 data bits D12...D0 (Figure 4). The 3-bit control code determines:

- The register to be updated
- Configuration when exiting shutdown

Figure 5 shows the serial-interface timing requirements. The chip-select pin  $\overline{(CS)}$  must be low to enable the DAC's serial interface. When  $\overline{CS}$  is high, the interface control circuitry is disabled.  $\overline{CS}$  must go low at least tcss before the rising serial clock (SCLK) edge to properly clock in the first bit. When  $\overline{CS}$  is low, data is clocked into the internal shift register via the serial-data input pin (DIN) on SCLK's rising edge. The maximum guaranteed clock frequency is 10MHz. Data is latched into the MAX535 input/DAC register on  $\overline{CS}$ 's rising edge.



Figure 2. Connections for Microwire



Figure 3. Connections for SPI/QSPI

| MSB                           | LSB                 |  |  |  |
|-------------------------------|---------------------|--|--|--|
| ◄ 16 Bits of Serial Data      |                     |  |  |  |
| Control<br>Bits               | Data Bits<br>MSBLSB |  |  |  |
| C2C1C0                        | D12D0               |  |  |  |
| ← <sup>3 Control</sup> → Bits |                     |  |  |  |

Figure 4. Serial-Data Format



### Table 1. Serial-Interface Programming Commands

|    | 16 | BIT SER | RIAL WORD        |                                                                                 |  |
|----|----|---------|------------------|---------------------------------------------------------------------------------|--|
| C2 | C1 | C0      | D12D0<br>MSB LSB |                                                                                 |  |
| Х  | 0  | 0       | 13 bits of data  | Load input register; DAC register immediately updated (exit shutdown).          |  |
| Х  | 0  | 1       | 13 bits of data  | Load input register; DAC register unchanged.                                    |  |
| Х  | 1  | 0       | *****            | Update DAC register from input register (exit shutdown; recall previous state). |  |
| 1  | 1  | 1       | XXXXXXXXXXXXXX   | Shutdown                                                                        |  |
| 0  | 1  | 1       | XXXXXXXXXXXXXX   | No operation (NOP)                                                              |  |

"X" = Don't care



Figure 5. Serial-Interface Timing Diagram



Figure 6. Detailed Serial-Interface Timing Diagram



Figure 7. Multiple MAX535s Sharing Common DIN and SCLK Lines

Figure 7 shows a method of connecting several MAX535s. In this configuration, the clock and the data bus are common to all devices and separate chipselect lines are used for each IC.

### Applications Information

### Unipolar Output

For a unipolar output, the output voltage and the reference input have the same polarity. Figure 8 shows the MAX535 unipolar output circuit, which is also the typical operating circuit. Table 2 lists the unipolar output codes.

For rail-to-rail output, see Figure 9. This circuit shows the MAX535 with the output amplifier configured with a closed-loop gain of +2 to provide 0V to 5V full-scale range when a 2.5V reference is used.

#### **Bipolar Output**

The MAX535 output can be configured for bipolar operation using Figure 10's circuit.

VOUT = V<sub>REF</sub> [(2NB / 8192) - 1]

where NB is the numeric value of the DAC's binary input code. Table 3 shows digital codes (offset binary) and corresponding output voltage for Figure 10's circuit.

### Table 2. Unipolar Code Table

| DAC<br>MSB | CONTEN | ITS<br>LSB | ANALOG OUTPUT                                                               |
|------------|--------|------------|-----------------------------------------------------------------------------|
| 11111      | 1111   | 1111       | +V <sub>REF</sub> ( <u>8191</u> )                                           |
| 10000      | 0000   | 0001       | +V <sub>REF</sub> ( <u>4097</u> )                                           |
| 10000      | 0000   | 0000       | $+V_{\text{REF}}\left(\frac{4096}{8192}\right) = \frac{+V_{\text{REF}}}{2}$ |
| 01111      | 1111   | 1111       | +V <sub>REF</sub> ( 4095/8192)                                              |
| 00000      | 0000   | 0001       | +V <sub>REF</sub> ( 1/8192)                                                 |
| 00000      | 0000   | 0000       | OV                                                                          |

### Using an AC Reference

In applications where the reference has AC-signal components, the MAX535 has multiplying capability within the reference input range specifications. Figure 11 shows a technique for applying a sine-wave signal to the reference input where the AC signal is offset before being applied to REF. The reference voltage must never be more negative than GND.

|            | -      |            | 1                                                                 |
|------------|--------|------------|-------------------------------------------------------------------|
| DAC<br>MSB | CONTEN | ITS<br>LSB | ANALOG OUTPUT                                                     |
| 11111      | 1111   | 1111       | $+V_{\text{REF}}\left(\frac{4095}{4096}\right)$                   |
| 10000      | 0000   | 0001       | $+V_{REF}(\frac{1}{4096})$                                        |
| 10000      | 0000   | 0000       | OV                                                                |
| 01111      | 1111   | 1111       | $-V_{REF}(\frac{1}{4096})$                                        |
| 00000      | 0000   | 0001       | -V <sub>REF</sub> ( <u>4096</u> )                                 |
| 00000      | 0000   | 0000       | $-V_{\text{REF}}\left(\frac{4096}{4096}\right) = -V_{\text{REF}}$ |

### Table 3. Bipolar Code Table

**MAX535** 

**Note:** 1LSB =  $(V_{REF}) \left(\frac{2}{8192}\right)$ 

The MAX535's total harmonic distortion plus noise (THD + N) is typically less than -78dB, given a 1Vp-p signal swing and input frequencies up to 25kHz. The typical -3dB frequency is 650kHz, as shown in the *Typical Operating Characteristics* graphs.

**Digitally Programmable Current Source** The circuit of Figure 12 places an NPN transistor (2N3904 or similar) within the op-amp feedback loop to implement a digitally programmable, unidirectional current source. This circuit can be used to drive 4mA to 20mA current loops, which are commonly used in industrial-control applications. The output current is calculated with the following equation:

### $I_{OUT} = (V_{REF} / R) \times (NB / 8192)$

where NB is the numeric value of the DAC's binary input code and R is the sense resistor shown in Figure 12.



Figure 8. Unipolar Output Circuit



Figure 9. Unipolar Rail-to-Rail Output Circuit



Figure 10. Bipolar Output Circuit



Figure 12. Digitally Programmable Current Source

#### **Power-Supply Considerations**

On power-up, the input and DAC registers are cleared (set to zero code).

For rated MAX535 performance, REF should be at least 1.4V below V<sub>DD</sub>. Bypass V<sub>DD</sub> with a 4.7 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND. Use short lead lengths and place the bypass capacitors as close to the supply pins as possible.



Figure 11. AC Reference Input Circuit

#### **Grounding and Layout Considerations**

Digital or AC transient signals on GND can create noise at the analog output. Tie GND to the highest-quality ground available.

Good printed circuit board ground layout minimizes crosstalk between the DAC output, reference input, and digital input. Reduce crosstalk by keeping analog lines away from digital lines. Wire-wrapped boards are not recommended.

## \_Ordering Information (continued)

| PART       | TEMP. RANGE     | PIN-PACKAGE   | INL<br>(LSBs) |
|------------|-----------------|---------------|---------------|
| MAX535AEPA | -40°C to +85°C  | 8 Plastic DIP | ±1/2          |
| MAX535BEPA | -40°C to +85°C  | 8 Plastic DIP | ±1            |
| MAX535AEUA | -40°C to +85°C  | 8 μΜΑΧ        | ±1/2          |
| MAX535BEUA | -40°C to +85°C  | 8 μΜΑΧ        | ±1            |
| MAX535BMJA | -55°C to +125°C | 8 CERDIP**    | ±2            |

\*\*Contact factory for availability and processing to MIL-STD-883.

\_Chip Information

TRANSISTOR COUNT: 1677

### Package Information



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

#### \_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 (408) 737-7600

© 1996 Maxim Integrated Products

12

Printed USA

**MAXIM** is a registered trademark of Maxim Integrated Products.