### **General Description** The MAX705-MAX708/MAX813L microprocessor (µP) supervisory circuits reduce the complexity and number of components required to monitor power-supply and battery functions in µP systems. These devices significantly improve system reliability and accuracy compared to separate ICs or discrete components. The MAX705/MAX706/MAX813L provide four functions: - 1) A reset output during power-up, power-down, and brownout conditions. - 2) An independent watchdog output that goes low if the watchdog input has not been toggled within 1.6 seconds - 3) A 1.25V threshold detector for power-fail warning, low-battery detection, or for monitoring a power supply other than +5V. - 4) An active-low manual-reset input. The MAX707/MAX708 are the same as the MAX705/ MAX706, except an active-high reset is substituted for the watchdog timer. The MAX813L is the same as the MAX705, except RESET is provided instead of RESET. Two supply-voltage monitor levels are available: The MAX705/MAX707/MAX813L generate a reset pulse when the supply voltage drops below 4.65V, while the MAX706/MAX708 generate a reset pulse below 4.40V. All four parts are available in 8-pin DIP, SO and µMAX packages. ## Applications Computers Controllers Intelligent Instruments Automotive Systems Critical µP Power Monitoring ## Typical Operating Circuit #### **Features** - ♦ µMAX Package: Smallest 8-Pin SO - ♦ Guaranteed RESET Valid at V<sub>CC</sub> = 1V - ♦ Precision Supply-Voltage Monitor 4.65V in MAX705/MAX707/MAX813L 4.40V in MAX706/MAX708 - **♦ 200ms Reset Pulse Width** - **♦ Debounced TTL/CMOS-Compatible Manual-Reset Input** - ♦ Independent Watchdog Timer—1.6sec Timeout (MAX705/MAX706) - ♦ Active-High Reset Output (MAX707/MAX708/MAX813L) - **♦ Voltage Monitor for Power-Fail or Low-Battery** Warning #### **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | |-----------|--------------|---------------| | MAX705CPA | 0°C to +70°C | 8 Plastic DIP | | MAX705CSA | 0°C to +70°C | 8 SO | | MAX705CUA | 0°C to +70°C | 8 μΜΑΧ | | MAX705C/D | 0°C to +70°C | Dice* | #### Ordering Information continued at end of data sheet. - \* Dice are specified at T<sub>A</sub> = +25°C. - \*\*Contact factory for availability and processing to MIL-STD-883. ## Pin Configurations MIXIM Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS** | Terminal Voltage (with respect to GND) | SO (derate 5.88mW/°C above +70°C) 471mW | |-----------------------------------------------------------|---------------------------------------------| | V <sub>CC</sub> | μMAX (derate 4.10mW/°C above +70°C) | | All Other Inputs (Note 1)0.3V to (V <sub>CC</sub> + 0.3V) | CERDIP (derate 8.00mW/°C above +70°C) 640mW | | Input Current | Operating Temperature Ranges | | V <sub>CC</sub> 20mA | MAX70_C, MAX813LC 0°C to +70°C | | GND 20mA | MAX70_E, MAX813LE40°C to +85°C | | Output Current (all outputs) 20mA | MAX70_MJA55°C to +125°C | | Continuous Power Dissipation | Storage Temperature Range65°C to +160°C | | Plastic DIP (derate 9.09mW/°C above +70°C) 727mW | Lead Temperature (soldering, 10sec)+300°C | **Note 1:** The input voltage limits on PFI and MR can be exceeded if the input current is less than 10mA. Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $(V_{CC} = 4.75 \text{V to } 5.5 \text{V for MAX} 705 \text{/MAX} 707 \text{/MAX} 813 \text{L}, V_{CC} = 4.5 \text{V to } 5.5 \text{V for MAX} 706 \text{/MAX} 708, T_{A} = T_{MIN} \text{ to } T_{MAX}, \text{ unless otherwise noted.})$ | PARAMET | ER | SYMBOL | CON | DITIONS | MIN | TYP | MAX | UNITS | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------|------------------------------------------------|------------------------------------|-----------------------|------|-------|-------|--|--|--|--| | | | | MAX70_C | | 1.0 | | 5.5 | | | | | | | Reset Threshold (Note 2) Reset Threshold Hysteresis (No Reset Pulse Width (Note 2) RESET Output Voltage Vatchdog Timeout Period VDI Pulse Width VDI Input Threshold Low High | ge | VCC | MAX813LC | | 1.1 | | 5.5 | V | | | | | | | | | MAX70_E/M, MAX | 813LE/M | 1.2 | 5.5 | | | | | | | | | | | MAX705C, MAX70 | 06C, MAX813LC | | 150 | 350 | | | | | | | Commenter Comment | | | MAX705E/M, MAX | 706E/M, MAX813LE/M | | 150 | 500 | | | | | | | Supply Current | ISUPPLY | MAX707C, MAX70 | )8C | | 50 | 350 | μА | | | | | | | | | | MAX707E/M, MAX | 708E/M | | 50 | 500 | | | | | | | Reset Threshold (Note 2) | | \/ | MAX705, MAX707 | , MAX813L | 4.50 | 4.65 | 4.75 | V | | | | | | | | V <sub>RT</sub> | MAX706, MAX708 | 1 | 4.25 | 4.40 | 4.50 | \ \ \ | | | | | | Reset Threshold Hystere | esis (Note 2) | | | | 40 | | mV | | | | | | | Reset Pulse Width (Note | e 2) | t <sub>RS</sub> | | | 140 | 200 | 280 | ms | | | | | | Reset Threshold Hysteresis (Note 2) Reset Pulse Width (Note 2) RESET Output Voltage RESET Output Voltage Watchdog Timeout Period WDI Pulse Width WDI Input Threshold Low | | | ISOURCE = 800µA | | Vcc - 1.5 | | | | | | | | | | | | ISINK = 3.2mA | | | | 0.4 | V | | | | | | | | MAX70_C, V <sub>CC</sub> = | 1V, I <sub>SINK</sub> = 50μA | | | 0.3 | \ \ \ | | | | | | | | | | MAX70_E/M, V <sub>C</sub> C | = 1.2V, I <sub>SINK</sub> = 100μA | | | 0.3 | | | | | | | | | | MAX707, MAX708 | , ISOURCE = 800µA | V <sub>CC</sub> - 1.5 | | | | | | | | | | | | MAX707, MAX708 | , I <sub>SINK</sub> = 1.2mA | | | 0.4 | | | | | | | DECET Output Voltage | | | MAX813LC, ISOUR | CE = 4µA, VCC = 1.1V | 0.8 | | | V | | | | | | RESET Output voltage | | | MAX813LE/M, I <sub>SOL</sub> | JRCE = 4µA, V <sub>CC</sub> = 1.2V | 0.9 | | | | | | | | | | | | MAX813L | ISOURCE = 800µA | Vcc - 1.5 | | | | | | | | | | | | IVIAAOTSE | ISINK = 3.2mA | | | 0.4 | | | | | | | Watchdog Timeout Peri | od | twp | MAX705, MAX706 | , MAX813L | 1.00 | 1.60 | 2.25 | sec | | | | | | WDI Pulse Width | | twp | VIL = 0.4V, VIH = ( | V <sub>CC</sub> ) (0.8) | 50 | | | ns | | | | | | WDI Input Throchold | Low | | MAX705, MAX706 | , MAX813L, | | | 0.8 | V | | | | | | WDI IIIput Hiresholu | High | | $V_{CC} = 5V$ | | 3.5 | | | \ \ \ | | | | | | WDI Input Current | | | MAX705, MAX706, | MAX813L, WDI = $V_{CC}$ | | 50 | 150 | μА | | | | | | worinput current | | | MAX705, MAX706, | MAX813L, WDI = 0V | -150 | -50 | | μA | | | | | | WDQ Output Voltage | | | MAX705, MAX706,<br>I <sub>SOURCE</sub> = 800μA | MAX813L, | V <sub>CC</sub> - 1.5 | | | V | | | | | | wbo output voltage | | | MAX705, MAX706<br>I <sub>SINK</sub> = 1.2mA | i, MAX813L, | | | 0.4 | v | | | | | $\textbf{ELECTRICAL CHARACTERISTICS (continued)} \\ (V_{CC} = 4.75 \text{V to } 5.5 \text{V for MAX} 705 \text{/MAX} 707 \text{/MAX} 813 \text{L}, V_{CC} = 4.5 \text{V to } 5.5 \text{V for MAX} 706 \text{/MAX} 708, T_{A} = T_{MIN} \text{ to } T_{MAX} \text{, unless otherwise noted.}) \\$ | PARAMET | ER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------|----------|--------|----------------------|--------------------------------------------------------------------|------|-------|-------| | MR Pull-Up Current | | | MR = OV | 100 | 250 | 600 | μА | | MR Pulse Width | | tMR | | 150 | | | ns | | MR Input Threshold | Low | | | | | 0.8 | \/ | | | High | | | 2.0 | | | ] | | MR to Reset Out Delay | (Note 2) | tMD | | | | 250 | ns | | PFI Input Threshold | | | V <sub>CC</sub> = 5V | 1.20 | 1.25 | 1.30 | V | | PFI Input Current | | | | -25.00 | 0.01 | 25.00 | nA | | PFO Output Voltage | | | ISOURCE = 800µA | 2.0 V 2.0 ns 1.20 1.25 1.30 V -25.00 0.01 25.00 nA VCC - 1.5 V | | | | | Pro Output voltage | | | ISINK = 3.2mA | | | 0.4 | 1 v | Note 2: Applies to both RESET in the MAX705-MAX708 and RESET in the MAX707/MAX708/MAX813L. ## **Typical Operating Characteristics** ## Pin Description | | • | PI | IN | • | • | | • | |--------|--------|--------|---------|--------|------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MAX705 | MAX706 | MAX707 | /MAX708 | MAX | 813L | NAME | FUNCTION | | DIP/SO | μΜΑΧ | DIP/SO | μMAX | DIP/SO | μMAX | | | | 1 | 3 | 1 | 3 | 1 | 3 | MR | Manual-Reset Input triggers a reset pulse when pulled below 0.8V. This active-low input has an internal 250µA pull-up current. It can be driven from a TTL or CMOS logic line as well as shorted to ground with a switch. | | 2 | 4 | 2 | 4 | 2 | 4 | V <sub>CC</sub> | +5V Supply Input | | 3 | 5 | 3 | 5 | 3 | 5 | GND | 0V Ground Reference for all signals | | 4 | 6 | 4 | 6 | 4 | 6 | PFI | Power-Fail Voltage Monitor Input. When PFI is less than 1.25V, PFO goes low. Connect PFI to GND or V <sub>CC</sub> when not used. | | 5 | 7 | 5 | 7 | 5 | 7 | PFO | Power-Fail Output goes low and sinks current when PFI is less than 1.25V; otherwise PFO stays high. | | 6 | 8 | - | - | 6 | 8 | WDI | Watchdog Input. If WDI remains high or low for 1.6sec, the internal watchdog timer runs out and WDO goes low (Figure 1). Floating WDI or connecting WDI to a high-impedance three-state buffer disables the watchdog feature. The internal watchdog timer clears whenever reset is asserted, WDI is three-stated, or WDI sees a rising or falling edge. | | - | = | 6 | - | - | - | N.C. | No Connect | | 7 | 1 | 7 | 1 | - | - | RESET | Active-Low Reset Output pulses low for 200ms when triggered, and stays low whenever V <sub>CC</sub> is below the reset threshold (4.65V in the MAX705 and 4.40V in the MAX706). It remains low for 200ms after V <sub>CC</sub> rises above the reset threshold or MR goes from low to high (Figure 3). A watchdog timeout will not trigger RESET unless WDO is connected to MR. | | 8 | 2 | | | 8 | 2 | WDO | Watchdog Output pulls low when the internal watchdog timer finishes its 1.6sec count and does not go high again until the watchdog is cleared. WDO also goes low during low-line conditions. Whenever V <sub>CC</sub> is below the reset threshold, WDO stays low; however, unlike RESET, WDO does not have a minimum pulse width. As soon as V <sub>CC</sub> rises above the reset threshold, WDO goes high with no delay. | | - | - | 8 | 2 | 7 | 1 | RESET | Active-High Reset Output is the inverse of RESET. Whenever RESET is high, RESET is low, and vice versa (Figure 2). The MAX813L has a RESET output only. | Figure 1. MAX705/MAX706/MAX813L Block Diagram # Detailed Description Reset Output A microprocessor's ( $\mu$ P's) reset input starts the $\mu$ P in a known state. Whenever the $\mu$ P is in an unknown state, it should be held in reset. The MAX705-MAX708/MAX813L assert reset during power-up and prevent code execution errors during power-down or brownout conditions. On power-up, once $V_{CC}$ reaches 1V, $\overline{RESET}$ is a guaranteed logic low of 0.4V or less. As $V_{CC}$ rises, $\overline{RESET}$ stays low. When $V_{CC}$ rises above the reset threshold, an internal timer releases $\overline{RESET}$ after about 200ms. $\overline{RESET}$ pulses low whenever $V_{CC}$ dips below the reset threshold, i.e. brownout condition. If brownout occurs in the middle of a previously initiated reset pulse, the pulse continues for at least another 140ms. On power-down, once $V_{CC}$ falls below the reset threshold, $\overline{RESET}$ stays low and is guaranteed to be 0.4V or less until $V_{CC}$ drops below 1V. The MAX707/MAX708/MAX813L active-high RESET output is simply the complement of the RESET output, and is guaranteed to be valid with $V_{CC}$ down to 1.1V. Some $\mu$ Ps, such as Intel's 80C51, require an active-high reset pulse. #### **Watchdog Timer** The MAX705/MAX706/MAX813L watchdog circuit monitors the $\mu$ P's activity. If the $\mu$ P does not toggle the watchdog input (WDI) within 1.6sec and WDI is not three-stated, WDO goes low. As long as RESET is asserted or the Figure 2. MAX707/MAX708 Block Diagram WDI input is three-stated, the watchdog timer will stay cleared and will not count. As soon as reset is released and WDI is driven high or low, the timer will start counting. Pulses as short as 50ns can be detected. Typically, $\overline{WDO}$ will be connected to the non-maskable interrupt input (NMI) of a $\mu P$ . When $V_{CC}$ drops below the reset threshold, $\overline{WDO}$ will go low whether or not the watchdog timer has timed out yet. Normally this would trigger an NMI interrupt, but $\overline{RESET}$ goes low simultaneously, and thus overrides the NMI interrupt. If WDI is left unconnected, $\overline{\text{WDO}}$ can be used as a low-line output. Since floating WDI disables the internal timer, $\overline{\text{WDO}}$ goes low only when $V_{CC}$ falls below the reset threshold, thus functioning as a low-line output. The MAX705/MAX706 have a watchdog timer and a RESET output. The MAX707/MAX708 have both active-high and active-low reset outputs. The MAX813L has both an active-high reset output and a watchdog timer. #### Manual Reset The manual-reset input (MR) allows reset to be triggered by a pushbutton switch. The switch is effectively debounced by the 140ms minimum reset pulse width. MR is TTL/CMOS logic compatible, so it can be driven by an external logic line. MR can be used to force a watchdog timeout to generate a reset pulse in the MAX705/MAX706/MAX813L. Simply connect WDO to MR. #### **Power-Fail Comparator** The power-fail comparator can be used for various purposes because its output and noninverting input are not internally connected. The inverting input is internally connected to a 1.25V reference. Figure 3. MAX705/MAX706/MAX813L Watchdog Tlming Figure 4. MAX705/MAX706 RESET, MR, and WDO Timing with WDI Three-Stated. The MAX707/MAX708/MAX813L RESET output is the inverse of RESET shown. To build an early-warning circuit for power failure, connect the PFI pin to a voltage divider (see *Typical Operating Circuit*). Choose the voltage divider ratio so that the voltage at PFI falls below 1.25V just before the +5V regulator drops out. Use $\overline{\text{PFO}}$ to interrupt the $\mu\text{P}$ so it can prepare for an orderly power-down. ## \_Applications Information # Ensuring a Valid RESET Output Down to $V_{CC} = 0V$ When $V_{CC}$ falls below 1V, the MAX705-MAX708 $\overline{RESET}$ output no longer sinks current—it becomes an open circuit. High-impedance CMOS logic inputs can drift to undetermined voltages if left undriven. If a pull-down resistor is added to the $\overline{RESET}$ pin as shown in Figure 5, any stray charge or leakage currents will be drained to ground, holding $\overline{RESET}$ low. Resistor value (R1) is not critical. It should be about $100k\Omega$ , large enough not to load $\overline{RESET}$ and small enough to pull $\overline{RESET}$ to ground. #### Monitoring Voltages Other Than the Unregulated DC Input Monitor voltages other than the unregulated DC by connecting a voltage divider to PFI and adjusting the ratio appropriately. If required, add hysteresis by connecting a resistor (with a value approximately 10 times the sum of the two resistors in the potential divider network) between PFI and $\overline{\text{PFO}}$ . A capacitor between PFI and GND will reduce the power-fail circuit's sensitivity to high-frequency noise on the line being monitored. RESET can be asserted on other voltages in addition to the +5V V<sub>CC</sub> line. Connect $\overline{\text{PFO}}$ to MR to initiate a RESET pulse when PFI drops below 1.25V. Figure 6 shows the MAX705-MAX708 configured to assert RESET when the +5V supply falls below approximately 11V. #### Monitoring a Negative Voltage The power-fail comparator can also monitor a negative supply rail (Figure 7). When the negative rail is good (a negative voltage of large magnitude), $\overline{PFO}$ is low, and when the negative rail is degraded (a negative voltage of lesser magnitude), $\overline{PFO}$ is high. By adding the resistors and transistor as shown, a high $\overline{PFO}$ triggers reset. As long as $\overline{PFO}$ remains high, the MAX705-MAX708/MAX813L will keep reset asserted ( $\overline{RESET}$ = low, $\overline{RESET}$ = high). Note that this circuit's accuracy depends on the $\overline{PFI}$ threshold tolerance, the $\overline{V_{CC}}$ line, and the resistors. Figure 5. RESET Valid to Ground Circuit Figure 7. Monitoring a Negative Voltage Figure 6. Monitoring Both +5V and +12V Figure 8. Interfacing to μPs with Bidirectional Reset I/O ## Interfacing to µPs with Bidirectional Reset Pins $\mu Ps$ with bidirectional reset pins, such as the Motorola 68HC11 series, can contend with the MAX705-MAX708 RESET output. If, for example, the RESET output is driven high and the $\mu P$ wants to pull it low, indeterminate logic levels may result. To correct this, connect a 4.7k $\Omega$ resistor between the RESET output and the $\mu P$ reset I/O, as in Figure 8. Buffer the RESET output to other system components. ## Ordering Information (continued) | | | <u> </u> | |------------|-----------------|---------------| | PART | TEMP. RANGE | PIN-PACKAGE | | MAX705EPA | -40°C to +85°C | 8 Plastic DIP | | MAX705ESA | -40°C to +85°C | 8 SO | | MAX705MJA | -55°C to +125°C | 8 CERDIP** | | MAX706CPA | 0°C to +70°C | 8 Plastic DIP | | MAX706CSA | 0°C to +70°C | 8 SO | | MAX706CUA | 0°C to +70°C | 8 μΜΑΧ | | MAX706C/D | 0°C to +70°C | Dice* | | MAX706EPA | -40°C to +85°C | 8 Plastic DIP | | MAX706ESA | -40°C to +85°C | 8 SO | | MAX706MJA | -55°C to +125°C | 8 CERDIP** | | MAX707CPA | 0°C to +70°C | 8 Plastic DIP | | MAX707CSA | 0°C to +70°C | 8 SO | | MAX707CUA | 0°C to +70°C | 8 μΜΑΧ | | MAX707C/D | 0°C to +70°C | Dice* | | MAX707EPA | -40°C to +85°C | 8 Plastic DIP | | MAX707ESA | -40°C to +85°C | 8 SO | | MAX707MJA | -55°C to +125°C | 8 CERDIP** | | MAX708CPA | 0°C to +70°C | 8 Plastic DIP | | MAX708CSA | 0°C to +70°C | 8 SO | | MAX708CUA | 0°C to +70°C | 8 µMAX | | MAX708C/D | 0°C to +70°C | Dice* | | MAX708EPA | -40°C to +85°C | 8 Plastic DIP | | MAX708ESA | -40°C to +85°C | 8 SO | | MAX708MJA | -55°C to +125°C | 8 CERDIP** | | MAX813LCPA | 0°C to +70°C | 8 Plastic DIP | | MAX813LCSA | 0°C to +70°C | 8 SO | | MAX813LCUA | 0°C to +70°C | 8 µMAX | | MAX813LC/D | 0°C to +70°C | Dice* | | MAX813LEPA | -40°C to +85°C | 8 Plastic DIP | | MAX813LESA | -40°C to +85°C | 8 SO | | MAX813LMJA | -55°C to +125°C | 8 CERDIP** | | | | | <sup>\*</sup>Dice are specified at $T_A = +25$ °C. ## Pin Configuration (continued) ## Chip Topography ( ) ARE FOR MAX813L ONLY. TRANSISTOR COUNT: 572 SUBSTRATE MUST BE LEFT UNCONNECTED <sup>\*\*</sup>Contact factory for availability and processing to MIL-STD-883. ## Package Information # MAX705-MAX708/MAX813L # Low-Cost, µP Supervisory Circuits | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Γ | | | |--------------------------------------------------------------|-----------|-----------|----------|------------|--------------------------------------|----------|----------|----------|-----------|----------|-----------|-----------|----------------|--------------|----------------|------------|-------------------|-----------------|-----|-----------|------------|----------------|-------------------|----------|-------------------|---------------|----------------|----------------|-------------------|-------------------|-----------|---------------------|---------------------|----------|-------------------|------------| | Price†<br>1 000-up (\$) | 1.71 | 3.26 | 3.23 | 3.61 | # | 3.55 | 3.58 | 2.17 | 138+ | 2.93 | 1.02* | 1.71 | 1.71 | +88.0 | 1.63 | 3.90 | 3.42 | 11 | - | - | 3.88 | = | 3.59 | 3.66 | 3.26 | 3.90 | # | + | # | ‡ | 1.02* | + | # | # | 3.82 | 2.44 | | sni9 | 00 | 000 | 000 | 16 | 16 | 16 | 16 | 90 | 8 | 8 | 8 | 000 | 100 | 00 | 8 | 16 | 16 | 16 | 16 | 8 | 16 | 00 | 000 | 8 | 00 | 8 | 8 | 16 | iri | 3 | 00 | 00 | 00 | 100 | 91 | 8 | | max (typ) | | - | | | | | | | | ** | | | | | | | | - | | | | - | | - | | - | | | | | | ** | | 100 | | | | Isupery<br>Backup Mode<br>PA<br>Pay (1)(1) | | 5(0.05) | 100 | \$(0.04) | | | | | \$(0.05) | 1(0.4) | | | | | | 5(0.04) | | TBD | TBD | TBD | \$(0.04) | TBD | 5(0.05) | 1(0.4) | \$(0.05) | 1(0.4) | TBD | TBD | | | | TBD | TBD | TBD | | 0.1(0.002) | | YJ99Usl<br>Operating Mode<br>Am<br>(qy1) xsm | 0.2(0.05) | 0.35(0.2) | 0 5(0.4) | 0.1(0.035) | | | | 0.2(0.1) | 0.35(0.2) | 0.5(0.4) | 0.35(0.2) | 0.35(0.2) | 0.35(0.2) | 0.35(0.2) | 0.35(0.2) | 0.15(0.06) | 0.15(0.07) | TBD | TBD | TBD | 0.1(0.035) | TBD | 0.35(0.2) | 0.5(0.4) | 0.35(0.2) | 0.5(0.4) | TBD | TBD | 0.06(0.024) | 0.06(0.024) | 0.35(0.2) | TBD | TBD | TBD | 0.15(0.07) | 0.5(0.23) | | nO-ynatte8<br>Output | | | | 1 | rt. | 1 | | | | | | | | | | 1 | | | | | 1 | | | | | | 1 | | | | | | | | | | | Low-Line<br>Sudiput | | | | | | | | | | | | | | | | 1 | 1 | 1 | 1 | 1 | | | | | | | 1 | 1 | | | | 1 | | | 1 | | | taeseR-mannaM<br>Input | 1 | | | | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | 1 | 1 | | | | 1 | 1 | 1 | 1 | 1 | | | Power-Fail<br>Comparator | | 1 | 1 | | | 1 | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | , | ` | 1 | 1 | | √/±2% | 1 | 1/±2% | V/±2% | ` | V/±2% | 1 | | | | V/±2% | V/±2% | V/±2% | V/±2% | V/±2% | | | CE Write<br>Protect | | | | ₹/10ns | | | 1 | | | | | | | | | ✓ /10ns | √/10ns | 1 | , | 1 | ₹/10ns | | | | | | 1 | , | | | | | | | √.10ns. | 1 | | TuoV-o1-ττα8V<br>O Resistance<br>(Ω) xsM | | 400 | 900 | 25 | | | | | 400 | 400 | | | | | | 25 | | TBD | TBD | TBD | 25 | TBD | 400 | 400 | 400 | 400 | TBD | TBD | | | | | | | | 199 | | Vcc-to-Vouτ<br>On Resistance<br>Max (Ω) | | 10 | 9 | 1.2 | | | | | 10 | 9 | | | | | | 1.2 | | TBD | TBD | TBD | 1.2 | TBD | 10 | 9 | 10 | 9 | TBD | TBD | | | | | | | | 2,5 | | Backup-Battery<br>Switch | | 1 | , | . > | 4 | 1 | | | 1 | 1 | | | | | | 1 | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | 1 | | Separate<br>Watchdog<br>Output | | | | 1 | ery | 1 | 1 | | | | 1 | 1 | 1 | | | 1 | , | 1 | 1 | | 1 | | | | | | 1 | | | | 1 | | 1 | | ^ | | | Nominal<br>Watchdog<br>Timeout Period<br>(sec), if Available | 19:0/5 | 9. | 1.6 | 1.6/adj. | MAX691A and a 125mAh lithium battery | 1.6/adj. | 1.6/adj. | | | | 1.6 | 1.6 | 1.6 | | | 1 | 1 | 1.6 | 1.6 | | 1.6/adj. | 1.6 | 1.6 | 1.6 | 1.6 | | 1.6 | | | | 1.6 | | 1.6 | | - | | | RESET Valid $V_{CC} = 1V$ | 1 | | 1 | | 125mAh | | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | , | 1 | 1 | > | 1 | 1 | 1 | 1 | , | 1 | 1 | 1 | 1 | , | 1 | 1 | 1 | 1 | , | | | Active-High<br>faces | 1 | | | 1 | Sol A and a | 1 | 1 | 1 | | | | 1 | | 1 | 1 | 1 | > | 1 | 1 | | 1 | | | 1 | ^ | 1 | V/±1.5% | | | , | 1 | V/±1% | | 1 | , | | | wol-svitcA<br>faceR | 1 | 1 | 1 | . > | the MAX | 1 | 1 | 1 | 1 | 1 | 1 | | 1 | 1 | 1 | 1 | > | 1 | 1 | 1 | 1 | V/±15% | 1 | | | 1 | V#15% | V/±1.5% | 1 | | | V/±1% | V/±1% | 1 | , | | | Minimum Reset<br>Pulse Width (ms) | 250 | 140 | 140 | 140/adj. | nodule with the | 35/adj. | 35/adj. | v | | | | 140 | 140 | 140 | | 140 | 140 | | 140 | | | | 140 | 140 | 140 | 140 | 140 | 140 | 140 | 140 | 140 | 140 | | | 140 | | | feset (V)<br>Threshold (V) | 4.37/4.62 | | /3.08 | | 11691 is a n | | | /adj. | | 3.08 | 4.65/4.40 | | 2.63/2.93/3.08 | 4.65/4.40 | 2.63/2.93/3.08 | 4.65 | 4.65/4.40/ | 80.8 | Г | 3.07/3.08 | | 4.68/4.58/4.43 | 2.63/2.93/3.08 | | 4.65/4.40/ | | 4.68/4.58/4.43 | 4.68/4.58/4.43 | 2.63/2.93/3.08 | 4.65/4.40/ | | 4.80/4.70/4.55/3.03 | 4,80/4,70/4,55/3,03 | Adj./±1% | 4.65/4.40/ | 4.37/4.62 | | psd<br>Number<br>1928/1924 | MAX1232 | V692A | | Ā | MAX1691 | MAX696 | MAX697 | | | T | 90 | | T | MAX707/708 4 | MAX708R/S/T 2. | MAX791 4. | MAX792L/M/R/S/T 4 | MAX793R/S/U/T 2 | | I/D | | | MAX802L/M/R/S/T 4 | | MAX805L/M/R/S/T 4 | MAX806R/S/T 2 | MAX807L/N/M 4 | | MAX809L/M/R/S/T 4 | MAX810L/M/R/S/T 4 | MAX813L 4 | MAX814K/L/N/T 4 | MAX815K/L/N/T 4 | Т | MAX820L/M/R/S/T 4 | MXD1210 4 | **µP Supervisory Circuits** Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.