### **General Description**

The MAX848/MAX849 boost converters set a new standard of high efficiency and high integration for noisesensitive power-supply applications, such as portable phones and small systems with RF data links. The heart of the these devices is a synchronous boost-topology regulator that generates a fixed 3.3V output (or 2.7V to 5.5V adjustable output) from one to three NiCd/NiMH cells or one Li-Ion cell.

Synchronous rectification provides a 5% efficiency improvement over similar nonsynchronous boost regulators. In standby mode, pulse-skipping PFM operation keeps the output voltage alive with only 150µW quiescent power consumption. Fixed-frequency PWM operation ensures that the switching noise spectrum is limited to the 300kHz fundamental and its harmonics, allowing easy post-filtering noise reduction. For even tighter noise spectrum control, synchronize to a 200kHz to 400kHz external clock.

Battery monitoring is provided by a two-channel, voltage-to-frequency analog-to-digital converter (ADC). One channel is intended for a single-cell battery input (0.625V to 1.875V range), while the other channel is for monitoring higher voltages (0V to 2.5V range).

Two control inputs are provided for push-on, push-off control via a momentary pushbutton switch. Upon power-up, an internal comparator monitors the output voltage to generate a power-good output (POK).

The devices differ only in the current limit of the N-channel MOSFET power switch: 0.8A for the MAX848, and 1.4A for the MAX849.

| V <sub>IN</sub><br>(V) | V <sub>OUT</sub><br>(V) | MAX849 I <sub>OUT</sub><br>(mA) | MAX848 I <sub>OUT</sub><br>(mA) |
|------------------------|-------------------------|---------------------------------|---------------------------------|
| 0.9                    | 3.3                     | 100                             | 70                              |
| 0.9                    | 5                       | 70                              | 40                              |
| 1.2                    | 3.3                     | 300                             | 110                             |
| 1.2                    | 5                       | 200                             | 70                              |
| 2.4                    | 3.3 750                 |                                 | 200                             |
| 2.4                    | 5                       | 500                             | 130                             |
| 2.7                    | 3.3                     | 800                             | 250                             |
| 2.1                    | 5                       | 600                             | 150                             |
| 3.6                    | 5                       | 1000                            | 300                             |

### **Typical Output Selector Guide**

**Pin Configuration appears at end of data sheet.** Dual Mode is a trademark of Maxim Integrated Products.

### 

\_\_\_\_Features

- Up to 95% Efficiency (see Typical Output Selector Guide below)
- ♦ 3.3V Dual Mode™ or 2.7V to 5.5V Adj. Output
- 0.7V to 5.5V Input Range
- 0.15mW Standby Mode
- ♦ 300kHz PWM Mode or Synchronizable
- Two-Channel ADC with Serial Output
- Power-Good Function

### \_Applications

| Digital Cordless Phones  | PCS Phones             |
|--------------------------|------------------------|
| Cellular Phones          | Hand-Held Instruments  |
| Palmtop Computers        | Personal Communicators |
| Local 3.3V to 5V Supplie | 25                     |

### Ordering Information

| PART      | TEMP. RANGE    | PIN-PACKAGE  |
|-----------|----------------|--------------|
| MAX848ESE | -40°C to +85°C | 16 Narrow SO |
| MAX849ESE | -40°C to +85°C | 16 Narrow SO |

## Typical Operating Circuit



Maxim Integrated Products 1

For free samples & the latest literature: http://www.maxim-ic.com, or phone 1-800-998-8800. For small orders, phone 408-737-7600 ext. 3468.

## **ABSOLUTE MAXIMUM RATINGS**

| ON1, ON2, OUT, POUT to GND0.3V, +6V                               |
|-------------------------------------------------------------------|
| PGND to GND0.3V, +0.3V                                            |
| LX to PGND0.3V, (V <sub>POUT</sub> + 0.3V)                        |
| CLK/SEL, DATA, POKIN, REF,                                        |
| AINSEL, AIN1, AIN2, FB, POK to GND0.3V, (V <sub>OUT</sub> + 0.3V) |
| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ )             |
| Narrow SO (derate 8.7mW/°C above +70°C)696mW                      |

| Operating Temperature Range         |                |
|-------------------------------------|----------------|
| MAX848ESE/MAX849ESE                 | 40°C to +85°C  |
| Junction Temperature                | +150°C         |
| Storage Temperature                 | 65°C to +160°C |
| Lead Temperature (soldering, 10sec) | +300°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## **ELECTRICAL CHARACTERISTICS**

(V<sub>OUT</sub> = 3.6V, GND = PGND = CLK/SEL = ON1 = ON2 = AINSEL = AIN1 = AIN2 = FB = POKIN, POUT = OUT, T<sub>A</sub> = 0°C to +85°C, unless otherwise noted.)

| PARAMETER                          |                                      | CONDITIONS                     |        | MIN   | TYP   | MAX   | UNITS |
|------------------------------------|--------------------------------------|--------------------------------|--------|-------|-------|-------|-------|
| Minimum Operating Voltage (Note 1) |                                      |                                |        | 0.7   |       | V     |       |
| REFERENCE                          |                                      |                                |        |       |       |       |       |
| Reference Output Voltage           | $I_{REF} = 0mA$                      | I <sub>REF</sub> = 0mA         |        | 1.23  | 1.25  | 1.27  | V     |
| REF Load Regulation                | -1µA < I <sub>REF</sub> < 5          | 0μΑ                            |        |       | 5     | 15    | mV    |
| REF Supply Rejection               | 2.5V < V <sub>OUT</sub> <            | 2.5V < V <sub>OUT</sub> < 5V   |        |       | 0.2   | 5     | mV    |
| DC-DC CONVERTER                    |                                      |                                |        |       |       |       |       |
| Output Voltage (Note 2)            | V <sub>FB</sub> < 0.1V, CL           | K/SEL = OUT                    |        | 3.17  | 3.34  | 3.40  | V     |
|                                    |                                      | Vaux 2.2V                      | MAX848 |       | 110   |       |       |
|                                    | 1 21/                                | V <sub>OUT</sub> = 3.3V MAX849 | MAX849 |       | 300   |       |       |
|                                    | $V_{IN} = 1.2V$                      | Vout = 5V                      | MAX848 |       | 70    |       | _     |
|                                    | VOUT                                 | VOUI = 2V                      | MAX849 |       | 200   |       | <br>  |
|                                    | V <sub>IN</sub> = 2.4V               | N/                             | MAX848 |       | 200   |       |       |
|                                    |                                      | $V_{OUT} = 3.3V$               | MAX849 |       | 750   |       |       |
| Output Current                     |                                      | V<br>V <sub>OUT</sub> = 5V     | MAX848 |       | 130   |       |       |
| Output Current                     |                                      |                                | MAX849 |       | 500   |       |       |
|                                    |                                      | $V_{OUT} = 3.3V$               | MAX848 |       | 250   |       |       |
|                                    |                                      |                                | MAX849 |       | 600   |       | -     |
|                                    | $V_{IN} = 2.7V$                      |                                | MAX848 |       | 150   |       |       |
|                                    |                                      | $V_{OUT} = 5V$                 | MAX849 |       | 800   |       |       |
|                                    |                                      | MAX848, VIN =                  | 3.3V   |       | 300   |       |       |
|                                    | $V_{OUT} = 5V$                       | MAX849, VIN =                  | 3.6V   |       | 1000  |       |       |
| FB Regulation Voltage              | Adjustable outp                      | out, CLK/SEL = Ol              | JT     | 1.215 | 1.240 | 1.265 | V     |
| FB Input Current                   | V <sub>FB</sub> = 1.25V              | V <sub>FB</sub> = 1.25V        |        |       |       | 200   | nA    |
| Output Voltage Adjust Range        |                                      |                                | 2.7    |       | 5.5   | V     |       |
| Output Voltage Lockout Range       | (Note 3)                             |                                | 2.1    |       | 2.4   | V     |       |
| Load Regulation (Note 4)           | CLK/SEL = OUT                        |                                |        | -1.6  |       | %     |       |
| Minimum Start-Up Voltage (Note 5)  | $I_{LOAD} < 1mA, T_A > +25^{\circ}C$ |                                |        |       | 0.9   | 1.1   | V     |
| Frequency in Start-Up Mode         | $V_{OUT} = 1.5V$                     |                                |        | 40    |       | 300   | kHz   |
| Operating Current in Shutdown      | Current into OL                      | T pin, V <u>0N2</u> = 3.6      | V      |       | 4     | 20    | μΑ    |



### ELECTRICAL CHARACTERISTICS (continued)

 $(V_{OUT} = 3.6V, GND = PGND = CLK/SEL = ON1 = \overline{ON2} = AINSEL = AIN1 = AIN2 = FB = POKIN, POUT = OUT, T_A = 0°C to +85°C, unless otherwise noted.)$ 

| PARAMETER                                       | CONDITIONS                                                                    |                                             | MIN                    | TYP  | MAX     | UNITS |
|-------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------|------------------------|------|---------|-------|
| Operating Current in Low-Power<br>Mode (Note 6) | Current into OUT pin, CLK/SEL = GND                                           |                                             |                        | 35   | 90      | μA    |
| Operating Current in Low-Noise<br>Mode (Note 6) | Current into OUT pin, CLK/SEL = OUT,<br>does not include switching losses     |                                             |                        | 150  | 300     | μA    |
| DC-DC SWITCHES                                  |                                                                               |                                             |                        |      |         |       |
| POUT Leakage Current                            | $V_{LX} = 0V, V_{\overline{ON2}} = V_{OUT} =$                                 | = 5.5V                                      |                        | 0.1  | 20      | μA    |
| LX Leakage Current                              |                                                                               | $V_{IX} = V\overline{ON2} = V_{OUT} = 5.5V$ |                        | 0.1  | 20      | μΑ    |
| 5                                               |                                                                               | CLK/SEL = GND                               |                        | 0.3  | 0.6     |       |
| Switch On-Resistance                            | N-channel                                                                     | N-channel CLK/SEL = OUT                     |                        | 0.13 | 0.25    | Ω     |
|                                                 | P-channel                                                                     | CLK/SEL = OUT                               |                        | 0.25 | 0.5     |       |
|                                                 |                                                                               | MAX848                                      | 600                    | 800  | 1000    |       |
|                                                 | CLK/SEL = OUT                                                                 | MAX849                                      | 1100                   | 1350 | 1600    |       |
| N-Channel Current Limit                         |                                                                               | MAX848                                      | 120                    | 200  | 300     | mA    |
|                                                 | V <sub>CLK/SEL</sub> = 0V (Note 7)                                            | MAX849                                      | 250                    | 400  | 550     |       |
| ADC                                             |                                                                               |                                             | 200                    | 100  | 000     |       |
| Data Output Voltage Low                         | I <sub>SINK</sub> = 1mA                                                       |                                             |                        |      | 0.4     | V     |
| Data Output Voltage High                        | ISOURCE = 1mA                                                                 |                                             | V <sub>OUT</sub> - 0.4 |      | 0.4     | V     |
| AIN1 Input Voltage Range                        | AINSEL = GND                                                                  |                                             | 0.625                  |      | 1.875   | V     |
| AIN2 Input Voltage Range                        | AINSEL = GND<br>AINSEL = OUT                                                  |                                             | 0.023                  |      | 2.5     | V     |
| AIN1, AIN2 Input Current                        | $f_{CLK} = 400 \text{kHz}, V_{AIN1} = V_{AIN2} = 2.5 \text{V}$                |                                             | 0                      | 1    | 2.0     | μA    |
| Accuracy                                        | $f_{CLK} = 400 \text{kHz}$ , $5 \text{ms}$ conversion,<br>monotonic to 8 bits |                                             |                        |      | ±4      | % FSF |
| POWER-GOOD                                      |                                                                               |                                             |                        |      |         |       |
| Internal Trip Level                             | Rising VOUT, VPOKIN < 0.1                                                     | IV                                          | 2.95                   |      | 3.10    | V     |
| External Trip Level                             | Rising VPOKIN                                                                 |                                             | 1.225                  |      | 1.275   | V     |
| POK Low Voltage                                 | $I_{SINK} = 1mA, V_{OUT} = 3.6V$ $I_{SINK} = 20\muA, V_{OUT} = 1V$            | ' or                                        |                        |      | 0.4     | V     |
| POK High Leakage Current                        | $V_{OUT} = V_{POK} = 5.5V$                                                    |                                             |                        | 0.01 | 1       | μA    |
| POKIN Leakage Current                           | VPOKIN = 1.5V                                                                 |                                             |                        |      | 50      | nA    |
| LOGIC AND CONTROL INPUTS                        |                                                                               |                                             |                        |      |         |       |
|                                                 | 1.2V < V <sub>OUT</sub> < 5.5V, ON1 and ON2 (Note 8)                          |                                             |                        |      | 0.2Vout |       |
| Input Low Voltage                               | $V_{OUT} = 2.7V$ , AINSEL and                                                 |                                             |                        |      | 0.2Vout | V     |
|                                                 | $1.2V < V_{OUT} < 5.5V$ , ON1 and $\overline{ON2}$ (Note 8)                   |                                             | 0.8Vout                |      |         |       |
| Input High Voltage                              | $V_{OUT} = 5.5V$ , AINSEL and                                                 |                                             | 0.8V <sub>OUT</sub>    |      |         | V     |
| Logic Input Current                             | ON1, ON2, AINSEL and CLK/SEL                                                  |                                             |                        |      | 1       | μA    |
| Internal Oscillator Frequency                   | CLK/SEL = OUT                                                                 |                                             | 260                    | 300  | 340     | kHz   |
| Oscillator Maximum Duty Cycle                   |                                                                               |                                             | 80                     | 85   | 90      | %     |
| External Clock Frequency Range                  |                                                                               |                                             | 200                    |      | 400     | kHz   |
| CLK/SEL Pulse Width                             | Not tested                                                                    |                                             | 200                    |      |         | ns    |
| CLK/SEL Rise/Fall Time                          | Not tested                                                                    |                                             |                        |      | 100     | ns    |



### **ELECTRICAL CHARACTERISTICS**

 $(V_{OUT} = 3.6V, GND = PGND = CLK/SEL = ON1 = \overline{ON2} = AINSEL = AIN1 = AIN2 = FB = POKIN, POUT = OUT, T_A = -40°C to +85°C, unless otherwise noted.) (Note 9)$ 

| PARAMETER                                        | CONDITIONS                                          |                                                                                                                                                                                                                                                                                                                           | MIN   | TYP | MAX     | UNITS |  |
|--------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|---------|-------|--|
| REFERENCE                                        |                                                     |                                                                                                                                                                                                                                                                                                                           |       |     |         |       |  |
| Reference Output Voltage                         | $I_{REF} = 0 m A$                                   |                                                                                                                                                                                                                                                                                                                           | 1.225 |     | 1.275   | V     |  |
| DC-DC CONVERTER                                  | L.                                                  | ·                                                                                                                                                                                                                                                                                                                         |       |     |         |       |  |
| Output Voltage (Note 3)                          |                                                     | V <sub>FB</sub> < 0.1V, CLK/SEL = OUT,<br>includes load-regulation error                                                                                                                                                                                                                                                  |       |     | 3.47    | V     |  |
| FB Regulation Voltage                            | Adjustable output, CLK/SEL = OUT                    |                                                                                                                                                                                                                                                                                                                           | 1.21  |     | 1.27    | V     |  |
| Output Voltage Lockout Range                     | (Note 3)                                            |                                                                                                                                                                                                                                                                                                                           | 2.05  |     | 2.45    | V     |  |
| OUT Supply Current in Shutdown                   | $V\overline{ON2} = 3.6V$                            |                                                                                                                                                                                                                                                                                                                           |       |     | 20      | μA    |  |
| OUT Supply Current in Low-Power<br>Mode (Note 6) | CLK/SEL = GND                                       |                                                                                                                                                                                                                                                                                                                           |       |     | 90      | μA    |  |
| OUT Supply Current in Low-Noise<br>Mode (Note 6) | CLK/SEL = OUT, does not<br>switching losses         | include                                                                                                                                                                                                                                                                                                                   |       |     | 300     | μA    |  |
| DC-DC SWITCHES                                   |                                                     |                                                                                                                                                                                                                                                                                                                           |       |     |         | 1     |  |
|                                                  | N-channel                                           | CLK/SEL = GND                                                                                                                                                                                                                                                                                                             |       |     | 0.6     |       |  |
| Switch On-Resistance                             | N-channel                                           | CLK/SEL = OUT                                                                                                                                                                                                                                                                                                             |       |     | 0.25    | Ω     |  |
|                                                  | P-channel                                           | gulation error $3.13$ $3.47$ t, CLK/SEL = OUT $1.21$ $1.27$ 2.05 $2.45$ 20       20         does not include $90$ does not include $300$ CLK/SEL = GND         CLK/SEL = OUT $0.6$ CLK/SEL = OUT $0.25$ CLK/SEL = OUT $0.55$ MAX848 $600$ MAX849 $1100$ MAX849 $250$ MAX849 $250$ ms conversion $\pm 4$ $0$ $2.95$ $3.10$ | 0.5   | 1   |         |       |  |
|                                                  | CLK/SEL = OUT                                       | MAX848                                                                                                                                                                                                                                                                                                                    | 600   |     | 1100    |       |  |
| N-Channel Current Limit                          | CLR/SLL = OUT                                       | MAX849                                                                                                                                                                                                                                                                                                                    | 1100  |     | 1800    | ] mA  |  |
|                                                  | CLK/SEL = GND (Note 7)                              | MAX848                                                                                                                                                                                                                                                                                                                    | 120   |     | 300     |       |  |
|                                                  | CERISEE - OND (NOTE 7)                              | MAX849                                                                                                                                                                                                                                                                                                                    | 250   |     | 550     | 1     |  |
| ADC                                              | -                                                   |                                                                                                                                                                                                                                                                                                                           |       |     |         |       |  |
| Accuracy                                         | f <sub>CLK</sub> = 400kHz, 5ms conversion           |                                                                                                                                                                                                                                                                                                                           |       |     | $\pm 4$ | % FSR |  |
| POWER-GOOD                                       |                                                     |                                                                                                                                                                                                                                                                                                                           |       |     |         |       |  |
| Internal Trip Level                              | Rising V <sub>OUT</sub> , V <sub>POKIN</sub> < 0.1V |                                                                                                                                                                                                                                                                                                                           | 2.95  |     | 3.10    | V     |  |
| External Trip Level                              | Rising V <sub>POKIN</sub>                           |                                                                                                                                                                                                                                                                                                                           | 1.225 |     | 1.275   | V     |  |
| LOGIC CONTROL INPUTS                             |                                                     |                                                                                                                                                                                                                                                                                                                           |       |     |         |       |  |
| Internal Oscillator Frequency                    | CLK/SEL = OUT                                       |                                                                                                                                                                                                                                                                                                                           | 260   |     | 340     | kHz   |  |
| Oscillator Maximum Duty Cycle                    |                                                     |                                                                                                                                                                                                                                                                                                                           | 80    |     | 90      | %     |  |

Note 1: Minimum operating voltage. Because the MAX848/MAX849 are bootstrapped to the output, it will operate down to a 0.7V input.
 Note 2: In low-power mode (CLK/SEL = GND), the output voltage regulates 1% higher than in low-noise mode (CLK/SEL = OUT or synchronized).

Note 3: The part is in start-up mode until it reaches this voltage level. Do not apply full-load current.

Note 4: Load regulation is measured from no load to full load, where full load is determined by the N-channel switch current limit.

Note 5: Start-up is tested with Figure 2's circuit. Output current is measured when the input and output voltages are applied.

**Note 6:** Supply current from the 3.34V output is measured between the 3.34V output and the OUT pin. This current correlates directly with actual battery supply current, but is reduced in value according to the step-up ratio and efficiency. V<sub>OUT</sub> = 3.6V to keep the internal switch open when measuring the current into the device.

Note 7: When V<sub>CLK/SEL</sub> = 0V, the inductor is forced into constant-peak-current, discontinuous operation. This is guaranteed by testing in Figure 2's circuit.

**Note 8:** ON1 and  $\overline{ON2}$  inputs have approximately 0.15V<sub>OUT</sub> hysteresis.

Note 9: Specifications to -40°C are guaranteed by design, not production tested.





### **Typical Operating Characteristics**



M/IXI/M

5

MAX848/MAX849

## Typical Operating Characteristics (continued)

 $(T_A = +25^{\circ}C, unless otherwise noted.)$ 



B = INDUCTOR CURRENT, 0.5A/div

C = V<sub>OUT</sub> RIPPLE, 50mV/div, AC COUPLED



$$\begin{split} &V_{IN} = 1.1V, \, V_{OUT} = 3.3V \\ &A = LOAD \, CURRENT, \, 0mA \, TO \, 200mA, \, 0.2A/div \\ &B = V_{OUT} \, RIPPLE, \, 50mV/div, \, AC \, COUPLED \end{split}$$



$$\begin{split} I_{OUT} &= 0mA, \, V_{OUT} = 3.3V\\ A &= V_{IN}, \, 1.1V \text{ TO } 2.1V, \, 1V/div\\ B &= V_{OUT} \text{ RIPPLE}, \, 50mV/div, \text{ AC COUPLED} \end{split}$$



$$\label{eq:alpha} \begin{split} &\mathsf{A} = \mathsf{V}_{ON1}, \, 2\mathsf{V}/\mathsf{div} \\ &\mathsf{B} = \mathsf{V}_{OUT}, \, 1\mathsf{V}/\mathsf{div} \\ &\mathsf{C} = \mathsf{INPUT} \; \mathsf{CURRENT}, \, \mathsf{0.2A}/\mathsf{div} \end{split}$$

\_\_\_ **//**//XI*/*//

### **Typical Operating Characteristics (continued)**



MAX848/MAX849

### \_Pin Description

| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | AIN1    | ADC's Channel 1 Input. Analog input voltage range is 0.625V to 1.875V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2   | AIN2    | ADC's Channel 2 Input. Analog input voltage range is 0V to 2.5V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 3   | REF     | Reference Output. Bypass with a 0.22µF capacitor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | GND     | Ground. Use for low-current ground paths. Connect to PGND with a short trace.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5   | OUT     | Output Sense Input. The IC is powered from OUT. Bypass to GND with a 0.1 $\mu$ F ceramic capacitor. Connect OUT to POUT through a 10 $\Omega$ series resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 6   | POKIN   | Power-Good Comparator Input. Connect to GND for fixed threshold (V <sub>OUT</sub> x 0.9). To adjust the threshold, connect to a resistor divider from OUT to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 7   | FB      | Dual Mode DC-DC Converter Feedback Input. Connect to GND for fixed 3.3V output voltage. Connect to<br>a resistor divider from OUT to GND to adjust the output voltage. Minimize noise coupling from switching<br>signals to FB.                                                                                                                                                                                                                                                                                                                                                                            |
| 8   | РОК     | Power-Good Output. This open-drain output is pulled low when the output voltage ( $V_{OUT}$ ) drops below the internally set threshold (fixed threshold), or when the voltage at POKIN drops below $V_{REF}$ (adjustable threshold).                                                                                                                                                                                                                                                                                                                                                                       |
| 9   | AINSEL  | ADC's Input Channel Selector. Pull low to select AIN1 and drive high to select AIN2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10  | DATA    | ADC's Serial Output. Pulsed output, RZ format. Full scale is $f_{OSC}/2$ ( $f_{CLK}/2$ in external sync mode). The DATA output is low when $V_{CLK/SEL} = 0V$ (PFM mode).                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 11  | CLK/SEL | External Clock Input/Regulator's Switching Mode Selector.<br>CLK/SEL = low: low-power, low-quiescent PFM mode. Delivers 100mW of output power.<br>CLK/SEL = high: low-noise, high-power PWM mode, switching at a constant frequency (300kHz).<br>CLK/SEL = driven with external clock: low-noise, high-power, synchronized PWM mode. The internal<br>oscillator is synchronized to the external clock (200kHz ~ 400kHz). Turning the DC-DC converter on with<br>V <sub>CLK/SEL</sub> = 0V also serves as a soft-start function, since the peak inductor current is limited to 30% of the<br>nominal value. |
| 12  | PGND    | Source of the Internal N-Channel Power MOSFET. Connect to high-current ground path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 13  | LX      | Drain of the Internal N-Channel Power MOSFET and P-Channel Synchronous Rectifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14  | POUT    | Source of the Internal P-Channel Synchronous Rectifier MOSFET. Connect an external Schottky diode from LX to POUT. Bypass to PGND with a $0.1\mu$ F ceramic capacitor as close to the IC as possible.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 15  | ON2     | OFF Control Input. When $ON1 = 0$ and $\overline{ON2} = 1$ , the IC is off.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 16  | ON1     | ON Control Input. When $ON1 = 1$ or $\overline{ON2} = 0$ , the IC is on.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

M/X/W



Figure 1. Functional Diagram

### **Detailed Description**

The MAX848/MAX849 combine a switching regulator, N-channel power MOSFET, P-channel synchronous rectifier, precision reference voltage, power-good indicator, and battery voltage monitor, all in a single monolithic device. The MAX848/MAX849 are powered directly from the output. The output voltage is factory preset to 3.3V or adjustable from 2.7V to 5V with external resistors (Dual Mode<sup>™</sup> operation). These devices start from a low 1V input voltage and remain operational down to 0.7V. The MAX848/MAX849 operate with either one to three NiCd/NiMH cells or one Li-Ion cell.

At power-up, an internal low-voltage oscillator drives the N-channel power switch, and the output voltage slowly builds up. The oscillator has a 25% nominal duty cycle to prevent current build-up in the inductor. An output voltage in excess of the nominal 2.25V lockout voltage activates the error comparator and internal timing circuitry. The device resumes operation in either pulse-frequency-modulation (PFM) low-power mode or pulse-width-modulation (PWM) low-noise mode, selected by the logic control, CLK/SEL. Figure 2 shows the standard application circuit for the MAX849 configured in the high-power PWM mode.

#### **On/Off Control**

The MAX848/MAX849 are turned on or off by logic input pins ON1 and  $\overline{ON2}$  (Table 1). When ON1 = 1 or  $\overline{ON2} = 0$ , the part is on. When ON1 = 0 and  $\overline{ON2} = 1$ , the part is off. Both inputs have logic trip points near 0.5 x VOUT with 0.15 x VOUT hysteresis.

#### Table 1. On/Off Logic Control

| ON1 | ON2 | MAX848/MAX849 |
|-----|-----|---------------|
| 0   | 0   | On            |
| 0   | 1   | Off           |
| 1   | 0   | On            |
| 1   | 1   | On            |

#### **Operating Modes**

The MAX848/MAX849 operate in either PFM, PWM, or PWM synchronized to an externally applied clock signal. Table 2 lists each operating mode.



**MAX848/MAX849** 



Figure 2. 3.3V Preset Output

### Table 2. Selecting Operating Mode

| CLK/SEL                             | MODE             |
|-------------------------------------|------------------|
| 0                                   | PFM              |
| 1                                   | PWM              |
| External clock<br>(200kHz ~ 400kHz) | Synchronized PWM |

#### Low-Power PFM Mode

When CLK/SEL is pulled low, the MAX848/MAX849 operate in low-power, low-supply-current PFM mode. Pulsefrequency modulation provides the highest efficiency at light loads. The P-channel rectifier is turned off to reduce gate-charge losses, and the regulator operates in discontinuous mode. The N-channel power MOSFET is kept on until the inductor current ramps to 30% of the current limit. The inductor energy is delivered to the output capacitor when the switch turns off. A new cycle is inhibited until the inductor current crosses zero. Zero current detection is accomplished by sensing the LX voltage crossing the output voltage. Figure 3 shows the block diagram for the PFM controller.

#### Low-Noise PWM Mode

When CLK/SEL is pulled high, the MAX848/MAX849 operate in high-power, low-noise, current-mode PWM, switching at the 300kHz nominal internal oscillator frequency. The internal rectifier is active in this mode, and the regulator operates in continuous mode. The N-channel power MOSFET turns on until either the output voltage is in regulation or the inductor current limit is reached (0.8A for the MAX848 and 1.4A for the MAX849). The switch turns off for the remainder of the cycle and the inductor energy is delivered to the output



Figure 3. Controller Block Diagram in PFM Mode

capacitor. A new cycle is initiated on the next oscillator cycle. In low-noise applications, the fundamental and the harmonics generated by the fixed switching frequency can easily be filtered. Figure 4 shows the block diagram for the PWM controller.

The MAX848/MAX849 enter synchronized current-mode PWM when a clock signal (200kHz <  $f_{CLK}$  < 400kHz) is applied to CLK/SEL. The internal synchronous rectifier is active and the switching frequency is synchronized to the externally applied clock signal. For wireless applications, this ensures that the harmonics of the switching frequencies are predictable and can be kept outside the IF band(s). High-frequency operation permits low-magnitude output ripple voltage.

The MAX848/MAX849 are capable of providing a stable output even with a rapidly pulsing load (GSM, DECT), such as from a transmitter power amplifier in digital cordless phones (see *Typical Operating Characteristics*).

In PWM mode, the use of the synchronous rectifier ensures constant-frequency operation, regardless of the load current.

### Setting the Output Voltage Externally

The MAX848/MAX849 feature Dual Mode operation. The output voltage is preset to 3.3V (FB = 0V), or it can be adjusted from 2.7V to 5.5V with external resistors R1, R2, and R3, as shown in Figure 5. To set the output voltage externally, select resistor R3 in the 10k $\Omega$  to 100k $\Omega$  range. The values for R1 and R2 are given by:

> $R2 = R3(V_{OUT} / V_{TRIP} - 1)$ R1 = (R3 + R2)(V\_{TRIP} / V\_{REF} - 1)





Figure 4. Controller Block Diagram in PWM Mode

where  $V_{REF} = 1.25V$ ,  $V_{OUT}$  is the desired output voltage, and  $V_{TRIP}$  is the desired trip level for the powergood comparator.

**Power-OK** The MAX848/MAX849 feature a power-good comparator. This comparator's open-drain output, POK, is pulled low when the output voltage falls below the nominal internal threshold level of 3V with POKIN = 0V. To set the power-good trip level externally, refer to the *Setting the Output Voltage Externally* section.

#### Analog-to-Digital Converter (ADC)

The MAX848/MAX849 have an internal, two-channel, serial ADC. The ADC converts an analog input voltage into a digital stream available at the DATA pin. The converter skips clock pulses in proportion to the input voltage. Output format is a return-to-zero bit stream with a bit duration of 1/f<sub>CLK</sub>. At zero-scale input voltage, all pulses are skipped and DATA remains low; with a positive fullscale input voltage, no pulses are skipped; and at midscale, every other pulse is skipped. The ADC's clock is one-half of the externally applied clock signal or one-half of the internal 300kHz clock available at LX. In PFM mode, the converter is not active and DATA is driven low.

Channel 1, AIN1, has an input voltage range of 0.625V to 1.875V and is selected when AINSEL is low. Channel 2, AIN2, accepts inputs in the 0V to 2.5V range and is selected when AINSEL is pulled high (Figure 6).

The ADC is a switched-capacitor type; therefore, an anti-aliasing filter might be required at the inputs. Insert a 1k $\Omega$  series resistor and a 0.01µF filter capacitor in noisy environments.



Figure 5. Adjustable Output Voltage and Power-Good Trip Level



Figure 6. A/D Converter Block Diagram

#### **Timer Function Implementation**

Implement the necessary counter functions either with discrete hardware or with microcontroller ( $\mu$ C) implementations. The output resolution depends on how many of the ADC clock pulses are counted, as shown in Figure 7.

#### Hardware Implementation

A complete hardware solution can be implemented using either two counters or an ASIC. Resolution depends on how many pulses are counted. The main advantage of the discrete hardware implementation is that accuracy is not affected by interrupt latency associated with the  $\mu$ C solution.

MAX848/MAX849



Figure 7. Bit Stream at 1/2 Full Scale

When using two counters of the same length, as shown in Figure 8, one counter (A) just counts the A/D clock pulses (fOSC/2), and the other counter (B) counts DATA output pulses. When counter A overflows (for example, after 256 clock cycles for an 8-bit counter), counter B is disabled. The controller reads the counter B output data and calculates the analog voltage present at the ADC's input.

#### All µC Implementation

This implementation uses a  $\mu$ C timer and a counter. The timer and the counter are reset at the same time. The counter counts data-output pulses applied at its input. When the timer times out, an interrupt is asserted. The  $\mu$ C then reads the state of the counter register. The interrupt-handling overhead can cause the counter to count more pulses than desired. Accuracy depends on how long the  $\mu$ C needs to read the counter. No errors will occur if the counter is disabled within one clock period. Interrupt latency reduces accuracy. The main advantage of this implementation is that no external hardware is required.

### Design Procedure

#### **Inductor Selection**

The MAX848/MAX849's high switching frequency allows the use of a small inductor. Use a 10µH inductor for the MAX849 and a 22µH inductor for the MAX848. Inductors with a ferrite core or equivalent are recommended; powder iron cores are not recommended for use with high switching frequencies. Make sure the inductor's saturation rating (the current at which the core begins to saturate and inductance starts to fall) exceeds the internal current limit: 0.8A for the MAX848 and 1.4A for the MAX849. However, it is generally acceptable to bias the inductor into saturation by approximately 20% (the point where the inductance is 20% below the nominal value). For highest efficiency, use a coil with low DC resistance, preferably under  $100m\Omega$ . To minimize radiated noise, use a toroid, pot core, or shielded inductor. See Table 5 for a list of suggested inductor suppliers.



Figure 8. Discrete Hardware Solution for Counting A/D Output Data Pulses

### **Diode Selection**

/M/IXI/M

The MAX848/MAX849's high switching frequency demands a high-speed rectifier. Schottky diodes, such as the 1N5817 or MBR0520L, are recommended. Make sure the diode's current rating exceeds the maximum load current and that its breakdown voltage exceeds VOUT.

The Schottky rectifier diode carries load currents only in the PFM operating mode, since the P-channel synchronous rectifier is disabled. Therefore, the current rating need not be high (0.5A is sufficient). In PFM mode, the voltage drop across the rectifier diode causes efficiency loss. However, when operating in PWM mode, the internal P-channel synchronous rectifier is active and efficiency loss due to the rectifier diode is minimized.

For high-temperature applications, Schottky diodes may be inadequate due to their high leakage currents; use high-speed silicon diodes such as the MUR105 or EC11FS1. At heavy loads and high temperatures, the benefits of a Schottky diode's low forward voltage may outweigh the disadvantage of high leakage current. See Table 4 for a list of suggested diode suppliers.





Figure 9. Momentary Pushbutton On/Off Switch

## Capacitor Selection

Input Bypass Capacitors

A 22 $\mu$ F, low-ESR input capacitor will reduce peak currents and reflected noise due to inductor current ripple. Smaller ceramic capacitors may also be used for light loads or in applications that can tolerate higher input ripple.

#### **Output Filter Capacitors**

Two 100µF (single 100µF for the MAX848), 10V, low-ESR, output filter capacitors typically exhibit 30mV ripple when stepping up from 1.2V to 3.3V at 200mA (100mA for the MAX848). Bypass the MAX848/MAX849 supply input, OUT, with a 0.1µF ceramic capacitor to GND. Also bypass POUT to PGND with a 0.1µF ceramic capacitor.

The filter capacitors' equivalent series resistance (ESR) affects efficiency and output ripple. The output voltage ripple is the product of the peak inductor current and the output capacitor's ESR. Low-ESR, surface-mount tantalum capacitors are currently available from Sprague (595D series) and AVX (TPS series). Sanyo OS-CON organic-semiconductor, through-hole capacitors also exhibit very low ESR, and are especially useful for operation at cold temperatures. See Table 5 for a list of suggested capacitor suppliers.



Figure 10. Typical Phone Application

## Applications Information

### Using a Momentary On/Off Switch

A momentary pushbutton switch can be used to turn the MAX848/MAX849 on and off.

As shown in Figure 9, ON1 is pulled low and  $\overline{ON2}$  is pulled high when the part is off. When the momentary switch is pressed,  $\overline{ON2}$  is pulled low and the regulator turns on. The switch should be on long enough for the  $\mu$ C to exit reset. The controller issues a logic high to ON1, which guarantees that the part will stay on, regardless of the switch state.

To turn off the regulator, the switch is pressed and held. The controller reads the switch status and pulls ON1 low. The switch is released and  $\overline{\text{ON2}}$  is pulled high.

#### Power Amplifier (PA) and Radio Supply in a Typical Phone Application

The MAX849 is an ideal power supply for the power amplifier (PA) and the radio used in digital cordless and PCS phones (Figure 10). The PA is directly powered by the MAX849 for maximum output swing. Postlinear regulators power the controller and the radio. In addition, they reduce switching noise and ripple. Table 3 lists the output power available when operating with one or more NiCd/NiMH cells or one Li-Ion cell.

| NUMBER OF CELLS         | INPUT VOLTAGE<br>(V) | OUTPUT VOLTAGE:<br>PA POWER SUPPLY<br>(V) | OUTPUT POWER<br>(W) |
|-------------------------|----------------------|-------------------------------------------|---------------------|
| 1 NiCd/NiMH             | 1.2                  | 3.3                                       | 0.9                 |
| 2 NiCd/NiMH             | 2.4                  | 3.3                                       | 2.4                 |
| 2 NiCd/NiMH             | 2.4                  | 5.0                                       | 2.6                 |
| 3 NiCd/NiMH or 1 Li-Ion | 3.6                  | 5.0                                       | 4.3                 |

### Table 3. Available Output Power





Figure 11. Power-On Reset Delay

#### **Power-On Reset Delay**

Adding a timing capacitor from POK to GND generates a power-on reset delay. The reset time constant is determined by the pull-up resistor and timing capacitor (Figure 11). When power is turned on, POK is low and the capacitor is shorted. When the output voltage reaches regulation, POK goes high and the capacitor slowly charges to the output voltage.

The timing resistor value depends on the controller's RESET input leakage current. The voltage drop across

### **Table 4. Component Selection Guide**

the timing resistor should not exceed the difference between the output voltage and the  $\mu C$  reset threshold voltage. This resistor should be large enough to minimize the shutdown current.

#### µC-Controlled Shutdown

The MAX848/MAX849 turn on when ON1 = 1 or  $\overline{ON2} = 0$ . The  $\mu$ C monitors the battery voltage and turns off the device (forces ON1 low and  $\overline{ON2}$  high) when the battery is weak.

#### Layout Considerations

Due to high inductor current levels and fast switching waveforms, which radiate noise, proper PC board layout is essential. Protect sensitive analog grounds by using a star ground configuration. Minimize ground noise by connecting PGND, the input bypass capacitor ground lead, and the output filter capacitor ground lead to a single point (star ground configuration). Also, minimize lead lengths to reduce stray capacitance and trace resistance.

If an external resistor divider is used to set the output voltage (Figure 5), the trace from FB to the resistors must be extremely short and must be shielded from switching signals, such as CLK, DATA, or LX.

| PRODUCTION    | INDUCTORS                                                                            | CAPACITORS                                                 | DIODES            |
|---------------|--------------------------------------------------------------------------------------|------------------------------------------------------------|-------------------|
| Surface Mount | Sumida CDR63B, CD73, CDR73B, CD74B series<br>Coilcraft DO1608, DO3308, DT3316 series | Matsuo 267 series<br>Sprague 595D series<br>AVX TPS series | Motorola MBR0520L |
| Through Hole  | Sumida RCH654 series                                                                 | Sanyo OS-CON series<br>Nichicon PL series                  | Motorola 1N5817   |

### **Table 5. Component Suppliers**

| SUPPLIER  | PHONE                                      | FAX                            |
|-----------|--------------------------------------------|--------------------------------|
| AVX       | USA: 803-946-0690<br>800-282-4975          | 803-626-3123                   |
| Coilcraft | USA: 847-639-6400                          | 847-639-1469                   |
| Matsuo    | USA: 714-969-2491                          | 714-960-6492                   |
| Motorola  | USA: 602-303-5454                          | 602-994-6430                   |
| Sanyo     | USA: 619-661-6835<br>Japan: 81-7-2070-6306 | 619-661-1055<br>81-7-2070-1174 |
| Sumida    | USA: 847-956-0666<br>Japan: 81-3-3607-5111 | 847-956-0702<br>81-3-3607-5144 |

### Chip Information

TRANSISTOR COUNT: 2059

### \_Pin Configuration



### Package Information



/N/IXI/N

NOTES

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

16

\_\_\_\_\_Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600

© 1998 Maxim Integrated Products Printed USA MAXIM is a registered trademark of Maxim Integrated Products.