# **3.3V Dual Differential LVPECL/LVDS/CML to LVTTL/LVCMOS Translator**

The MC100EPT23 is a dual differential LVPECL/LVDS/CML to LVTTL/LVCMOS translator. Because LVPECL (Positive ECL), LVDS, and positive CML input levels and LVTTL/LVCMOS output levels are used, only +3.3 V and ground are required. The small outline 8-lead SOIC package and the dual gate design of the EPT23 makes it ideal for applications which require the translation of a clock or data signal.

The EPT23 is available in only the ECL 100K standard. Since there are no LVPECL outputs or an external  $V_{BB}$  reference, the EPT23 does not require both ECL standard versions. The LVPECL/LVDS inputs are differential. Therefore, the MC100EPT23 can accept any standard differential LVPECL/LVDS input referenced from a  $V_{CC}$  of +3.3 V.

### Features

- 1.5 ns Typical Propagation Delay
- Maximum Operating Frequency > 275 MHz
- LVPECL/LVDS/CML Inputs, LVTTL/LVCMOS Outputs
- 24 mA LVTTL Outputs
- Operating Range:  $V_{CC} = 3.0 \text{ V}$  to 3.6 V with GND = 0 V
- Pb-Free Packages are Available



### **ON Semiconductor®**

http://onsemi.com



\*For additional marking information, refer to Application Note AND8002/D.

### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet.



#### Table 1. PIN DESCRIPTION

| Pin                      | Function                                                                                                                                                                                   |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q0, Q1                   | LVTTL/LVCMOS Outputs                                                                                                                                                                       |
| D0**, D1**<br>D0**, D1** | Differential LVPECL/LVDS/CML Inputs                                                                                                                                                        |
| V <sub>CC</sub>          | Positive Supply                                                                                                                                                                            |
| GND                      | Ground                                                                                                                                                                                     |
| EP                       | (DFN8 only) Thermal exposed pad must be<br>connected to a sufficient thermal conduit.<br>Electrically connect to the most negative<br>supply (GND) or leave unconnected, floating<br>open. |

\*\* Pins will default to  $V_{CC}/2$  when left open.

Figure 1. Logic Diagram and 8–Lead Pinout

### Table 2. ATTRIBUTES

| Characteris                             | tics                                                      | Value                         |
|-----------------------------------------|-----------------------------------------------------------|-------------------------------|
| Internal Input Pulldown Resistor        | 50 kΩ                                                     |                               |
| Internal Input Pullup Resistor          | 50 kΩ                                                     |                               |
| ESD Protection                          | Human Body Model<br>Machine Model<br>Charged Device Model | > 1500 V<br>> 100 V<br>> 2 kV |
| Moisture Sensitivity, Indefinite Time ( | Out of Drypack (Note 1)                                   | Level 1                       |
| Flammability Rating                     | Oxygen Index: 28 to 34                                    | UL 94 V-0 @ 0.125 in          |
| Transistor Count                        | 91 Devices                                                |                               |
| Meets or exceeds JEDEC Spec EIA/        | JESD78 IC Latchup Test                                    |                               |

1. For additional information, see Application Note AND8003/D.

### Table 3. MAXIMUM RATINGS

| Symbol               | Parameter                                | Condition 1                                | Condition 2         | Rating      | Unit         |
|----------------------|------------------------------------------|--------------------------------------------|---------------------|-------------|--------------|
| V <sub>CC</sub>      | Power Supply                             | GND = 0 V                                  |                     | 3.8         | V            |
| VI                   | Input Voltage                            | GND = 0 V                                  | $V_{I} \leq V_{CC}$ | 3.8         | V            |
| l <sub>out</sub>     | Output Current                           | Continuous<br>Surge                        |                     | 50<br>100   | mA<br>mA     |
| T <sub>A</sub>       | Operating Temperature Range              |                                            |                     | -40 to +85  | °C           |
| T <sub>stg</sub>     | Storage Temperature Range                |                                            |                     | -65 to +150 | °C           |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | SOIC-8<br>SOIC-8    | 190<br>130  | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                             | SOIC-8              | 41 to 44    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | TSSOP-8<br>TSSOP-8  | 185<br>140  | °C/W<br>°C/W |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                             | TSSOP-8             | 41 to 44    | °C/W         |
| $\theta_{JA}$        | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | DFN8<br>DFN8        | 129<br>84   | °C/W<br>°C/W |
| T <sub>sol</sub>     | Wave Solder Pb<br>Pb-Free                | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C |                     | 265<br>265  | °C           |
| $\theta_{\text{JC}}$ | Thermal Resistance (Junction-to-Case)    | (Note 2)                                   | DFN8                | 35 to 40    | °C/W         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

2. JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

|                    |                                                  |              | -40°C |      | 25°C         |     |      | 85°C         |     |      |      |  |
|--------------------|--------------------------------------------------|--------------|-------|------|--------------|-----|------|--------------|-----|------|------|--|
| Symbol             | Characteristic                                   | Min          | Тур   | Max  | Min          | Тур | Max  | Min          | Тур | Max  | Unit |  |
| I <sub>CCH</sub>   | Power Supply Current (Outputs set to HIGH)       | 10           | 20    | 35   | 10           | 20  | 35   | 10           | 20  | 35   | mA   |  |
| I <sub>CCL</sub>   | Power Supply Current (Outputs set to LOW)        | 15           | 27    | 40   | 15           | 27  | 40   | 15           | 27  | 40   | mA   |  |
| V <sub>IH</sub>    | Input HIGH Voltage                               | 2075         |       | 2420 | 2075         |     | 2420 | 2075         |     | 2420 | mV   |  |
| V <sub>IL</sub>    | Input LOW Voltage                                | 1355         |       | 1675 | 1355         |     | 1675 | 1355         |     | 1675 | mV   |  |
| V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range<br>(Note 4) | 1.2          |       | 3.3  | 1.2          |     | 3.3  | 1.2          |     | 3.3  | V    |  |
| I <sub>IH</sub>    | Input HIGH Current                               |              |       | 150  |              |     | 150  |              |     | 150  | μA   |  |
| IIL                | Input LOW Current D<br>D                         | -150<br>-150 |       |      | -150<br>-150 |     |      | -150<br>-150 |     | 0.5  | μΑ   |  |

### Table 4. PECL DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0 V (Note 3)

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

3. All values vary 1:1 with V<sub>CC</sub>.

4. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal.

### Table 5. LVTTL/LVCMOS OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0.0 V, T<sub>A</sub> = $-40^{\circ}$ C to $85^{\circ}$ C

| Symbol          | Characteristic               | Condition                 | Min  | Тур | Мах | Unit |
|-----------------|------------------------------|---------------------------|------|-----|-----|------|
| V <sub>OH</sub> | Output HIGH Voltage          | I <sub>OH</sub> = -3.0 mA | 2.4  |     |     | V    |
| V <sub>OL</sub> | Output LOW Voltage           | I <sub>OL</sub> = 24 mA   |      |     | 0.5 | V    |
| I <sub>OS</sub> | Output Short Circuit Current |                           | -180 |     | -50 | mA   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

#### Table 6. AC CHARACTERISTICS $V_{CC} = 3.0 \text{ V}$ to 3.6 V, GND = 0.0 V (Note 5)

|                                                            |                                                                                | -40°C |                | 25°C            |     |                | 85°C            |     |                 |                  |      |
|------------------------------------------------------------|--------------------------------------------------------------------------------|-------|----------------|-----------------|-----|----------------|-----------------|-----|-----------------|------------------|------|
| Symbol                                                     | Characteristic                                                                 | Min   | Тур            | Max             | Min | Тур            | Max             | Min | Тур             | Max              | Unit |
| f <sub>max</sub>                                           | Maximum Frequency (Figure 2)                                                   | 275   | 350            |                 | 275 | 350            |                 | 275 | 350             |                  | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub>                     | Propagation Delay to<br>Output Differential (Note 6)                           | 1.1   | 1.5            | 1.8             | 1.1 | 1.5            | 1.8             | 1.1 | 1.5             | 1.8              | ns   |
| t <sub>SK+ +</sub><br>t <sub>SK</sub><br>t <sub>SKPP</sub> | Output-to-Output Skew++<br>Output-to-Output Skew<br>Part-to-Part Skew (Note 7) |       | 15<br>35<br>70 | 60<br>80<br>500 |     | 15<br>40<br>70 | 70<br>80<br>500 |     | 30<br>40<br>140 | 125<br>80<br>500 | ps   |
| t <sub>JITTER</sub>                                        | Random Clock Jitter (RMS) (Figure 2)                                           |       | 5              | 10              |     | 5              | 10              |     | 5               | 10               | ps   |
| V <sub>PP</sub>                                            | Input Voltage Swing (Differential Configuration)                               |       | 800            | 1200            | 150 | 800            | 1200            | 150 | 800             | 1200             | mV   |
| t <sub>r</sub> t <sub>f</sub>                              | Output Rise/Fall Times (0.8 V – 2.0 V) $Q, \overline{Q}$                       | 330   | 600            | 900             | 330 | 600            | 900             | 330 | 650             | 900              | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

5. Measured with a 750 mV 50% duty-cycle clock source.  $R_L = 500 \Omega$  to GND and  $C_L = 20 \text{ pF}$  to GND. Refer to Figure 3.

6. Reference ( $V_{CC} = 3.3V \pm 5\%$ ; GND = 0 V)

7. Skews are measured between outputs under identical conditions.







Figure 3. TTL Output Loading Used for Device Evaluation

### **ORDERING INFORMATION**

| Device          | Package              | Shipping <sup>†</sup> |  |  |  |
|-----------------|----------------------|-----------------------|--|--|--|
| MC100EPT23D     | SOIC-8               | 98 Units / Rail       |  |  |  |
| MC100EPT23DG    | SOIC-8<br>(Pb-Free)  | 98 Units / Rail       |  |  |  |
| MC100EPT23DR2   | SOIC-8               | 2500 / Tape & Reel    |  |  |  |
| MC100EPT23DR2G  | SOIC-8<br>(Pb-Free)  | 2500 / Tape & Reel    |  |  |  |
| MC100EPT23DT    | TSSOP-8              | 100 Units / Rail      |  |  |  |
| MC100EPT23DTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |  |  |  |
| MC100EPT23DTR2  | TSSOP-8              | 2500 / Tape & Reel    |  |  |  |
| MC100EPT23DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |  |  |  |
| MC100EPT23MNR4  | DFN8                 | 1000 / Tape & Reel    |  |  |  |
| MC100EPT23MNR4G | DFN8<br>(Pb–Free)    | 1000 / Tape & Reel    |  |  |  |

+For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

### **Resource Reference of Application Notes**

| AN1405/D  | - | ECL Clock Distribution Techniques           |
|-----------|---|---------------------------------------------|
| AN1406/D  | - | Designing with PECL (ECL at +5.0 V)         |
| AN1503/D  | - | ECLinPS <sup>™</sup> I/O SPiCE Modeling Kit |
| AN1504/D  | _ | Metastability and the ECLinPS Family        |
| AN1568/D  | - | Interfacing Between LVDS and ECL            |
| AN1672/D  | - | The ECL Translator Guide                    |
| AND8001/D | - | Odd Number Counters Design                  |
| AND8002/D | - | Marking and Date Codes                      |
| AND8020/D | - | Termination of ECL Logic Devices            |
| AND8066/D | - | Interfacing with ECLinPS                    |
| AND8090/D | - | AC Characteristics of ECL Devices           |

### PACKAGE DIMENSIONS

SOIC-8 NB CASE 751-07 **ISSUE AJ** 



NOTES:

- NOTES:
  DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
  DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.
- MAXIMUM MATERIAL CONDITION. 6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|     | MILLIN | IETERS | INC   | HES   |  |  |
|-----|--------|--------|-------|-------|--|--|
| DIM | MIN    | MAX    | MIN   | MAX   |  |  |
| Α   | 4.80   | 5.00   | 0.189 | 0.197 |  |  |
| В   | 3.80   | 4.00   | 0.150 | 0.157 |  |  |
| С   | 1.35   | 1.75   | 0.053 | 0.069 |  |  |
| D   | 0.33   | 0.51   | 0.013 | 0.020 |  |  |
| G   | 1.27   | 7 BSC  | 0.05  | 0 BSC |  |  |
| Н   | 0.10   | 0.25   | 0.004 | 0.010 |  |  |
| J   | 0.19   | 0.25   | 0.007 | 0.010 |  |  |
| κ   | 0.40   | 1.27   | 0.016 | 0.050 |  |  |
| Μ   | 0 °    | 8 °    | 0 °   | 8 °   |  |  |
| Ν   | 0.25   | 0.50   | 0.010 | 0.020 |  |  |
| s   | 5.80   | 6.20   | 0.228 | 0.244 |  |  |

### **SOLDERING FOOTPRINT\***





### PACKAGE DIMENSIONS

TSSOP-8 DT SUFFIX PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A** 



- NOTES:
  DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES |       |  |
|-----|--------|--------|--------|-------|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |
| Α   | 2.90   | 3.10   | 0.114  | 0.122 |  |
| В   | 2.90   | 3.10   | 0.114  | 0.122 |  |
| С   | 0.80   | 1.10   | 0.031  | 0.043 |  |
| D   | 0.05   | 0.15   | 0.002  | 0.006 |  |
| F   | 0.40   | 0.70   | 0.016  | 0.028 |  |
| G   | 0.65   | BSC    | 0.026  | BSC   |  |
| Κ   | 0.25   | 0.40   | 0.010  | 0.016 |  |
| L   | 4.90   | BSC    | 0.193  | BSC   |  |
| м   | 0°     | 6 °    | 0°     | 6°    |  |

### PACKAGE DIMENSIONS



**BOTTOM VIEW** 

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.

- PAD AS WELL AS THE TERMINALS.

|    |   | MILLIMETERS |      |  |  |  |  |
|----|---|-------------|------|--|--|--|--|
| DI | М | MIN         | MAX  |  |  |  |  |
| A  |   | 0.80        | 1.00 |  |  |  |  |
| A  | 1 | 0.00        | 0.05 |  |  |  |  |
| A  | 3 | 0.20 REF    |      |  |  |  |  |
| b  |   | 0.20        | 0.30 |  |  |  |  |
| D  |   | 2.00 BSC    |      |  |  |  |  |
| D  | 2 | 1.10        | 1.30 |  |  |  |  |
| E  |   | 2.00        | BSC  |  |  |  |  |
| E  | 2 | 0.70        | 0.90 |  |  |  |  |
| е  |   | 0.50        | BSC  |  |  |  |  |
| K  |   | 0.30 REF    |      |  |  |  |  |
| L  |   | 0.25        | 0.35 |  |  |  |  |
| Ľ  |   |             | 0.10 |  |  |  |  |

## SOLDERING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC).

ON Semiconductor and 💷 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative