# 2.5V / 3.3V ECL +2, +4, +8 Clock Generation Chip The MC100LVEP34 is a low skew $\div 2$ , $\div 4$ , $\div 8$ clock generation chip designed explicitly for low skew clock generation applications. The internal dividers are synchronous to each other, therefore, the common output edges are all precisely aligned. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single–ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. The common enable $(\overline{EN})$ is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip—flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input. Upon start—up, the internal flip—flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as multiple LVEP34s in a system. Single—ended CLK input operation is limited to a $V_{CC} \geq 3.0~V$ in PECL mode, or $V_{EE} \leq -3.0~V$ in NECL mode. #### **Features** - 35 ps Output-to-Output Skew - Synchronous Enable/Disable - Master Reset for Synchronization - The 100 Series Contains Temperature Compensation. - PECL Mode Operating Range: V<sub>CC</sub> = 2.375 V to 3.8 V with V<sub>EE</sub> = 0 V - NECL Mode Operating Range: V<sub>CC</sub> = 0 V with V<sub>EE</sub> = -2.375 V to -3.8 V - Open Input Default State - LVDS Input Compatible - These are Pb-Free Devices ### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS\* SO-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F A = Assembly Location L, WL = Wafer Lot Y = Year W, WW = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) \*For additional marking information, refer to Application Note AND8002/D. #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 8 of this data sheet. Warning: All $\rm V_{CC}$ and $\rm V_{EE}$ pins must be externally connected to Power Supply to guarantee proper operation. Figure 1. 16-Lead Pinout (Top View) and Logic Diagram **Table 1. PIN DESCRIPTION** | | · · · · · · · · · · · · · · · · · · · | |--------------------|---------------------------------------| | Pin | Function | | CLK*, CLK** | ECL Diff Clock Inputs | | EN* | ECL Sync Enable | | MR* | ECL Master Reset | | Q0, <del>Q</del> 0 | ECL Diff ÷2 Outputs | | Q1, <del>Q1</del> | ECL Diff ÷4 Outputs | | Q2, <del>Q2</del> | ECL Diff ÷8 Outputs | | $V_{BB}$ | Reference Voltage Output | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | | NC | No Connect | **Table 2. FUNCTION TABLE** | CLK | EN | MR | FUNCTION | |-----|----|-----|------------------------| | Z | L | LLI | Divide | | ZZ | H | | Hold Q <sub>0–3</sub> | | X | X | | Reset Q <sub>0–3</sub> | Z = Low-to-High Transition ZZ = High-to-Low Transition $<sup>^{\</sup>star}$ Pins will default LOW when left open. $^{\star\star}$ Pins will default to V $_{CC}/2$ when left open. **Table 3. ATTRIBUTES** | Characteri | Value | | |---------------------------------------|-----------------------------------------------------------|-----------------------------| | Internal Input Pulldown Resistor | 75 kΩ | | | Internal Input Pullup Resistor | 37.5 kΩ | | | ESD Protection | Human Body Model<br>Machine Model<br>Charged Device Model | > 2 kV<br>> 200 V<br>> 2 kV | | Moisture Sensitivity, Indefinite Time | Out of Drypack (Note 1) | Level 1 | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-O @ 0.125 in | | Transistor Count | | 210 Devices | | Meets or exceeds JEDEC Spec EIA | /JESD78 IC Latchup Test | | <sup>1.</sup> For additional Moisture Sensitivity information, refer to Application Note AND8003/D. # **Table 4. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|----------------------------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|-------------|----------| | V <sub>CC</sub> | PECL Mode Power Supply | V <sub>EE</sub> = 0 V | | 6 | V | | V <sub>EE</sub> | NECL Mode Power Supply | V <sub>CC</sub> = 0 V | | -6 | V | | VI | PECL Mode Input Voltage<br>NECL Mode Input Voltage | V <sub>EE</sub> = 0 V<br>V <sub>CC</sub> = 0 V | $ \begin{array}{c} V_I \! \leq \! V_{CC} \\ V_I \! \geq \! V_{EE} \end{array} $ | 6<br>-6 | V<br>V | | l <sub>out</sub> | Output Current | Continuous<br>Surge | | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-16<br>SOIC-16 | 100<br>60 | °C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-16 | 33 to 36 | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-16<br>TSSOP-16 | 138<br>108 | °C/W | | θЈС | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-16 | 33 to 36 | °C/W | | T <sub>sol</sub> | Wave Solder | <2 to 3 sec @ 248°C | | 265 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. Table 5. 100EP DC CHARACTERISTICS, PECL $V_{CC} = 2.5 \text{ V}$ , $V_{EE} = 0 \text{ V}$ (Note 2) | | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|-------------------------------------------------------------------------|--------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 40 | 50 | 60 | 40 | 50 | 60 | 42 | 52 | 62 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 3) | | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 3) | | 505 | 680 | 900 | 505 | 680 | 900 | 505 | 680 | 900 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended)<br>(Note 4) | | 1335 | | 1620 | 1335 | | 1620 | 1275 | | 1620 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single–Ended)<br>(Note 4) | | 505 | | 900 | 505 | | 900 | 505 | | 900 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 4, Note 5) | | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | | D<br>D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 2. Input and output parameters vary 1:1 with $V_{CC}$ . - Input all oddpid parallels valy 1.1 With V<sub>CC</sub>. All loading with 50 Ω to V<sub>CC</sub> − 2.0 V. Do not use V<sub>BB</sub> at V<sub>CC</sub> < 3.0 V. Single–Ended input CLK pin operation is limited to V<sub>CC</sub> ≥ 3.0 V in PECL mode. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>IHCMR</sub> range is referenced to the most positive side of the differential input signal. Table 6. 100EP DC CHARACTERISTICS, PECL V<sub>CC</sub> = 3.3 V, V<sub>EE</sub> = 0 V (Note 6) | | | | • | -40°C | | | 25°C | • | | 85°C | | | |--------------------|-----------------------------------------------------------------|--------|-------------|-------|------|-------------|------|------|-------------|------|------|------| | Symbol | Characteristic | | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 40 | 50 | 60 | 40 | 50 | 60 | 42 | 52 | 62 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 7) | | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 7) | | 1305 | 1570 | 1700 | 1305 | 1570 | 1700 | 1305 | 1570 | 1700 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | | 2075 | | 2420 | 2075 | | 2420 | 2075 | | 2420 | mV | | $V_{IL}$ | Input LOW Voltage (Single-Ended) | | 1305 | | 1700 | 1305 | | 1700 | 1305 | | 1700 | mV | | $V_{BB}$ | Output Voltage Reference (Note 8) | | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | 1775 | 1875 | 1975 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 9) | | 1.2 | | 3.3 | 1.2 | | 3.3 | 1.2 | | 3.3 | V | | I <sub>IH</sub> | Input HIGH Current | | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | | D<br>D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 6. Input and output parameters vary 1:1 with $V_{CC}$ . $V_{EE}$ can vary +0.925 V to -0.5 V. - 7. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 8. Single–Ended input CLK pin operation is limited to $V_{CC} \ge 3.0 \text{ V}$ in PECL mode. - 9. VIHCMR min varies 1:1 with VEE, VIHCMR max varies 1:1 with VCC. The VIHCMR range is referenced to the most positive side of the differential input signal. Table 7. 100EP DC CHARACTERISTICS, NECL $V_{CC} = 0 \text{ V}$ , $V_{EE} = -3.8 \text{ V}$ to -2.375 V (Note 10) | | | | -40°C | | | 25°C | | | 85°C | | | |--------------------|------------------------------------------------------------------|-----------------|-------|-------|-----------------|-------|-------|-----------------|-------|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | 40 | 50 | 60 | 40 | 50 | 60 | 42 | 52 | 62 | mA | | V <sub>OH</sub> | Output HIGH Voltage (Note 11) | -1145 | -1020 | -895 | -1145 | -1020 | -895 | -1145 | -1020 | -895 | mV | | V <sub>OL</sub> | Output LOW Voltage (Note 11) | -1995 | -1700 | -1600 | -1995 | -1700 | -1600 | -1995 | -1700 | -1600 | mV | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) | -1225 | | -880 | -1225 | | -880 | -1225 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) | -1995 | | -1600 | -1995 | | -1600 | -1995 | | -1600 | mV | | $V_{BB}$ | Output Voltage Reference (Note 12) | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | -1525 | -1425 | -1325 | mV | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode<br>Range (Differential) (Note 13) | V <sub>EE</sub> | +1.2 | 0.0 | V <sub>EE</sub> | +1.2 | 0.0 | V <sub>EE</sub> | +1.2 | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current D D | 0.5<br>-150 | | | 0.5<br>-150 | | | 0.5<br>-150 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. - 10. Input and output parameters vary 1:1 with V<sub>CC</sub>. - 11. All loading with 50 $\Omega$ to $V_{CC}$ 2.0 V. - 12. Single–Ended input CLK pin operation is limited to $V_{EE} \le -3.0 \text{ V}$ in NECL mode. 13. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with $V_{CC}$ . The $V_{IHCMR}$ range is referenced to the most positive side of the differential input signal. Table 8. AC CHARACTERISTICS $V_{CC}$ = 0 V; $V_{EE}$ = -3.8 V to -2.375 V or $V_{CC}$ = 2.375 V to 3.8 V; $V_{EE}$ = 0 V (Note 14) | | | | | -40°C | | | 25°C | | 85°C | | | | |--------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|----------------------------------------------|-------------------|------------|----------------------------------------------|-------------------|------------|----------------------------------------------|-------------------|------| | Symbol | Characteris | tic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency<br>(See Figure 4. F <sub>max</sub> ) | | 2.8 | | | 2.8 | | | 2.8 | | | GHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation<br>Delay to Output | CLK to Q0, Q1, Q2<br>MR to Q | 550<br>500 | 650<br>600 | 750<br>700 | 600<br>550 | 700<br>650 | 800<br>750 | 650<br>600 | 750<br>700 | 850<br>800 | ps | | <sup>t</sup> JITTER | RMS Clock Jitter<br>(See Figure 4. F <sub>max</sub> /JITTER) | $DIV2 \le 2.5 GHz$<br>$DIV2 \le 3.0 GHz$<br>$DIV4 \le 2.5 GHz$<br>$DIV4 \le 3.0 GHz$<br>$DIV8 \le 2.5 GHz$<br>$DIV8 \le 3.0 GHz$ | | 0.36<br>0.34<br>0.26<br>0.32<br>0.27<br>0.32 | 0.4<br>0.4<br>0.4 | | 0.30<br>0.40<br>0.29<br>0.38<br>0.30<br>0.39 | 0.4<br>0.5<br>0.5 | | 0.35<br>0.63<br>0.33<br>0.60<br>0.34<br>1.10 | 0.6<br>0.5<br>0.5 | ps | | t <sub>S</sub> | Setup Time EN | | 150 | 50 | | 150 | 50 | | 150 | 50 | | ps | | t <sub>H</sub> | Hold Time EN | | 200 | 100 | | 200 | 100 | | 200 | 100 | | ps | | t <sub>RR</sub> | Set/Reset Recovery | | 300 | 200 | | 300 | 200 | | 300 | 200 | | ps | | V <sub>PP</sub> | Input Swing (Note 15) | | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times Q<br>(20% – 80%) | | 90 | 170 | 200 | 100 | 180 | 250 | 120 | 200 | 280 | ps | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously. <sup>14.</sup> Measured using a 750 mV source, 50% duty cycle clock source. All loading with 50 $\Omega$ to V<sub>CC</sub> – 2.0 V. 15. V<sub>PP</sub>(min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of $\approx$ 40. Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. There are two distinct functional relationships between the Master Reset and Clock: CASE 1: If the MR is de-asserted (H-L), while the Clock is still high, the outputs will follow the second ensuing clock rising edge. CASE 2: If the MR is de-asserted (H-L), after the Clock has transitioned low, the outputs will follow the third ensuing clock rising edge. Figure 2. Timing Diagrams The $\overline{EN}$ signal will "freeze" the internal divider flip–flops on the first falling edge of CLK after its assertion. The internal divider flip–flops will maintain their state during the freeze. When $\overline{EN}$ is deasserted (LOW), and after the next falling edge of CLK, then the internal divider flip–flops will "unfreeze" and continue to their next state count with proper phase relationships. Figure 3. Reset Recovery Time Figure 4. F<sub>max</sub> Figure 5. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D - Termination of ECL Logic Devices.) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|----------------------|-----------------------| | MC100LVEP34DG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC100LVEP34DR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC100LVEP34DTG | TSSOP-16* | 96 Units / Rail | | MC100LVEP34DTR2G | TSSOP-16* | 2500 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb–Free. #### **Resource Reference of Application Notes** AN1405/D - ECL Clock Distribution Techniques AN1406/D - Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AND8001/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### PACKAGE DIMENSIONS #### TSSOP-16 CASE 948F-01 **ISSUE B** - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–. | | MILLIN | IETERS | INC | HES | | | |-----|--------|--------|-----------|-------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | | С | | 1.20 | | 0.047 | | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | | G | 0.65 | BSC | 0.026 BSC | | | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | | L | 6.40 | BSC | 0.252 | BSC | | | | М | 0° | 8° | 0° | 8 ° | | | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ANSI - Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | C | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | P | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and iii) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative