MC10137 ## Universal Decade Counter The MC10137 is a high speed synchronous counter that can count up, count down, preset, or stop count at frequencies exceeding 100 MHz. This decade counter is useful in high speed central processors and peripheral controllers, minicomputers, high speed digital communications equipment and instrumentation. The flexibility of this device allows the designer to use one basic counter for most applications. The synchronous count feature makes the MC10137 suitable for either computers or instrumentation. Three control lines (S1, S2, and Carry In) determine the operation mode of the counter. Lines S1 and S2 determine one of four operations; preset (program), increment (count up), decrement (count down), or hold (stop count). Note that in the preset mode a clock pulse is necessary to load the counter, and the information present on the data inputs. Carry Out goes low on the terminal count. The Carry Out on the MC10137 is partially decoded from Q1 and Q2 directly, so in the present mode the condition of the Carry Out after the Clock's positive excersion will depend on the condition of Q1 and/or Q2. When an output is not needed, it can be left open to conserve system power. (The open emitter output will require no power if left open.) The counter changes state only on the positive going edge of the clock. Any other input may change at any time except during the positive transition of the clock. The sequence for counting out of improper states is a shown in the State Diagrams. A prescaler can be constructed using the MC10137 in conjunction with the MC10231 which will operate at over 200 MHz input frequency. A 1000 MHz prescaler is possible using an MC1699 1GHz divide by 4, an MC12013 500 MHz divide by 10-11, and the MC10137 ## SEQUENTIAL TRUTH TABLE\* | | INPUTS | | | | | | | | OUTPUTS | | | | | |-------|------------|--------------|-------------|-------|---------|-------------|-------|------------|---------|--------|------------|-------|--| | S1 | <b>S</b> 2 | DO | DI | D2 | D3 | Carry | Clock | <b>Q</b> 0 | Q1 | Q2 | <b>Q</b> 3 | Carry | | | | l I I r | <b>I</b> 900 | I o o o | FOGG | U 5 3 5 | ٠<br>د<br>د | IIII | ILIL | HUUU | HLLL | LIIL | ILII | | | LLLIL | IIII | 0000I | SSSSI | 30001 | 30001 | LIICO | ILILI | TITI | ııııI | | | IIIII | | | III | L<br>L | 220 | 9<br>9<br>9 | 996 | 3.5 | L<br>L | III | LIL | ILL | L<br>L | l.<br>L | II | | - On trare - \*Truth table shows logic states assuming inputs vary in sequence shown from top to bottom - \*\* A clock H is defined as a clock input transition from a low to a high logic level $\begin{array}{c} V_{CC1} = Pin \quad 1 \\ V_{CC2} = Pin \quad 16 \\ V_{EE} = Pin \quad 8 \end{array}$ $P_D = 625 \text{ mW typ/pkg (No Load)}$ f<sub>count</sub>= 150 Mhz typ ## **FUNCTION SELECT TABLE** | S1 | S2 | Operating Mode | |-----|----|------------------------| | _ L | ٦ | Preset (Program) | | L | I | Increment (Count Up) | | F | L | Decrement (Count Down) | | Н | н | Hold (Stop Count) |