# -5 V Differential ECL to TTL Translator ## Description The MC10ELT/100ELT25 is a differential ECL to TTL translator. Because ECL levels are used, a +5 V, -5.2 V (or -4.5 V) and ground are required. The small outline 8-lead package and the single gate of the ELT25 makes it ideal for those applications where space, performance and low power are at a premium. The $V_{BB}$ pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. The 100 Series contains temperature compensation. #### **Features** - 2.6 ns Typical Propagation Delay - 100 MHz F<sub>MAX</sub> CLK - 24 mA TTL Outputs - Flow Through Pinouts - Operating Range: $V_{CC} = 4.5 \text{ V}$ to 5.5 V with GND = 0 V; $V_{EE} = -4.2 \text{ V}$ to -5.7 V with GND = 0 V - Internal Input 50 KΩ Pulldown Resistors - Q Output will default HIGH with inputs open or < 1.3 V - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant ### ON Semiconductor® www.onsemi.com #### **MARKING DIAGRAMS\*** SOIC-8 D SUFFIX CASE 751 TSSOP-8 DT SUFFIX CASE 948R DFN8 MN SUFFIX CASE 506AA (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 5 of this data sheet. <sup>\*</sup>For additional marking information, refer to Application Note AND8002/D. Figure 1. 8-Lead Pinout (Top View) and Logic Diagram ### **Table 1. PIN DESCRIPTION** | Pin | Function | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D, $\overline{D}$ | ECL Differential Inputs | | Q | TTL Output | | $V_{BB}$ | Reference Voltage Output | | V <sub>CC</sub> | Positive Supply | | V <sub>EE</sub> | Negative Supply | | GND | Ground | | NC | No Connect | | EP | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. | **Table 2. ATTRIBUTES** | Characteristi | Value | | | | | |--------------------------------------------------------|-----------------------------------|-------------------------------|--|--|--| | Internal Input Pulldown Resistor | | 75 kΩ | | | | | Internal Input Pullup Resistor | | N/A | | | | | ESD Protection | Human Body Model<br>Machine Model | > 1 kV<br>> 400 V | | | | | Moisture Sensitivity, Indefinite Time ( | Out of Drypack (Note 1) | Pb-Free Pkg | | | | | | SOIC-8<br>TSSOP-8<br>DFN8 | Level 1<br>Level 3<br>Level 1 | | | | | Flammability Rating | Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | | | Transistor Count | | 38 Devices | | | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup Test | | | | | | <sup>1.</sup> For additional information, see Application Note AND8003/D. **Table 3. MAXIMUM RATINGS** | Symbol | Parameter | Condition 1 | Condition 2 | Rating | Unit | |-------------------|------------------------------------------|---------------------|---------------------------|----------------------|--------------| | $V_{CC}$ | Positive Power Supply | GND = 0 V | $V_{EE} = -5.0 \text{ V}$ | 7 | V | | V <sub>EE</sub> | Negative Power Supply | GND = 0 V | V <sub>CC</sub> = +5.0 V | -8 | V | | V <sub>IN</sub> | Input Voltage | GND = 0 V | | 0 to V <sub>EE</sub> | V | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | | ± 0.5 | mA | | T <sub>A</sub> | Operating Temperature Range | | | -40 to +85 | °C | | T <sub>stg</sub> | Storage Temperature Range | | | -65 to +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | SOIC-8<br>SOIC-8 | 190<br>130 | °C/W<br>°C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | SOIC-8 | 41 to 44 | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | TSSOP-8<br>TSSOP-8 | 185<br>140 | °C/W<br>°C/W | | $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case) | Standard Board | TSSOP-8 | 41 to 44 ± 5% | °C/W | | $\theta_{JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm | DFN8<br>DFN8 | 129<br>84 | °C/W<br>°C/W | | T <sub>sol</sub> | Wave Solder Pb-Free | <2 to 3 sec @ 260°C | | 265 | °C | | θЈС | Thermal Resistance (Junction-to-Case) | (Note 2) | DFN8 | 35 to 40 | °C/W | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. <sup>2.</sup> JEDEC standard multilayer board – 2S2P (2 signal, 2 power) Table 4. 10ELT SERIES NECL INPUT DC CHARACTERISTICS $V_{CC} = 5.0 \text{ V}$ ; $V_{EE} = -5.0 \text{ V}$ ; GND = 0 V (Note 3) | | | -40°C | | 25°C | | 85°C | | | | | | |--------------------|---------------------------------------------------------------------|-------|-----|-------|-------|------|-------|-------|-----|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) (Note 4) | -1230 | | -890 | -1130 | | -810 | -1060 | | -720 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) (Note 4) | -1950 | | -1500 | -1950 | | -1480 | -1950 | | -1445 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1.43 | | -1.30 | -1.35 | | -1.25 | -1.31 | | -1.19 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential) (Notes 4 and 5) | -2.8 | | 0.0 | -2.8 | | 0.0 | -2.8 | | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 255 | | | 175 | | | 175 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.3 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 3. Input parameters vary 1:1 with GND. $V_{EE}$ can vary +0.06 V to -0.5 V. - 4. TTL output $R_L = 500 \Omega$ to GND - 5. $V_{IHCMR}$ min varies 1:1 with $V_{EE}$ , $V_{IHCMR}$ max varies 1:1 with GND. Table 5. 100ELT SERIES NECL INPUT DC CHARACTERISTICS $V_{CC} = 5.0 \text{ V}$ ; $V_{EE} = -5.0 -5.0$ | | | -40°C | | 25°C | | 85°C | | | | | | |--------------------|---------------------------------------------------------------------|-------|-----|-------|-------|------|-------|-------|-----|-------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | V <sub>IH</sub> | Input HIGH Voltage (Single-Ended) (Note 7) | -1165 | | -880 | -1165 | | -880 | -1165 | | -880 | mV | | V <sub>IL</sub> | Input LOW Voltage (Single-Ended) (Note 7) | -1810 | | -1475 | -1810 | | -1475 | -1810 | | -1475 | mV | | V <sub>BB</sub> | Output Voltage Reference | -1.38 | | -1.26 | -1.38 | | -1.26 | -1.38 | | -1.26 | V | | V <sub>IHCMR</sub> | Input HIGH Voltage Common Mode Range (Differential) (Notes 7 and 8) | -2.8 | | 0.0 | -2.8 | | 0.0 | -2.8 | | 0.0 | V | | I <sub>IH</sub> | Input HIGH Current | | | 255 | | | 175 | | | 175 | μΑ | | I <sub>IL</sub> | Input LOW Current | 0.5 | | | 0.5 | | | 0.5 | | | μΑ | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. - 6. Input parameters vary 1:1 with GND. $V_{EE}$ can vary +0.8 V to -0.5 V. - 7. TTL output $R_L = 500 \Omega$ to GND - 8. V<sub>IHCMR</sub> min varies 1:1 with V<sub>EE</sub>, V<sub>IHCMR</sub> max varies 1:1 with GND. Table 6. TTL OUTPUT DC CHARACTERISTICS $V_{CC} = 4.5 \text{ V}$ to 5.5 V; $T_A = -40 ^{\circ}\text{C}$ to $+85 ^{\circ}\text{C}$ | Symbol | Characteristic | Condition | Min | Тур | Max | Unit | |------------------|-------------------------------|----------------------------|------|-----|-----|------| | V <sub>OH</sub> | Output HIGH Voltage | $I_{OH} = -3.0 \text{ mA}$ | 2.4 | | | V | | V <sub>OL</sub> | Output LOW Voltage | I <sub>OL</sub> = 24 mA | | | 0.5 | V | | I <sub>CCH</sub> | Power Supply Current | | | 11 | 16 | mA | | I <sub>CCL</sub> | Power Supply Current | | | 13 | 18 | mA | | I <sub>EE</sub> | Negative Power Supply Current | | | 15 | 21 | mA | | Ios | Output Short Circuit Current | | -150 | | -60 | mA | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Table 7. AC CHARACTERISTICS $V_{CC}$ = 5.0 V; $V_{EE}$ = -5.0 V; GND= 0 V (Note 9 and Note 10) | | | | -40°C | | | 25°C | | | 85°C | | | |----------------------------------|------------------------------------------|-----|-------|------|-----|------------|------|-----|------|------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency | | | | | 100 | | | | | MHz | | t <sub>PLH</sub> | Propagation Delay @ 1.5 V | 1.7 | | 3.6 | 1.7 | | 3.6 | 1.7 | | 3.6 | ns | | t <sub>PHL</sub> | Propagation Delay @ 1.5 V | 2.6 | | 4.1 | 2.6 | | 4.1 | 2.6 | | 4.1 | ns | | t <sub>JITTER</sub> | Random Clock Jitter (RMS) | | | | | 35 | | | | | ps | | t <sub>r</sub><br>t <sub>f</sub> | Output Rise/Fall Times QTTL<br>10% – 90% | | | | | 1.9<br>2.3 | | | | | ns | | $V_{PP}$ | Input Swing (Note 11) | 200 | | 1000 | 200 | | 1000 | 200 | | 1000 | mV | NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. $V_{EE}$ can vary +0.06 V to -0.5 V for 10ELT; $V_{EE}$ can vary +0.8 V to -0.5 V for 100ELT. 10.R<sub>L</sub> = 500 $\Omega$ to GND and C<sub>L</sub> = 20 pF to GND. Refer to Figure 2. 11. $V_{PP}$ (min) is the minimum input swing for which AC parameters are guaranteed. The device has a DC gain of $\approx$ 40. Figure 2. TTL Output Loading Used for Device Evaluation <sup>9.</sup> $V_{CC}$ can vary $\pm$ 0.25 V. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------------|----------------------|-----------------------| | MC10ELT25DG | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | MC10ELT25DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC10ELT25DTG | TSSOP-8<br>(Pb-Free) | 100 Units / Rail | | MC10ELT25DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC10ELT25MNR4G | DFN8<br>(Pb-Free) | 1000 / Tape & Reel | | MC100ELT25DG | SOIC-8<br>(Pb-Free) | 98 Units / Rail | | MC100ELT25DR2G | SOIC-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC100ELT25DTG | TSSOP-8<br>(Pb-Free) | 100 Units / Rail | | MC100ELT25DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel | | MC100ELT25MNR4G | DFN8<br>(Pb-Free) | 1000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **Resource Reference of Application Notes** AN1405/D – ECL Clock Distribution Techniques **AN1406/D** – Designing with PECL (ECL at +5.0 V) AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit AN1504/D - Metastability and the ECLinPS Family AN1568/D - Interfacing Between LVDS and ECL AN1672/D - The ECL Translator Guide AND8001/D - Odd Number Counters Design AND8002/D - Marking and Date Codes AND8020/D - Termination of ECL Logic Devices AND8066/D - Interfacing with ECLinPS AND8090/D - AC Characteristics of ECL Devices #### **PACKAGE DIMENSIONS** #### SOIC-8 NB CASE 751-07 **ISSUE AK** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. 751–01 THRU 751–06 ARE OBSOLETE. NEW STANDARD IS 751–07. - STANDARD IS 751-07. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | C | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 | 7 BSC | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | L | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **PACKAGE DIMENSIONS** #### TSSOP-8 **DT SUFFIX** CASE 948R-02 **ISSUE A** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 - On ONTE SUPING STALL NOT EXCEED 0.19 O.006) PER SIDE. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION, INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) - PER SIDE. 5. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | | |-----|--------|------------|--------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 2.90 | 3.10 | 0.114 | 0.122 | | | В | 2.90 | 3.10 | 0.114 | 0.122 | | | С | 0.80 | 1.10 | 0.031 | 0.043 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.40 | 0.70 | 0.016 | 0.028 | | | G | 0.65 | BSC | 0.026 | BSC | | | K | 0.25 | 0.40 | 0.010 | 0.016 | | | Ĺ | 4.90 | 4.90 BSC | | BSC | | | 8.6 | 00 | <b>C</b> 0 | 00 | C 0 | | #### PACKAGE DIMENSIONS #### DFN8 2x2, 0.5P CASE 506AA ISSUE E #### NOTES - DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994 . CONTROLLING DIMENSION: MILLIMETERS. DIMENSION 6 APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.20 MM FROM TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED - PAD AS WELL AS THE TERMINALS | | MILLIMETERS | | | | | | |-----|-------------|------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 0.80 | 1.00 | | | | | | A1 | 0.00 | 0.05 | | | | | | A3 | 0.20 | REF | | | | | | b | 0.20 | 0.30 | | | | | | D | 2.00 | BSC | | | | | | D2 | 1.10 | 1.30 | | | | | | E | 2.00 | BSC | | | | | | E2 | 0.70 | 0.90 | | | | | | е | 0.50 | BSC | | | | | | K | 0.30 REF | | | | | | | L | 0.25 | 0.35 | | | | | | L1 | | 0.10 | | | | | #### RECOMMENDED **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. 0.05 C NOTE 3 **BOTTOM VIEW** ECLinPS is a trademark of Semiconductor Components Industries, LLC (SCILLC). ON Semiconductor and the unare registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative