# 3.3V LVTTL/LVCMOS to Differential LVPECL Translator

The MC10EPT20 is a 3.3 V TTL/CMOS to differential PECL translator. Because PECL (Positive ECL) levels are used, only +3.3 V and ground are required. The small outline SOIC–8 package and the single gate of the EPT20 makes it ideal for those applications where space, performance, and low power are at a premium.

The 100 Series contains temperature compensation.

#### **Features**

- 390 ps Typical Propagation Delay
- Maximum Input Clock Frequency > 1 GHz Typical
- Operating Range V<sub>CC</sub> = 3.0 V to 3.6 V with GND = 0 V
- PNP TTL Input for Minimal Loading
- Q Output will Default HIGH with Input Open
- Pb-Free Packages are Available



#### ON Semiconductor®

http://onsemi.com

#### **MARKING DIAGRAMS\***



SO-8 D SUFFIX CASE 751







TSSOP-8 DT SUFFIX CASE 948R







DFN8 MN SUFFIX CASE 506AA

1





H = MC10 A = Assembly Location K = MC100 L = Wafer Lot

 $\begin{array}{lll} 3Q & = MC100 & W & = Work \ Week \\ \overline{M} & = Date \ Code & \bullet & = Pb-Free \ Package \end{array}$ 

(Note: Microdot may be in either location)

\*For additional marking information, refer to Application Note AND8002/D.

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.



**Table 1. PIN DESCRIPTION** 

| PIN             | FUNCTION                                                                                                                                                                       |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q, Q            | Differential PECL Outputs                                                                                                                                                      |
| D               | LVTTL Input                                                                                                                                                                    |
| V <sub>CC</sub> | Positive Supply                                                                                                                                                                |
| GND             | Ground                                                                                                                                                                         |
| NC              | No Connect                                                                                                                                                                     |
| EP              | (DFN8 only) Thermal exposed pad must be connected to a sufficient thermal conduit. Electrically connect to the most negative supply (GND) or leave unconnected, floating open. |

Figure 1. 8-Lead Pinout (Top View) and Logic Diagram

**Table 2. ATTRIBUTES** 

| Characteri                           | Characteristics                                           |                               |  |  |  |  |
|--------------------------------------|-----------------------------------------------------------|-------------------------------|--|--|--|--|
| Internal Input Pulldown Resistor     | N/A                                                       |                               |  |  |  |  |
| Internal Input Pullup Resistor       |                                                           | N/A                           |  |  |  |  |
| ESD Protection                       | Human Body Model<br>Machine Model<br>Charged Device Model | > 1.5 kV<br>> 200 V<br>> 2 kV |  |  |  |  |
| Moisture Sensitivity, Indefinite Tim | e Out of Drypack (Note 1)                                 | Level 1                       |  |  |  |  |
| Flammability Rating                  | Oxygen Index: 28 to 34                                    | UL 94 V-0 @ 0.125 in          |  |  |  |  |
| Transistor Count                     | Transistor Count                                          |                               |  |  |  |  |
| Meets or exceeds JEDEC Spec E        | IA/JESD78 IC Latchup Test                                 |                               |  |  |  |  |

<sup>1.</sup> For additional information, see Application Note AND8003/D.

**Table 3. MAXIMUM RATINGS** 

| Symbol            | Parameter                                | Condition 1                                | Condition 2        | Rating      | Unit         |
|-------------------|------------------------------------------|--------------------------------------------|--------------------|-------------|--------------|
| V <sub>CC</sub>   | Power Supply                             | GND = 0 V                                  |                    | 6           | V            |
| VI                | Input Voltage                            | GND = 0 V                                  | $V_I \leq V_{CC}$  | 6           | V            |
| l <sub>out</sub>  | Output Current                           | Continuous<br>Surge                        |                    | 50<br>100   | mA<br>mA     |
| TA                | Operating Temperature Range              |                                            |                    | -40 to +85  | °C           |
| T <sub>stg</sub>  | Storage Temperature Range                |                                            |                    | -65 to +150 | °C           |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | SOIC-8<br>SOIC-8   | 190<br>130  | °C/W<br>°C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                             | SOIC-8             | 41 to 44    | °C/W         |
| $\theta_{\sf JA}$ | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | TSSOP-8<br>TSSOP-8 | 185<br>140  | °C/W<br>°C/W |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | Standard Board                             | TSSOP-8            | 41 to 44    | °C/W         |
| $\theta_{JA}$     | Thermal Resistance (Junction-to-Ambient) | 0 lfpm<br>500 lfpm                         | DFN8<br>DFN8       | 129<br>84   | °C/W<br>°C/W |
| T <sub>sol</sub>  | Wave Solder Pb Pb-Free                   | <2 to 3 sec @ 248°C<br><2 to 3 sec @ 260°C |                    | 265<br>265  | °C           |
| $\theta_{\sf JC}$ | Thermal Resistance (Junction-to-Case)    | (Note 2)                                   | DFN8               | 35 to 40    | °C/W         |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

<sup>2.</sup> JEDEC standard multilayer board - 2S2P (2 signal, 2 power)

Table 4. LVTTL INPUT DC CHARACTERISTICS  $V_{CC}$  = 3.3 V, GND = 0 V,  $T_A$  = -40°C to +85°C

| Symbol           | Characteristic                                   | Min | Тур | Max  | Unit |
|------------------|--------------------------------------------------|-----|-----|------|------|
| I <sub>IH</sub>  | Input HIGH Current (V <sub>in</sub> = 2.7 V)     |     |     | 20   | μΑ   |
| I <sub>IHH</sub> | Input HIGH Current MAX (V <sub>in</sub> = 6.0 V) |     |     | 100  | μΑ   |
| I <sub>IL</sub>  | Input LOW Current (V <sub>in</sub> = 0.5 V)      |     |     | -0.6 | mA   |
| V <sub>IK</sub>  | Input Clamp Voltage (I <sub>in</sub> = -18 mA)   |     |     | -1.2 | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                               | 2.0 |     |      | V    |
| $V_{IL}$         | Input LOW Voltage                                |     |     | 0.8  | V    |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

Table 5. 10EPT PECL OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0 V (Note 3)

|                 |                               |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|-------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| I <sub>CC</sub> | Positive Power Supply Current | 18   | 23    | 28   | 18   | 23   | 28   | 19   | 24   | 29   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 4)  | 2165 | 2290  | 2415 | 2230 | 2355 | 2480 | 2290 | 2415 | 2540 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 4)   | 1365 | 1490  | 1615 | 1430 | 1555 | 1680 | 1490 | 1615 | 1740 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 3. Output parameters vary 1:1 with  $V_{CC}$ .
- 4. All loading with 50  $\Omega$  to  $V_{CC}$  2.0  $V_{cc}$

Table 6. 100EPT PECL OUTPUT DC CHARACTERISTICS V<sub>CC</sub> = 3.3 V, GND = 0 V (Note 5)

|                 |                               |      | -40°C |      |      | 25°C |      |      | 85°C |      |      |
|-----------------|-------------------------------|------|-------|------|------|------|------|------|------|------|------|
| Symbol          | Characteristic                | Min  | Тур   | Max  | Min  | Тур  | Max  | Min  | Тур  | Max  | Unit |
| Icc             | Positive Power Supply Current | 20   | 25    | 30   | 22   | 27   | 32   | 23   | 28   | 33   | mA   |
| V <sub>OH</sub> | Output HIGH Voltage (Note 6)  | 2155 | 2280  | 2405 | 2155 | 2280 | 2405 | 2155 | 2280 | 2405 | mV   |
| V <sub>OL</sub> | Output LOW Voltage (Note 6)   | 1355 | 1480  | 1605 | 1355 | 1480 | 1605 | 1355 | 1480 | 1605 | mV   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 5. Output parameters vary 1:1 with  $V_{\mbox{\footnotesize CC}}$ .
- 6. All loading with 50  $\Omega$  to  $V_{CC}$  2.0 V.

Table 7. AC CHARACTERISTICS V<sub>CC</sub> = 3.0 V to 3.6 V, GND = 0 V (Note 7)

|                                        |                                             |     | -40°C |     |     | 25°C |     |     | 85°C |     |      |
|----------------------------------------|---------------------------------------------|-----|-------|-----|-----|------|-----|-----|------|-----|------|
| Symbol                                 | Characteristic                              | Min | Тур   | Max | Min | Тур  | Max | Min | Тур  | Max | Unit |
| f <sub>max</sub>                       | Maximum Input Clock Frequency               |     | > 1   |     |     | > 1  |     |     | > 1  |     | GHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to<br>Output Differential | 280 | 350   | 430 | 300 | 370  | 450 | 320 | 400  | 490 | ps   |
| t <sub>SKEW</sub>                      | Device-to-Device Skew (Note 8)              |     |       | 150 |     |      | 150 |     |      | 170 | ps   |
| t <sub>JITTER</sub>                    | RMS Random Clock Jitter                     |     | 1     | 2   |     | 1    | 2   |     | 1    | 2   | ps   |
| t <sub>r</sub><br>t <sub>f</sub>       | Output Rise/Fall Times Q, Q (20% – 80%)     | 70  | 100   | 170 | 80  | 120  | 180 | 90  | 140  | 190 | ps   |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 7. Measured using a LVTTL source, 50% duty cycle clock source. All loading with 50  $\Omega$  to  $V_{CC}$  2.0 V.
- 8. Skew is measured between outputs under identical transitions.



Figure 2. Output Voltage Amplitude (V<sub>OUTpp</sub>)/RMS Jitter vs. Input Clock Frequency at Ambient Temperature



Figure 3. Typical Termination for Output Driver and Device Evaluation (See Application Note AND8020/D – Termination of ECL Logic Devices.)

#### **ORDERING INFORMATION**

| Device          | Package              | Shipping $^{\dagger}$ |
|-----------------|----------------------|-----------------------|
| MC10EPT20D      | SO-8                 | 98 Units / Rail       |
| MC10EPT20DG     | SO-8<br>(Pb-Free)    | 98 Units / Rail       |
| MC10EPT20DR2    | SO-8                 | 2500 / Tape & Reel    |
| MC10EPT20DR2G   | SO-8<br>(Pb-Free)    | 2500 / Tape & Reel    |
| MC10EPT20DT     | TSSOP-8              | 100 Units / Rail      |
| MC10EPT20DTG    | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| MC10EPT20DTR2   | TSSOP-8              | 2500 / Tape & Reel    |
| MC10EPT20DTR2G  | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC10EPT20MNR4   | DFN8                 | 1000 / Tape & Reel    |
| MC10EPT20MNR4G  | DFN8<br>(Pb-Free)    | 1000 / Tape & Reel    |
| MC100EPT20D     | SO-8                 | 98 Units / Rail       |
| MC100EPT20DG    | SO-8<br>(Pb-Free)    | 98 Units / Rail       |
| MC100EPT20DR2   | SO-8                 | 2500 / Tape & Reel    |
| MC100EPT20DR2G  | SO-8<br>(Pb-Free)    | 2500 / Tape & Reel    |
| MC100EPT20DT    | TSSOP-8              | 100 Units / Rail      |
| MC100EPT20DTG   | TSSOP-8<br>(Pb-Free) | 100 Units / Rail      |
| MC100EPT20DTR2  | TSSOP-8              | 2500 / Tape & Reel    |
| MC100EPT20DTR2G | TSSOP-8<br>(Pb-Free) | 2500 / Tape & Reel    |
| MC100EPT20MNR4  | DFN8                 | 1000 / Tape & Reel    |
| MC100EPT20MNR4G | DFN8<br>(Pb-Free)    | 1000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### **Resource Reference of Application Notes**

AN1405/D - ECL Clock Distribution Techniques

AN1406/D - Designing with PECL (ECL at +5.0 V)

AN1503/D - ECLinPS™ I/O SPiCE Modeling Kit

AN1504/D - Metastability and the ECLinPS Family

AN1568/D - Interfacing Between LVDS and ECL

AND8001/D - The ECL Translator Guide
AND8001/D - Odd Number Counters Design

AND8002/D - Marking and Date Codes

AND8020/D - Termination of ECL Logic Devices

AND8066/D - Interfacing with ECLinPS

AND8090/D - AC Characteristics of ECL Devices

#### **PACKAGE DIMENSIONS**

#### SOIC-8 NB CASE 751-07 **ISSUE AH**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER
- ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.
- DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006)
  PER SIDE.
- PER SIDE.
  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR
  PROTRUSION SHALL BE 0.127 (0.005) TOTAL
  IN EXCESS OF THE D DIMENSION AT
  MAXIMUM MATERIAL CONDITION.
  751-01 THRU 751-06 ARE OBSOLETE. NEW
  STANDARD IS 751-07.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 4.80   | 5.00   | 0.189     | 0.197 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.053     | 0.069 |  |
| D   | 0.33   | 0.51   | 0.013     | 0.020 |  |
| G   | 1.27   | 7 BSC  | 0.050 BSC |       |  |
| Н   | 0.10   | 0.25   | 0.004     | 0.010 |  |
| J   | 0.19   | 0.25   | 0.007     | 0.010 |  |
| K   | 0.40   | 1.27   | 0.016     | 0.050 |  |
| М   | 0 °    | 8 °    | 0 °       | 8 °   |  |
| N   | 0.25   | 0.50   | 0.010     | 0.020 |  |
| S   | 5.80   | 6.20   | 0.228     | 0.244 |  |

## **SOLDERING FOOTPRINT\***



 $\left(\frac{\text{mm}}{\text{inches}}\right)$ SCALE 6:1

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

#### **PACKAGE DIMENSIONS**

#### TSSOP-8 **DT SUFFIX** PLASTIC TSSOP PACKAGE CASE 948R-02 **ISSUE A**



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: MILLIMETER.
- 2. CONTROLLING DIMENSION: MILLIMETER.
  3. DIMENSION A DOES NOT INCLUDE MOLD FLASH.
  PROTRUSIONS OR GATE BURRS. MOLD FLASH
  OR GATE BURRS SHALL NOT EXCEED 0.15
  (0.006) PER SIDE.
  4. DIMENSION B DOES NOT INCLUDE INTERLEAD
  FLASH OR PROTRUSION. INTERLEAD FLASH OR
  PROTRUSION SHALL NOT EXCEED 0.25 (0.010)
  DED SIDE.
- PER SIDE.
  5. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.

  6. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIN | IETERS | INCHES |       |  |  |
|-----|--------|--------|--------|-------|--|--|
| DIM | MIN    | MAX    | MIN    | MAX   |  |  |
| Α   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |
| В   | 2.90   | 3.10   | 0.114  | 0.122 |  |  |
| С   | 0.80   | 1.10   | 0.031  | 0.043 |  |  |
| D   | 0.05   | 0.15   | 0.002  | 0.006 |  |  |
| F   | 0.40   | 0.70   | 0.016  | 0.028 |  |  |
| G   | 0.65   | BSC    | 0.026  | BSC   |  |  |
| K   | 0.25   | 0.40   | 0.010  | 0.016 |  |  |
| L   | 4.90   | BSC    | 0.193  | BSC   |  |  |
| М   | n٥     | 6 0    | n٥     | 60    |  |  |

#### PACKAGE DIMENSIONS

#### DFN8 CASE 506AA-01 ISSUE D







#### NOTES:

- DIMENSIONING AND TOLERANCING PER
   ASME Y14.5M, 1994.
- ASMET 14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED
- PAD AS WELL AS THE TERMINALS.

| _   |             |      |  |  |  |  |
|-----|-------------|------|--|--|--|--|
|     | MILLIMETERS |      |  |  |  |  |
| DIM | MIN         | MAX  |  |  |  |  |
| Α   | 0.80        | 1.00 |  |  |  |  |
| A1  | 0.00        | 0.05 |  |  |  |  |
| A3  | 0.20        | REF  |  |  |  |  |
| b   | 0.20        | 0.30 |  |  |  |  |
| D   | 2.00        | BSC  |  |  |  |  |
| D2  | 1.10        | 1.30 |  |  |  |  |
| E   | 2.00        | BSC  |  |  |  |  |
| E2  | 0.70        | 0.90 |  |  |  |  |
| е   | 0.50        | BSC  |  |  |  |  |
| K   | 0.20        | -    |  |  |  |  |
| L   | 0.25        | 0.35 |  |  |  |  |

ECLinPS is a trademark of Semiconductor Components INdustries, LLC (SCILLC).

**BOTTOM VIEW** 

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its partner rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative