

# MC145406

## **Driver/Receiver** EIA 232–E and CCITT V.28 (Formerly RS–232–D)

The MC145406 is a silicon–gate CMOS IC that combines three drivers and three receivers to fulfill the electrical specifications of standards EIA 232–E and CCITT V.28. The drivers feature true TTL input compatibility, slew–rate–limited output, 300– $\Omega$  power–off source impedance, and output typically switching to within 25% of the supply rails. The receivers can handle up to ±25 V while presenting 3 to 7 k $\Omega$  impedance. Hysteresis in the receivers aids reception of noisy signals. By combining both drivers and receivers in a single CMOS chip, the MC145406 provides efficient, low–power solutions for EIA 232–E and V.28 applications.

### Drivers

- $\pm$  5 V to  $\pm$ 12 V Supply Range
- 300– $\Omega$  Power–Off Source Impedance
- Output Current Limiting
- TTL Compatible
- Maximum Slew Rate = 30 V/μs

### Receivers

- $\pm$  25 V Input Voltage Range When V<sub>DD</sub> = 12 V, V<sub>SS</sub> = 12 V
- 3 to 7 k $\Omega$  Input Impedance
- Hysteresis on Input Switchpoint









\*Protection circuit





### MAXIMUM RATINGS (Voltage polarities referenced to GND)

| Rating                                                      | Symbol                                                | Value                                                                                | Unit |
|-------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------|------|
| DC Supply Voltages (V <sub>DD</sub> $\ge$ V <sub>CC</sub> ) | V <sub>DD</sub><br>V <sub>SS</sub><br>V <sub>CC</sub> | - 0.5 to + 13.5<br>+ 0.5 to - 13.5<br>- 0.5 to + 6.0                                 | V    |
| Input Voltage Range<br>Rx1–3 Inputs<br>DI1–3 Inputs         | VIR                                                   | (V <sub>SS</sub> – 15) to (V <sub>DD</sub> + 15)<br>– 0.5 to (V <sub>CC</sub> + 0.5) | V    |
| DC Current Per Pin                                          |                                                       | ± 100                                                                                | mA   |
| Power Dissipation                                           | PD                                                    | 1.0                                                                                  | W    |
| Operating Temperature Range                                 | ТĄ                                                    | – 40 to + 85                                                                         | °C   |
| Storage Temperature Rate                                    | T <sub>stg</sub>                                      | – 85 to + 150                                                                        | °C   |

This device contains protection circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit. For proper operation, it is recommended that the voltages at the DI and DO pins be constrained to the range  $GND \le V_{DI} \le V_{CC}$  and  $GND \le V_{DO} \le V_{CC}$ . Also, the voltage at the Rx pin should be constrained to  $(V_{SS} - 15 V) \le V_{Rx1-3} \le (V_{DD} + 15 V)$ , and Tx should be constrained to  $V_{SS} \le V_{Tx1-3} \le V_{DD}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., GND or  $V_{CC}$  for DI and Ground for Rx.)

### **DC ELECTRICAL CHARACTERISTICS** (All polarities referenced to GND = 0 V, $T_A = -40 \text{ to } +85^{\circ}\text{C}$ )

| Parameter                                                                                        | Symbol                                                | Min                 | Тур                          | Max                   | Unit |
|--------------------------------------------------------------------------------------------------|-------------------------------------------------------|---------------------|------------------------------|-----------------------|------|
| DC Supply Voltage<br>$V_{DD}$<br>$V_{SS}$<br>$V_{CC} (V_{DD} \ge V_{CC})$                        | V <sub>DD</sub><br>V <sub>SS</sub><br>V <sub>CC</sub> | 4.5<br>- 4.5<br>4.5 | 5 to 12<br>-5 to - 12<br>5.0 | 13.2<br>- 13.2<br>5.5 | V    |
| Quiescent Supply Current (Outputs unloaded, inputs low)<br>$V_{DD} = + 12 V$<br>$V_{SS} = -12 V$ | I <sub>DD</sub><br>ISS                                |                     | 140<br>340                   | 400<br>600            | μΑ   |
| $V_{SS} = -12 V$<br>$V_{CC} = +5 V$                                                              | ISS<br>ICC                                            | _                   | 340<br>300                   | 600<br>450            |      |

### **RECEIVER ELECTRICAL SPECIFICATIONS**

(Voltage polarities referenced to GND = 0 V,  $V_{DD}$  = + 5 to + 12 V,  $V_{SS}$  = - 5 to - 12 V,  $V_{DD} \ge V_{CC}$ ,  $T_A$  = - 40 to + 85°C)

| Characteristic                                                                                                                                                                                                                                                               | Symbol                            | Min        | Тур                 | Max               | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|------------|---------------------|-------------------|------|
| Input Turn–on Threshold Rx1–Rx3 $V_{DO1-DO3} = V_{OL}, V_{CC} = 5.0 V \pm 5\%$                                                                                                                                                                                               | V <sub>on</sub>                   | 1.35       | 1.80                | 2.35              | V    |
| Input Turn–off Threshold Rx1–Rx3 $V_{DO1-DO3} = V_{OH}, V_{CC} = 5.0 V \pm 5\%$                                                                                                                                                                                              | V <sub>off</sub>                  | 0.75       | 1.00                | 1.25              | V    |
| Input Threshold Hysteresis Rx1–Rx3 $V_{CC} = 5.0 \text{ V} \pm 5\%$                                                                                                                                                                                                          | V <sub>on</sub> –V <sub>off</sub> | 0.6        | 0.8                 | —                 | V    |
| Input Resistance Rx1–Rx3 $(V_{SS} - 15 V) \le V_{Rx1-Rx3} \le (V_{DD} + 15 V)$                                                                                                                                                                                               | R <sub>in</sub>                   | 3.0        | 5.4                 | 7.0               | kΩ   |
| High–Level Output Voltage $(V_{Rx1-Rx3} = -3 \text{ V to } (V_{SS} - 15 \text{ V}))^*$<br>DO1–DO3<br>$I_{OH} = -20 \ \mu\text{A}, \ V_{CC} = +5.0 \text{ V}$<br>$I_{OH} = -1 \ \text{mA}, \ V_{CC} = +5.0 \text{ V}$                                                         | VOH                               | 4.9<br>3.8 | 4.9<br>4.3          |                   | V    |
| Low-Level Output Voltage ( $V_{RX1-RX3} = + 3 \text{ V}$ to ( $V_{DD} + 15 \text{ V}$ ))* DO1-DO3<br>I <sub>OL</sub> = + 20 $\mu$ A, V <sub>CC</sub> = + 5.0 V<br>I <sub>OL</sub> = + 2 mA, V <sub>CC</sub> = + 5.0 V<br>I <sub>OL</sub> = + 4 mA, V <sub>CC</sub> = + 5.0 V | VOL                               |            | 0.01<br>0.02<br>0.5 | 0.1<br>0.5<br>0.7 | V    |

\* This is the range of input voltages as specified by EIA 232-E to cause a receiver to be in the high or low logic state.



### **ELECTRICAL SPECIFICATIONS** (Voltage polarities referenced to GND = 0 V, $V_{CC}$ = + 5 V ± 5%, $T_A$ = - 40 to + 85°C)

| Characteristic                                                                                                                                                                                              | Symbol                 | Min                      | Тур                    | Max         | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------------|------------------------|-------------|------|
| Digital Input Voltage DI1–DI3<br>Logic 0<br>Logic 1                                                                                                                                                         | V <sub>IL</sub><br>VIH | <br>2.0                  | _                      | 0.8         | V    |
| Input Current DI1–DI3<br>VDI1–DI3 = VCC                                                                                                                                                                     | l <sub>in</sub>        | —                        | —                      | ±1.0        | μA   |
| Output High Voltage ( $V_{DI1-3}$ = Logic 0, $R_L$ = 3.0 kΩ) Tx1-Tx3<br>$V_{DD}$ = + 5.0 V, $V_{SS}$ = - 5.0 V<br>$V_{DD}$ = + 6.0 V, $V_{SS}$ = - 6.0<br>$V_{DD}$ = + 12.0 V, $V_{SS}$ = - 12.0 V          | Vон                    | 3.5<br>4.3<br>9.2        | 3.9<br>4.7<br>9.5      |             | V    |
| Output Low Voltage* ( $V_{D11-3} = Logic 1$ , $R_L = 3.0 k\Omega$ ) Tx1-Tx3<br>$V_{DD} = + 5.0 V$ , $V_{SS} = -5.0 V$<br>$V_{DD} = + 6.0 V$ , $V_{SS} = -6.0 V$<br>$V_{DD} = + 12.0 V$ , $V_{SS} = -12.0 V$ | VOL                    | - 4.0<br>- 4.5<br>- 10.0 | -4.3<br>-5.2<br>- 10.3 |             | V    |
| $ \begin{array}{ll} \mbox{Off Source Resistance (Figure 1)} & Tx1-Tx3 \\ \mbox{V}_{DD} = \mbox{V}_{SS} = \mbox{GND} = 0 \ \mbox{V}, \ \mbox{V}_{Tx1-Tx3} = \pm 2.0 \ \mbox{V} \end{array} $                 |                        | 300                      | _                      | _           | Ω    |
| Output Short–Circuit Current ( $V_{DD}$ = + 12.0 V, $V_{SS}$ = - 12.0 V) Tx1–Tx3<br>Tx1–Tx3 shorted to GND**<br>Tx1–Tx3 shorted to ± 15.0 V***                                                              | ISC                    | _                        | ±22<br>±60             | ±60<br>±100 | mA   |

\* The voltage specifications are in terms of absolute values.

\*\* Specification is for one Tx output pin to be shorted at a time. Should all three driver outputs be shorted simultaneously, device power dissipation limits will be exceeded. GU

\*\*\* This condition could exceed package limitations.

#### SWITCHING CHARACTERISTICS ( $V_{CC}$ = + 5 V ± 5%, T<sub>A</sub> = -40 to + 85°C; See Figures NO TAG and NO TAG) Drivers Drivers 0

| Characteristic                                             | Symbol                                                                     | Min              | Тур | Max | Unit |      |
|------------------------------------------------------------|----------------------------------------------------------------------------|------------------|-----|-----|------|------|
| Propagation Delay Time                                     | Tx1–Tx3                                                                    |                  |     |     |      | ns   |
| Low-to-High                                                | $R_L$ = 3 kΩ, $C_L$ = 50 pF                                                | <sup>t</sup> PLH | _   | 300 | 500  |      |
| High-to-Low                                                |                                                                            | <sup>t</sup> PHL |     |     |      | 1    |
|                                                            | $R_L = 3 k\Omega C_L = 50 pF$                                              |                  | —   | 300 | 500  |      |
| Output Slew Rate                                           | Tx1–Tx3                                                                    | SR               |     |     |      | V/µs |
| Minimum Load<br>$R_L = 7 k\Omega, C_L = 0 pF, V_{DD} = +6$ | 6 to + 12 V, $V_{SS} = -6$ to $-12$ V                                      |                  | _   | ±9  | ±30  |      |
| Maximum Load                                               |                                                                            |                  |     |     |      | 1    |
|                                                            | $R_L = 3 \text{ k}\Omega, C_L = 2500 \text{ pF}$                           |                  |     |     |      |      |
|                                                            | $V_{DD}$ = + 12 V, $V_{SS}$ = - 12 V<br>$V_{DD}$ = + 5 V, $V_{SS}$ = - 5 V |                  | 4   | -   | —    |      |

### Receivers (CL = 50 pF)

| Characteristic         | c       | Symbol           | Min | Тур | Max | Unit |
|------------------------|---------|------------------|-----|-----|-----|------|
| Propagation Delay Time | DO1–DO3 |                  |     |     |     | ns   |
| Low–to–High            |         | <sup>t</sup> PLH | —   | 150 | 425 |      |
| High-to-Low            |         | <sup>t</sup> PHL | —   | 150 | 425 | ]    |
| Output Rise Time       | DO1–DO3 | t <sub>r</sub>   | _   | 250 | 400 | ns   |
| Output Fall Time       | DO1–DO3 | t <sub>f</sub>   | —   | 40  | 100 | ns   |





Figure 1. Power–Off Source Resistance (Drivers)



RECEIVERS



Figure 2. Switching Characteristics







### PIN DESCRIPTIONS

## VDD

## Positive Power Supply (Pin 1)

The most positive power supply pin, which is typically + 5 to + 12 V.

## Vss

## Negative Power Supply (Pin 8)

The most negative power supply pin, which is typically – 5 to – 12 V.

## Vcc

### Digital Power Supply (Pin 16)

The digital supply pin, which is connected to the logic power supply (maximum +5.5 V).  $V_{CC}$  must be less than or equal to  $V_{DD}$ .

## GND

## Ground (Pin 9)

Ground return pin is typically connected to the signal ground pin of the EIA 232–E connector (Pin 7) as well as to the logic power supply ground.

### Rx1, Rx2, Rx3 Receive Data Input (Pins 2, 4, 6)

These are the EIA 232–E receive signal inputs whose voltages can range from (V<sub>DD</sub> + 15 V) to (V<sub>SS</sub> – 15 V). A voltage between + 3 and (V<sub>DD</sub> + 15 V) is decoded as a space and causes the corresponding DO pin to swing to ground (0 V); a voltage between – 3 and (V<sub>DD</sub> – 15 V) is decoded as a mark and causes the DO pin to swing up to V<sub>CC</sub>. The actual turn–on input switchpoint is typically biased at 1.8 V above ground, and includes 800mV of hysteresis for noise rejection. The nominal input impedance is 5 kΩ. An open or grounded input pin is interpreted as a mark, forcing the DO pin to V<sub>CC</sub>.

### DO1, DO2, DO3 Data Output (Pins 11, 13, 15)

These are the receiver digital output pins, which swing from  $V_{CC}$  to GND. A space on the Rx pin causes DO to produce a logic 0; a mark produces a logic 1. Each output pin is capable of driving one LSTTL input load.

### DI1, DI2, DI3 Data Input (Pins 10, 12,14)

These are the high–impedance digital input pins to the drivers. TTL compatibility is accomplished by biasing the input switchpoint at 1.4 V above GND. However, 5–V CMOS compatibility is maintained as well. Input voltage levels on these pins must be between  $V_{CC}$  and GND.

## Tx1, Tx2, Tx3

## Transmit Data Output (Pins 3, 5, 7)

These are the EIA 232–E transmit signal output pins, which swing toward V<sub>DD</sub> and V<sub>SS</sub>. A logic 1 at a DI input causes the corresponding Tx output to swing toward V<sub>SS</sub>. A logic 0 causes the output to swing toward V<sub>DD</sub> (the output voltages will be slightly less than V<sub>DD</sub> or V<sub>SS</sub> depending upon the output load). Output slew rates are limited to a maximum of 30 V per  $\mu$ s. When the MC145406 is off (V<sub>DD</sub> = V<sub>SS</sub> = V<sub>CC</sub> = GND), the minimum output impedance is 300  $\Omega$ .



The MC145406 has been designed to meet the electrical specifications of standards EIA 232–E and CCITT V.28. EIA 232–E defines the electrical and physical interface between Data Communication Equipment (DCE) and Data Terminal Equipment (DTE). A DCE is connected to a DTE using a cable that typically carries up to 25 leads. These leads, referred to as interchange circuits, allow the transfer of timing, data, control, and test signals. Electrically this transfer requires level shifting between the TTL/CMOS logic levels of the computer or modem and the high voltage levels of EIA 232–E, which can range from  $\pm 3$  to  $\pm 25$  V. The MC145406 provides the necessary level shifting as well as meeting other aspects of the EIA 232–E specification.

### DRIVERS

As defined by the specification, an EIA 232–E driver presents a voltage of between  $\pm 5$  to  $\pm 15$  V into a load of between 3 to 7 k $\Omega$ . A logic 1 at the driver input results in a voltage of between –5 to – 15 V. A logic 0 results in a voltage between + 5 to + 15 V. When operating V<sub>DD</sub> and V<sub>SS</sub> at  $\pm 7$  to  $\pm 12$  V, the MC145406 meets this requirement. When operating at  $\pm 5$  V, the MC145406 drivers produce less than  $\pm 5$  V at the output (when terminated), which does not meet EIA 232–E specification. However, the output voltages when using a  $\pm 5$  V power supply are high enough (around  $\pm 4$  V) to permit proper reception by an EIA 232–E receiver, and can be used in applications where strict compliance to EIA 232–E is not required.

Another requirement of the MC145406 drivers is that they withstand a short to another driver in the EIA 232–E cable. The worst–case condition that is permitted by EIA 232–E is a  $\pm$  15 V source that is current limited to 500 mA. The MC145406 drivers can withstand this condition momentarily. In most short circuit conditions the source driver will have a series 300  $\Omega$  output impedance needed to satisfy the EIA 232–E driver requirements. This will reduce the short circuit current to under 40 mA which is an acceptable level for the MC145406 to withstand.

Unlike some other drivers, the MC145406 drivers feature an internally–limited output slew–rate that does not exceed 30 V per  $\mu$ s.

### RECEIVERS

The job of an EIA 232–E receiver is to level–shift voltages in the range of – 25 to + 25 V down to TTL/CMOS logic levels (0 to + 5 V). A voltage of between – 3 and – 25 V on Rx1 is defined as a mark and produces a logic 1 at DO1. A voltage between + 3 and + 25 V is a space and produces a logic zero. While receiving these signals, the Rx inputs must present a resistance between 3 and 7 k $\Omega$ . Nominally, the input resistance of the Rx1–Rx3 inputs is 5.4 k $\Omega$ .

The input threshold of the Rx1–Rx3 inputs is typically biased at 1.8 V above ground (GND) with typically 800 mV of hysteresis included to improve noise immunity. The 1.8 V

bias forces the appropriate DO pin to a logic 1 when its Rx input is open or grounded as called for in the EIA 232–E specification. Notice that TTL logic levels can be applied to the Rx inputs in lieu of normal EIA 232–E signal levels. This might be helpful in situations where access to the modem or computer through the EIA 232–E connector is necessary with TTL devices. However, it is important not to connect the EIA 232–E outputs (Tx1–Tx3) to TTL inputs since TTL operates off + 5 V only, and may be damaged by the high output voltage of the MC145406.

The DO outputs are to be connected to a TTL or CMOS input (such as an input to a modem chip). These outputs will swing from V<sub>CC</sub> to ground, allowing the designer to operate the DO and DI pins from digital power supply. The Tx and Rx sections are independently powered by V<sub>DD</sub> and V<sub>SS</sub> so that one may run logic at + 5 V and the EIA 232–E signals at  $\pm$  12 V.

### POWER SUPPLY CONSIDERATIONS

Figure 4 shows a technique to guard against excessive device current.

The diode D1 prevents excessive current from flowing through an internal diode from the V<sub>CC</sub> pin to the V<sub>DD</sub> pin when V<sub>DD</sub> < V<sub>CC</sub> by approximately 0.6 V. This high current condition can exist for a short period of time during power up/down. Additionally, if the + 12 V supply is switched off while the + 5 V is on and the off supply is a low impedance to ground, the diode D1 will prevent current flow through the internal diode.

The diode D2 is used as a voltage clamp, to prevent VSS from drifting positive to V<sub>CC</sub>, in the event that power is removed from V<sub>SS</sub> (Pin 12). If V<sub>SS</sub> power is removed, and the impedance from the V<sub>SS</sub> pin to ground is greater than approximately 3 k $\Omega$ , this pin will be pulled to V<sub>CC</sub> by internal circuitry causing excessive current in the V<sub>CC</sub> pin.

If by design, neither of the above conditions are allowed to exist, then the diodes D1 and D2 are not required.

### ESD PROTECTION

ESD protection on IC devices that have their pins accessible to the outside world is essential. High static voltages applied to the pins when someone touches them either directly or indirectly can cause damage to gate oxides and transistor junctions by coupling a portion of the energy from the I/O pin to the power supply buses of the IC. This coupling will usually occur through the internal ESD protection diodes. The key to protecting the IC is to shunt as much of the energy to ground as possible before it enters the IC. Figure 4 shows a technique which will clamp the ESD voltage at approximately  $\pm$  15 V using the MMVZ15VDLT1. Any residual voltage which appears on the supply pins is shunted to ground through the capacitors C1–C3. This scheme has provided protection to the interface part up to  $\pm$  10 kV, using the human body model test.















Figure 6. Line–Powered Voice/Data Telephone with Electrically Isolated EIA 232–E Interface









### PACKAGE DIMENSIONS

**P SUFFIX** CASE 648-08



NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. 3.

Y14.5M, 1982. CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. DIMENSION B DOES NOT INCLUDE MOLD FLASH. ROUNDED CORNERS OPTIONAL. 5.

|    |             | INC              | HES   | MILLIN | IETERS |
|----|-------------|------------------|-------|--------|--------|
|    | DIM         | MIN MAX          |       | MIN    | MAX    |
|    | A           | 0.740            | 0.770 | 18.80  | 19.55  |
|    | В           | 0.250            | 0.270 | 6.35   | 6.85   |
|    | С           | 0.145            | 0.175 | 3.69   | 4.44   |
|    | D           | 0.015            | 0.021 | 0.39   | 0.53   |
|    | F           | 0.040            | 0.070 | 1.02   | 1.77   |
|    | G           | 0.100            | BSC   | 2.54   | BSC    |
|    | H           | 0.050 BSC 1.27 B |       |        | BSC    |
|    | <b>_J</b> ) | 0.008            | 0.015 | 0.21   | 0.38   |
| Ċ. | K           | 0.110            | 0.130 | 2.80   | 3.30   |
|    | L           | 0.295            | 0.305 | 7.50   | 7.74   |
| ·  | М           | 0°               | 10°   | 0°     | 10°    |
|    | S           | 0.020            | 0.040 | 0.51   | 1.01   |



NOTES

1. DIMENSIONING AND TOLERANCING PER

- Dimensional And Following and Following and ANSI 74.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE
- MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 4.

DIMENSION D DOES NOT INCLUDE 5.

DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13

(0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIM | IETERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 10.15  | 10.45  | 0.400 | 0.411 |
| В   | 7.40   | 7.60   | 0.292 | 0.299 |
| С   | 2.35   | 2.65   | 0.093 | 0.104 |
| D   | 0.35   | 0.49   | 0.014 | 0.019 |
| F   | 0.50   | 0.90   | 0.020 | 0.035 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| J   | 0.25   | 0.32   | 0.010 | 0.012 |
| K   | 0.10   | 0.25   | 0.004 | 0.009 |
| М   | 0°     | 7°     | 0°    | 7°    |
| Р   | 10.05  | 10.55  | 0.395 | 0.415 |
| R   | 0.25   | 0.75   | 0.010 | 0.029 |



### **SD SUFFIX** CASE 940B-02



NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER.

Y14-5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION IS THE LENGTH OF TERMINAL FOR SOLDERING TO A SUBSTRATE. 5. TERMINAL POSITIONS ARE SHOWN FOR REFERENCE ONLY.

REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION DOES NOT 6.

INCLUDE DAMBAR PROTRUSION ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION.

| 0.  | MILLIN | IETERS | INC       | HES   |  |  |  |  |
|-----|--------|--------|-----------|-------|--|--|--|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |  |  |  |
| Α   | 6.10   | 6.30   | 0.240     | 0.248 |  |  |  |  |
| В   | 5.20   | 5.38   | 0.205     | 0.212 |  |  |  |  |
| С   | 1.75   | 1.99   | 0.069     | 0.078 |  |  |  |  |
| D   | 0.25   | 0.38   | 0.010     | 0.015 |  |  |  |  |
| F   | 0.65   | 1.00   | 0.026     | 0.039 |  |  |  |  |
| G   | 0.65   | BSC    | 0.026 BSC |       |  |  |  |  |
| Н   | 0.73   | 0.90   | 0.029     | 0.035 |  |  |  |  |
| J   | 0.10   | 0.20   | 0.004     | 0.008 |  |  |  |  |
| L   | 7.65   | 7.90   | 0.301     | 0.311 |  |  |  |  |
| Μ   | 0 °    | 8 °    | 0 °       | 8 °   |  |  |  |  |
| N   | 0.05   | 0.21   | 0.002     | 0.008 |  |  |  |  |



Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death Motorola was negligent regarding the design or manufacture of the part. Motorola and the four could reate a situation of unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the part of the part.

ARCHIVED BY FREESCALE SEMICOMPUCTOR, INC.

#### Literature Distribution Centers:

USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. EUROPE: Motorola Ltd.; European Literature Centre; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England. JAPAN: Nippon Motorola Ltd.; 4-32-1, Nishi-Gotanda, Shinagawa-ku, Tokyo 141, Japan. ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Center, No. 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong.



♦ CODELINE TO BE PLACED HERE

