### M24C16, M24C08 M24C04, M24C02, M24C01 ### 16K/8K/4K/2K/1K SERIAL I<sup>2</sup>C BUS EEPROM #### PRELIMINARY DATA - TWO WIRE I<sup>2</sup>C SERIAL INTERFACE SUPPORTS 400kHz PROTOCOL - 1 MILLION ERASE/WRITE CYCLES - 40 YEARS DATA RETENTION - 2ms TYPICAL PROGRAMMING TIME - SINGLE SUPPLY VOLTAGE: - 4.5V to 5.5V for M24Cxx - 2.5V to 5.5V for M24Cxx-W - 1.8V to 3.6V for M24Cxx-R - HARDWARE WRITE CONTROL - BYTE and PAGE WRITE (up to 16 BYTES) - BYTE, RANDOM and SEQUENTIAL READ MODES - SELF TIMED PROGRAMMING CYCLE - AUTOMATIC ADDRESS INCREMENTING - ENHANCED ESD/LATCH-UP PERFORMANCES # DESCRIPTION The M24C16/C08/C04/C02/C01 specification covers a range of 16K/8K/4K/2K/1K bit serial I<sup>2</sup>C EEPROM products respectively. The memory is an electrically erasable programmable memory (EEPROM) fabricated with SGS-THOMSON's High Endurance Single Polysilicon CMOS technology which guarantees an endurance typically well above one million erase/write cycles with a data retention of 40 years. The "-W" version operate with a power supply value as low as 2.5V and the "-R" version operate down to 1.8V. Plastic Dual In-line, Plastic Small Outline and Thin Shrink Small Outline Packages are available. Table 1. Signal Names | E0-E2 | Chip Enable Inputs | |-----------------|----------------------------------| | SDA | Serial Data Address Input/Output | | SCL | Serial Clock | | WC | Write Control | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 1. Logic Diagram February 1998 1/17 Table 2. Absolute Maximum Ratings (1) | Symbol | Parameter | Value | Unit | |-------------------|--------------------------------------------------------------------------------------------------|----------------------|------| | T <sub>A</sub> | Ambient OperatingTemperature (2) | -40 to 125 | °C | | T <sub>STG</sub> | Storage Temperature | -65 to 150 | °C | | T <sub>LEAD</sub> | Lead Temperature, Soldering (PSDIP8 package) 10 sec (SO8 package) 40 sec (TSSOP8 package) t.b.c. | 260<br>215<br>t.b.c. | °C | | V <sub>IO</sub> | Input or Output Voltages | -0.6 to 6.5 | V | | Vcc | Supply Voltage | -0.3 to 6.5 | V | | V <sub>ESD</sub> | Electrostatic Discharge Voltage (Human Body model) (3) | 4000 | V | | V ESD | Electrostatic Discharge Voltage (Machine model) (4) | 500 | V | Notes: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the SGS-THOMSON SURE Program and other relevant quality documents. - Depends on range. MIL-STD-883C, 3015.7 (100pF, 1500 Ω). EIAJ IC-121 (Condition C) (200pF, 0 Ω). Figure 2A. DIP Pin Connections Figure 2B. SO Pin Connections Figure 2C. TSSOP Pin Connections 2/17 Figure 2D. TSSOP Pin Connections Warning: NC = Not Connected. Pin 5 is E2 for M24C08 and NC for M24C16. **Table 3. Device Select Code** | | | Device | Code | | Chip Enable | | | R₩ | |--------|----|--------|------|----|-------------|----|----|-----------------| | Bit | b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 | | M24C01 | 1 | 0 | 1 | 0 | E2 | E1 | E0 | R₩ | | M24C02 | 1 | 0 | 1 | 0 | E2 | E1 | E0 | $R\overline{W}$ | | M24C04 | 1 | 0 | 1 | 0 | E2 | E1 | A8 | R₩ | | M24C08 | 1 | 0 | 1 | 0 | E2 | A9 | A8 | R₩ | | M24C16 | 1 | 0 | 1 | 0 | A10 | A9 | A8 | RW | Notes: 1. E0, E1,E2 correspond respectively to Pin 1, 2, 3 of the memories. 2. A10, A9, A8 correspond to the MSB of the memory array address word. Table 4. Operating Modes (1) | Mode | RW bit | WP | Data Bytes | Initial Sequence | |----------------------|--------|-----------------|------------|--------------------------------------------------------| | Current Address Read | '1' | Х | 1 | START, Device Select, RW = '1' | | Random Address Read | '0' | Х | 1 | START, Device Select, $R\overline{W} = '0'$ , Address, | | Tandom Address Read | '1' | Х | ' | reSTART, Device Select, RW = '1' | | Sequential Read | '1' | Х | ≥ 1 | As CURRENT or RANDOM Mode | | Byte Write | '0' | V <sub>IL</sub> | 1 | START, Device Select, RW = '0' | | Page Write | '0' | V <sub>IL</sub> | ≤ 16 | START, Device Select, RW = '0' | Note: 1. $X = V_{IH}$ or $V_{IL}$ . ### **DESCRIPTION** (cont'd) The memory is compatible with the I<sup>2</sup>C standard, two wire serial interface which uses a bi-directional data bus and serial clock. The memory carry a built-in 4 bit unique Device Type Identifier code (1010) which corresponds to the I<sup>2</sup>C bus definition. This Device Type Identifier code is used together with 3 Chip Enable bits. Depending on the size of the device memory, these Chip Enables bits can be directly linked to the E0-E1-E2 input pins or can be used as Most Significant Address bits for the memory area. The I<sup>2</sup>C protocol allows to address up to 16K bits of memory on the same bus. Using the E0-E1-E2 inputs pins, up to eight M24C01/C02, four M24C04, two M24C08 or one M24C16 device can be connected to the same I<sup>2</sup>C bus (see Chip Enable paragraph below). For more details about the usage of these 3 Chip Enable bits, refer to Table 3, Device Select Code description. The memory behaves as a slave device in the I<sup>2</sup>C protocol with all memory operations synchronized by the serial clock. Read and write operations are initiated by a START condition generated by the bus master. The START condition is followed by the Device Select Code which is composed by a stream of 7 bits (Device Type Identifier code '1010' followed by the 3 Chip Enable bits), plus one read/write bit (RW) and terminated by an acknowledge bit. When writing data to the memory, it responds to the 8 bits received by asserting an acknowledge bit during the 9th bit time. When data is read by the bus master, it acknowledges the receipt of the data bytes in the same way. Data transfers are terminated with a STOP condition after an Ack for WRITE and after a NoAck for READ. Power On Reset: $V_{CC}$ lock out write protect. In order to prevent any possible data corruption and inadvertent write operations during power up, a Power On Reset (POR) circuit is implemented. Until the $V_{CC}$ voltage has reached the POR threshold value, the internal reset is active, all operations are disabled and the device will not respond to any command. In the same way, when $V_{CC}$ drops down from the operating voltage to below the POR threshold value, all operations are disabled and the device will not respond to any command. A stable $V_{CC}$ must be applied before applying any logic signal. ### SIGNAL DESCRIPTIONS **Serial Clock (SCL).** The SCL input pin is used to synchronize all data in and out of the memory. A resistor can be connected from the SCL line to $V_{CC}$ to act as a pull up (see Figure 3). **Serial Data (SDA).** The SDA pin is bi-directional and is used to transfer data in or out of the memory. It is an open drain output that may be wire-OR'ed with other open drain or open collector signals on the bus. A resistor must be connected from the SDA bus line to $V_{CC}$ to act as pull up (see Figure 3). Chip Enable (E0-E2). For the M24C01 and M24C02, these chip enable inputs are used to set the 3 Chip Enable bits (b3, b2, b1) of the 7 bit Device Select Code (see Table 3). They are used for hard wire addressing and up to eight M24C01/M24C02 devices can be addressing on the same $I^2C$ bus. For the M24C04, the E1 and E2 inputs are used to set 2 Chip Enable bits (b3, b2) of the Device Select Code (see Table 3). They are used for hard wire addressing and up to four M24C04 devices can be addressing on the same I<sup>2</sup>C bus. The E0 pin is Not Connected. For the M24C08, the E2 input is used to set 1 Chip Enable bit (b3) of the Device Select Code (see Table 3). It is used for hard wire addressing and up to two M24C08 devices can be addressing on the same I<sup>2</sup>C bus. The E0 and E1 pins are Not Connected. For the M24C16, there is no chip enable input. Only one M24C16 can be addressing on the same I<sup>2</sup>C bus. The E0, E1 and E2 pins are Not Connected. These E0, E1 and E2 inputs may be driven dynamically or tied to $V_{CC}$ or $V_{SS}$ to establish the Device Select code. Write Control ( $\overline{WC}$ ). A hardware Write Control pin ( $\overline{WC}$ ) is provided on pin 7 of the memory. This feature is useful to protect the entire contents of the memory from any erroneous erase/write cycle. The Write Control signal is used to enable ( $\overline{WC}=V_{IL}$ ) or disable ( $\overline{WC}=V_{IH}$ ) write instructions to the entire memory area. When unconnected, the $\overline{WC}$ input is internally read as $V_{IL}$ and write operations are allowed. When $\overline{WC}=1$ , Device Select and Address bytes are acknowledged, Data bytes are not acknowledged. Refer to Application Note AN404 for more detailed information about Write Control feature. ## **DEVICE OPERATION** I<sup>2</sup>C Bus Background The memory supports the I<sup>2</sup>C protocol. This protocol defines any device that sends data onto the bus as a transmitter and any device that reads the data as a receiver. The device that controls the data transfer is known as the master and the other as the slave. The master will always initiate a data transfer and will provide the serial clock for synchronisation. The memory is always a slave device in all communications. **Start Condition.** START is identified by a high to low transition of the SDA line while the clock SCL is stable in the high state. A START condition must precede any command for data transfer. Except during a programming cycle, the memory continuously monitors the SDA and SCL signals for a START condition and will not respond unless one is given. Figure 3. Maximum R<sub>L</sub> Value versus Bus Capacitance (C<sub>BUS</sub>) for an I<sup>2</sup>C Bus Table 5. Input Parameters <sup>(1)</sup> $(T_A = 25^{\circ}C, f = 400 \text{ kHz})$ | Symbol | Parameter | Test Condition | Min | Max | Unit | |-----------------|---------------------------------------------------|----------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance (SDA) | | | 8 | pF | | C <sub>IN</sub> | Input Capacitance (other pins) | | | 6 | pF | | t <sub>LP</sub> | Low-pass filter input time constant (SDA and SCL) | | 200 | 500 | ns | Note: 1. Sampled only, not 100% tested. Table 6. DC Characteristics (T<sub>A</sub> = 0 to 70°C or -40 to 85°C; V<sub>CC</sub> = 4.5V to 5.5V, 2.5 to 5.5V) (T<sub>A</sub> = 0 to 70°C or -20 to 85°C; V<sub>CC</sub> = 1.8V to 3.6V) | Symbol | Parameter | Test Condition | Min | Max | Unit | |------------------|---------------------------------------------------------------------------|------------------------------------------------------------|-----------------------|---------------------|------| | lu | Input Leakage Current (SCL, SDA) | 0V ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | | ±2 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$<br>SDA in Hi-Z | | ±2 | μΑ | | | Supply Current | $V_{CC}$ = 5V, $f_C$ = 400kHz<br>(Rise/Fall time < 30ns) | | 2 | mA | | Icc | Supply Current (-W series) | $V_{CC}$ = 2.5V, $f_C$ = 400kHz<br>(Rise/Fall time < 30ns) | | 1 | mA | | | Supply Current (-R series) | $V_{CC}$ = 1.8V, $f_C$ = 100kHz (Rise/Fall time < 30ns) | | 0.8 | mA | | I <sub>CC1</sub> | Supply Current, Standby $V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 5V$ | | | 1 | μΑ | | I <sub>CC2</sub> | Supply Current, Standby (-W series) | $V_{IN} = V_{SS}$ or $V_{CC}$ ,<br>$V_{CC} = 2.5V$ | | 0.5 | μΑ | | I <sub>CC3</sub> | Supply Current, Standby (-R series) | $V_{IN} = V_{SS} \text{ or } V_{CC},$<br>$V_{CC} = 1.8V$ | | 0.1 | μΑ | | V <sub>IL</sub> | Input Low Voltage (SCL, SDA, E2, E1, E0) | | -0.3 | 0.3 V <sub>CC</sub> | V | | V <sub>IH</sub> | Input High Voltage (SCL, SDA, E2, E1, E0) | | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 1 | V | | V <sub>IL</sub> | Input Low Voltage (WC) | | -0.3 | 0.5 | V | | V <sub>IH</sub> | Input High Voltage (WC) | | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> + 1 | V | | | Output Low Voltage | $I_{OL} = 3mA$ , $V_{CC} = 5V$ | | 0.4 | V | | V <sub>OL</sub> | Output Low Voltage (-W series) | $I_{OL} = 2.1 \text{mA}, V_{CC} = 2.5 \text{V}$ | | 0.4 | V | | | Output Low Voltage (-R series) | $I_{OL} = 0.15$ mA, $V_{CC} = 1.8$ V | | 0.2 | V | **Table 7. AC Characteristics** | | | | | M24C16 / C08 / C04 / C02 / C01 | | | | | | | |-------------------------|---------------------|--------------------------------------|-----------|------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------|-----|--| | Symbol Alt | | Parameter | $T_A = 0$ | $T_A = 0 \text{ to } 70^{\circ}\text{C}$ | | $V_{CC} = 2.5V \text{ to } 5.5V$<br>$T_A = 0 \text{ to } 70^{\circ}\text{C}$<br>$T_A = -40 \text{ to } 85^{\circ}\text{C}$ | | $V_{CC}$ = 1.8V to 3.6V<br>$T_A$ = 0 to 70°C<br>$T_A$ = -20 to 85°C | | | | | | | Min | Max | Min | Max | Min | Max | | | | t <sub>CH1CH2</sub> | t <sub>R</sub> | Clock Rise Time | | 300 | | 300 | | 1000 | ns | | | t <sub>CL1CL2</sub> | t <sub>F</sub> | Clock Fall Time | | 300 | | 300 | | 300 | ns | | | t <sub>DH1DH2</sub> (1) | t <sub>R</sub> | SDA Rise Time | 20 | 300 | 20 | 300 | 20 | 1000 | ns | | | t <sub>DL1DL2</sub> (1) | t <sub>F</sub> | SDA Fall Time | 20 | 300 | 20 | 300 | 20 | 300 | ns | | | t <sub>CHDX</sub> (2) | t <sub>SU:STA</sub> | Clock High to Input<br>Transition | 600 | | 600 | | 4700 | | ns | | | t <sub>CHCL</sub> | t <sub>HIGH</sub> | Clock Pulse Width High | 600 | | 600 | | 4000 | | ns | | | t <sub>DLCL</sub> | t <sub>HD:STA</sub> | Input Low to Clock Low (START) | 600 | | 600 | | 4000 | | ns | | | t <sub>CLDX</sub> | t <sub>HD:DAT</sub> | Clock Low to Input<br>Transition | 0 | | 0 | | 0 | | μs | | | t <sub>CLCH</sub> | t <sub>LOW</sub> | Clock Pulse Width Low | 1300 | | 1300 | | 4700 | | ns | | | t <sub>DXCX</sub> | t <sub>SU:DAT</sub> | Input Transition to Clock Transition | 100 | | 100 | | 250 | | ns | | | t <sub>CHDH</sub> | t <sub>SU:STO</sub> | Clock High to Input High (STOP) | 600 | | 600 | | 4000 | | ns | | | t <sub>DHDL</sub> | t <sub>BUF</sub> | Input High to Input Low (Bus Free) | 1300 | | 1300 | | 4700 | | ns | | | t <sub>CLQV</sub> (3) | t <sub>AA</sub> | Clock Low to Next Data<br>Out Valid | 200 | 900 | 200 | 900 | 200 | 3500 | ns | | | t <sub>CLQX</sub> | t <sub>DH</sub> | Data Out Hold Time | 200 | | 200 | | 200 | | ns | | | f <sub>C</sub> | f <sub>SCL</sub> | Clock Frequency | | 400 | | 400 | | 100 | kHz | | | t <sub>W</sub> | t <sub>WR</sub> | Write Time | | 5 | | 10 | | 10 | ms | | **Table 8. AC Measurement Conditions** | Input Rise and Fall Times | ≤ 50ns | |------------------------------------------|------------------------------------------| | Input Pulse Voltages | 0.2V <sub>CC</sub> to 0.8V <sub>CC</sub> | | Input and Output Timing<br>Ref. Voltages | 0.3V <sub>CC</sub> to 0.7V <sub>CC</sub> | Figure 4. AC Testing Input Output Waveforms Notes: 1. Sampled only, not 100% tested. 2. For a reSTART condition, or following a write cycle. 3. The minimum value delays the falling/rising edge of SDA away form SCL = 1 in order to avoid unwanted START and/or STOP condition. Figure 5. AC Waveforms **Stop Condition.** STOP is identified by a low to high transition of the SDA line while the clock SCL is stable in the high state. A STOP condition terminates communication between the memory and the bus master. A STOP condition at the end of a Read sequence, after and only after a No-Acknowledge, forces the standby state. A STOP condition at the end of a Write command triggers the internal EEPROM write cycle. Acknowledge Bit (ACK). An acknowledge signal is used to indicate a successful data transfer. The bus transmitter, either master or slave, will release the SDA bus after sending 8 bits of data. During the 9th clock pulse period the receiver pulls the SDA bus low to acknowledge the receipt of the 8 bits of data. **Data Input.** During data input the memory samples the SDA bus signal on the rising edge of the clock SCL. Note that for correct device operation, the SDA signal must be stable during the clock low to high transition and the data must change ONLY when the SCL line is low. **Memory Addressing.** To start communication between the bus master and the slave memory, the master must initiate a START condition. Following this, the master sends onto the SDA bus line 8 bits (MSB first) corresponding to the Device Select code (7 bits) and a READ or WRITE bit. The 4 most significant bits of the Device Select code are the Device Type Identifier, corresponding to the I<sup>2</sup>C bus definition. For the memory the 4 bits are fixed as 1010b. The following 3 bits identify the specific memory on the bus. Depending on the memory size (see Chip Enable paragraph above and Table 3), these 3 bits are matched to the chip enable signals E2, E1, E0. After a START condition, any memory on the bus will identify the Device Select code and compare the 3 Chip Enable bits depending on their configuration. The 8th bit sent is the read or write bit $(R\overline{W})$ . This bit is set to '1' for read and '0' for write operations. If a match is found, the corresponding memory will acknowledge the identification on the SDA bus during the 9th bit time. If the memory does not match the Device Select code, it will self-deselect from the bus and go into standby mode. ### **Write Operations** Following a START condition the master sends a Device Select code with the $R\overline{W}$ bit set to '0'. The memory acknowledges it and waits for a byte address, which provides access to the memory area. After receipt of the byte address, the memory again responds with an acknowledge and waits for the data byte. Writing in the Memory may be inhibited if input pin $\overline{WC}$ is taken high. Any write command with $\overline{WC}$ =1 (during a period of time from the START condition until the Acknow- ledge of the last Data byte) will not modify the memory content and will NOT be acknowledged on data bytes, as shown in Figure 9. **Byte Write.** In the Byte Write mode, after the Device Select code and the address, the master sends one data byte. If the addressed location is write protected by the $\overline{WC}$ pin, the memory send a NoACK and the location is not modified. If the $\overline{WC}$ pin is tied to 0, after the data byte the memory sends an ACK. The master terminates the transfer by generating a STOP condition. Figure 7. Write Cycle Polling using ACK Figure 8. Write Modes Sequence Page Write. The Page Write mode allows up to 16 bytes to be written in a single write cycle, provided that they are all located in the same 'row' in the memory: that is the 4 most significant memory address bits (A7-A4) are the same. The master sends from one up to 16 bytes of data, each of which is acknowledged by the memory if the WC pin is low. If the WC pin is high, each data byte is followed by a NoACK and the location will not be modified. After each byte is transferred, the internal byte address counter (4 least significant bits only) is incremented. The transfer is terminated by the master generating a STOP condition. Care must be taken to avoid address counter 'roll-over' which could result in data being overwritten. Note that, for any byte or page write mode, the generation by the master of the STOP condition starts the internal memory program cycle. All inputs are disabled until the completion of this cycle and the memory will not respond to any request. Minimizing System Delays by Polling On ACK. During the internal write cycle, the memory disconnects itself from the bus in order to copy the data from the internal latches to the memory cells. The maximum value of the write time (t<sub>W</sub>) is given in the AC Characteristics table, since the typical time is shorter, the time seen by the system may be reduced by an ACK polling sequence issued by the master. The sequence is: - Initial condition: a Write is in progress (see Figure 7). - Step 1: the master issues a START condition followed by a Device Select byte (1st byte of the new instruction). - Step 2: if the memory is busy with the internal write cycle, NoACK will be returned and the master goes back to Step 1. If the memory has terminated the internal write cycle, it will respond with an ACK, indicating that the memory is ready to receive the second part of the incoming instruction (the first byte of this instruction was already sent during Step 1). ### **Read Operations** Read operations are independent from the state of the WC input pin. On delivery, the memory contents is set at all "1's" (or FFh). Current Address Read. The memory has an internal byte address counter. Each time a byte is read, this counter is incremented. For the Current Address Read mode, following a START condition, the master sends a Device Select code with the RW bit set to '1'. The memory acknowledges this and outputs the byte addressed by the internal byte address counter. This counter is then incremented. The master have to NOT acknowledge the byte output and terminates the transfer with a STOP condition. Figure 9. Write Modes Sequence with Write Control = 1 Random Address Read. A dummy write is performed to load the memory address into the address counter, see Figure 10. This is followed by another START condition from the master and the Device Select code is repeated with the RW bit set to '1'. The memory acknowledges this and outputs the byte addressed. The master have to NOT acknowledge the byte output and terminates the transfer with a STOP condition. **Sequential Read.** This mode can be initiated with either a Current Address Read or a Random Address Read. However, in this case the master DOES acknowledge the data byte output and the memory continues to output the next byte in se- quence. To terminate the stream of bytes, the master must NOT acknowledge the last byte output and MUST generate a STOP condition. The output data is from consecutive byte addresses, with the internal byte address counter automatically incremented after each byte output. After a count of the last memory address, the address counter will 'roll-over' and the memory will continue to output data. **Acknowledge in Read Mode.** In all read modes the memory wait for an acknowledge during the 9th bit time. If the master does not pull the SDA line low during this time, the memory terminate the data transfer and switches to a standby state. Figure 10. Read Modes Sequence Note: \* The 7 Most Significant bits of DEV SEL bytes of a Random Read (1st byte and 3rd byte) must be identical. #### ORDERING INFORMATION SCHEME Notes: 1. Temperature range on request only. 3. Produced with High Reliability Certified Flow (HRCF), in Vcc range 4.5V to 5.5V at 100kHz only. Devices are shipped from the factory with the memory content set at all "1's" (FFh). For a list of available options (Operating Voltage, Package, etc...) or for further information on any aspect of this device, please contact the SGS-THOMSON Sales Office nearest to you. PSDIP8 - 8 pin Plastic Skinny DIP, 0.25mm lead frame | Symb | | mm | | | inches | | | |--------|------|------|-------|-------|--------|-------|--| | Syllib | Тур | Min | Max | Тур | Min | Max | | | А | | 3.90 | 5.90 | | 0.154 | 0.232 | | | A1 | | 0.49 | _ | | 0.019 | - | | | A2 | | 3.30 | 5.30 | | 0.130 | 0.209 | | | В | | 0.36 | 0.56 | | 0.014 | 0.022 | | | B1 | | 1.15 | 1.65 | | 0.045 | 0.065 | | | С | | 0.20 | 0.36 | | 0.008 | 0.014 | | | D | | 9.20 | 9.90 | | 0.362 | 0.390 | | | Е | 7.62 | _ | _ | 0.300 | _ | _ | | | E1 | | 6.00 | 6.70 | | 0.236 | 0.264 | | | e1 | 2.54 | _ | _ | 0.100 | _ | - | | | eA | | 7.80 | _ | | 0.307 | _ | | | eB | | | 10.00 | | | 0.394 | | | L | | 3.00 | 3.80 | | 0.118 | 0.150 | | | N | | 8 | | | 8 | | | PSDIP8 Drawing is not to scale. ### SO8 - 8 lead Plastic Small Outline, 150 mils body width | Symb | | mm | | inches | | | | |--------|------|------|------|--------|-------|-------|--| | Gyilib | Тур | Min | Max | Тур | Min | Max | | | А | | 1.35 | 1.75 | | 0.053 | 0.069 | | | A1 | | 0.10 | 0.25 | | 0.004 | 0.010 | | | В | | 0.33 | 0.51 | | 0.013 | 0.020 | | | С | | 0.19 | 0.25 | | 0.007 | 0.010 | | | D | | 4.80 | 5.00 | | 0.189 | 0.197 | | | Е | | 3.80 | 4.00 | | 0.150 | 0.157 | | | е | 1.27 | _ | _ | 0.050 | _ | _ | | | Н | | 5.80 | 6.20 | | 0.228 | 0.244 | | | h | | 0.25 | 0.50 | | 0.010 | 0.020 | | | L | | 0.40 | 0.90 | | 0.016 | 0.035 | | | α | | 0° | 8° | | 0° | 8° | | | N | | 8 | | | 8 | | | | СР | | | 0.10 | | | 0.004 | | SO8a Drawing is not to scale. TSSOP8 - 8 lead Thin Shrink Small Outline | Symb | | mm | | inches | | | |--------|------|------|------|--------|-------|-------| | Cyllib | Тур | Min | Max | Тур | Min | Max | | А | | | 1.10 | | | 0.043 | | A1 | | 0.05 | 0.15 | | 0.002 | 0.006 | | A2 | | 0.85 | 0.95 | | 0.033 | 0.037 | | В | | 0.19 | 0.30 | | 0.007 | 0.012 | | С | | 0.09 | 0.20 | | 0.004 | 0.008 | | D | | 2.90 | 3.10 | | 0.114 | 0.122 | | E | | 4.30 | 4.50 | | 0.169 | 0.177 | | е | 0.65 | _ | _ | 0.026 | - | _ | | Н | | 6.25 | 6.50 | | 0.246 | 0.256 | | L | | 0.50 | 0.70 | | 0.020 | 0.028 | | α | | 0° | 8° | | 0° | 8° | | N | | 8 | | | 8 | | | СР | | | 0.08 | | | 0.003 | TSSOP8 Drawing is not to scale. Information furnished is believed to be accurate and reliable. However, SGS-THOMSON Microelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of SGS-THOMSON Microelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. SGS-THOMSON Microelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of SGS-THOMSON Microelectronics. © 1998 SGS-THOMSON Microelectronics - All Rights Reserved Purchase of I<sup>2</sup>C Components by SGS-THOMSON Microelectronics, conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in an I<sup>2</sup>C system, is granted provided that the system conforms to the I<sup>2</sup>C Standard Specifications as defined by Philips. SGS-THOMSON Microelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.