# MC68HC05P4A **Data Sheet** M68HC05 Microcontrollers MC68HC05P4A Rev. 7.1 9/2005 freescale.com # MC68HC05P4A ## **Data Sheet** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: http://www.freescale.com/ The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location. ## **Revision History** | Date | Revision<br>Level | Description | Page<br>Number(s) | | |----------------------------------------------|-------------------|-----------------------------------------------------------|-------------------|--| | May,<br>2002 | 7.0 | Corrected World Wide Web address and qualification status | N/A | | | September, 2005 7.1 Updated to meet Freescal | | Updated to meet Freescale identity guidelines. | Throughout | | Freescale™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. © Freescale Semiconductor, Inc., 2005. All rights reserved. MC68HC05P4A Data Sheet, Rev. 7.1 # **List of Chapters** | Chapter 1 General Description | | |--------------------------------------------------|-------------| | Chapter 2 Memory Map | 17 | | Chapter 3 Central Processor Unit (CPU) | 21 | | Chapter 4 Interrupts | <b>.</b> 23 | | Chapter 5 Resets | 27 | | Chapter 6 Low-Power Modes | 29 | | Chapter 7 Simple Serial Input/Output Port (SIOP) | 31 | | Chapter 8 Timer | 35 | | Chapter 9 Computer Operating Properly (COP) | 41 | | Chapter 10 Self-Check Mode | 43 | | Chapter 11 Instruction Set | 45 | | Chapter 12 Electrical Specifications | 59 | | Chapter 13 Mechanical Specifications | 67 | | Chapter 14 Ordering Information | 60 | **List of Chapters** # **Table of Contents** # Chapter 1 General Description | 1.1 | Introduction | 11 | |--------------|-------------------------------|----| | 1.2 | Features | | | 1.3 | Mask Options | | | 1.4 | MCU Structure | | | 1.5 | Pin Assignments | | | _ | | | | 1.6<br>1.6.1 | Signal Description | | | 1.6.1 | IRQ | | | 1.6.3 | OSC1 and OSC2 | | | 1.6.4 | RESET | | | 1.6.5 | TCMP | | | 1.6.6 | PA0–PA7 | | | 1.6.7 | SDO/PB5, SDI/PB6, and SCK/PB7 | | | 1.6.8 | PC0–PC7 | | | 1.6.9 | PD5 and TCAP/PD7 | | | 1.7 | Input/Output Programming | 16 | | | Chapter 2 | | | | Memory Map | | | 2.1 | Introduction | 17 | | 2.2 | ROM | | | 2.3 | ROM Security Feature | | | 2.4 | RAM | | | 2.4 | nawi | 20 | | | Chapter 3 | | | | Central Processor Unit (CPU) | | | 3.1 | Introduction | 21 | | 3.2 | Accumulator (A) | 21 | | 3.3 | Index Register (X) | 21 | | 3.4 | Condition Code Register (CCR) | 21 | | 3.4.1 | H — Half Carry | | | 3.4.2 | I — Interrupt | 21 | | 3.4.3 | N — Negative | | | 3.4.4 | Z — Zero | | | 3.4.5 | C — Carry/Borrow | | | 3.5 | Stack Pointer (SP) | | | 3.6 | Program Counter (PC) | 22 | | | | | 8.1 ## **Table of Contents** | | Chapter 4 Interrupts | | |-------|--------------------------------------------------|------------| | 4.1 | Introduction | 23 | | 4.2 | Hardware Controlled Interrupt Sequence | 23 | | 4.3 | Timer Interrupt | 25 | | 4.4 | External Interrupt | 25 | | 4.5 | Optional External Interrupts (PA0–PA7) | 26 | | 4.6 | Software Interrupt (SWI) | 26 | | | Chapter 5 Resets | | | 5.1 | Introduction | 27 | | 5.2 | Power-On Reset (POR) | 27 | | 5.3 | RESET Pin | | | 5.4 | Computer Operating Properly (COP) Reset | 27 | | | Chapter 6 Low-Power Modes | | | 6.1 | Introduction | 29 | | 6.2 | Stop Mode | 29 | | 6.3 | WAIT Instruction | <u>'</u> 9 | | | Chapter 7 Simple Serial Input/Output Port (SIOP) | | | 7.1 | Introduction 3 | 31 | | 7.2 | Signal Format | 31 | | 7.2.1 | Serial Clock (SCK) | 11 | | 7.2.2 | Serial Data Out (SDO) | | | 7.2.3 | Serial Data In (SDI) | | | 7.3 | SIOP Registers | | | 7.3.1 | SIOP Control Register | | | 7.3.2 | SIOP Status Register | | | 7.3.3 | SIOP Data Register | 4 | # Chapter 8 Timer 35 | 8.2 | Counter | 36 | |-----|--------------------------------|-----------| | 8.3 | Output Compare Register | 36 | | 8.4 | Input Capture Register | <b>37</b> | | 8.5 | Timer Control Register | <b>37</b> | | 8.6 | Timer Status Register | 38 | | 8.7 | Timer During Wait or Halt Mode | 39 | | 8.8 | Timer During Stop Mode | 39 | MC68HC05P4A Data Sheet, Rev. 7.1 # Chapter 9 Computer Operating Properly (COP) | 9.1 | Introduction | | |------------------|-----------------------------------------|----| | 9.2 | Resetting the COP | | | 9.3 | COP During Wait or Halt Mode | 11 | | 9.4 | COP During Stop Mode | 11 | | 10.1 | Chapter 10 Self-Check Mode Introduction | 10 | | 10.1 | Functional Description | | | 10.2 | Functional Description | łJ | | | Chapter 11 Instruction Set | | | 11.1 | Introduction | 15 | | 11.2 | Addressing Modes | 15 | | 11.2.1 | Inherent | 15 | | 11.2.2 | Immediate | | | 11.2.3 | Direct | | | 11.2.4 | Extended | | | 11.2.5 | Indexed, No Offset | | | 11.2.6<br>11.2.7 | Indexed, 8-Bit Offset | | | 11.2.7 | Relative | | | 11.3 | Instruction Types | | | 11.3.1 | Register/Memory Instructions | | | 11.3.2 | Read-Modify-Write Instructions | | | 11.3.3 | Jump/Branch Instructions | | | 11.3.4 | Bit Manipulation Instructions | | | 11.3.5 | Control Instructions | 50 | | 11.4 | Instruction Set Summary | 51 | | 11.5 | Opcode Map 5 | 56 | | | Chapter 12 | | | | Electrical Specifications | | | 12.1 | Introduction | | | 12.2 | Maximum Ratings | | | 12.3 | Operating Range | | | 12.4 | Thermal Characteristics | 59 | | 12.5 | 5.0-Volt DC Electrical Characteristics | 30 | | 12.6 | 3.3-Volt DC Electrical Characteristics | 31 | | 12.7 | 5.0-Volt SIOP Timing | 32 | | 12.8 | 3.3-Volt SIOP Timing | 32 | | 12.9 | 5.0-Volt Control Timing | | | 12.10 | 3.3-Volt Control Timing | | | | | | ## **Table of Contents** # Chapter 13 Mechanical Specifications | | • | | |------|----------------------------------------------------------------|----| | 13.1 | Introduction | 67 | | 13.2 | 28-Pin Plastic Dual In-Line Package (Case 710-02) | 67 | | 13.3 | 28-Pin Small Outline Integrated Circuit Package (Case 751F-04) | 68 | | | Chapter 14 | | | | Ordering Information | | | 14.1 | Introduction | 69 | | 14.2 | MCU Ordering Forms | 69 | | 14.3 | Application Program Media | 69 | | 14.4 | ROM Program Verification | 70 | | 14.5 | ROM Verification Units (RVUs) | 70 | # Chapter 1 General Description ## 1.1 Introduction The MC68HC05P4A is a 28-pin MCU (microcontroller unit) based on the MC68HC05P4. The memory map includes 4160 bytes of user ROM and 176 bytes of RAM. The MCU has two 8-bit input/output (I/O) ports, A and C. Port B has three I/O pins and port D has two pins, one that is I/O and the other input only. The MC68HC05P4A includes a simple serial I/O peripheral (SIOP) and an on-chip mask programmable computer operating properly (COP) watchdog circuit. ### 1.2 Features Features of the MC68HC05P4A include: - Low cost - HC05 core - 28-pin package - On-chip oscillator with RC (resistor capacitor) or crystal/ceramic resonator mask options - 4160 bytes of user read-only memory (ROM), including 16 user vector locations - ROM security feature<sup>(1)</sup> - 176 bytes of on-chip random-access memory (RAM) - 16-bit timer - 20 bidirectional input/output (I/O) lines, one input-only line - Mask programmable keyscan (pullups and interrupt) on eight port pins (PA0–PA7) - Two port pins with high current drive capability - User mode - Self-check mode - Power-saving stop and wait modes - Edge-sensitive or edge- and level-sensitive interrupt trigger mask option - Simple serial I/O port - Mask option selectable computer operating properly (COP) watchdog timer <sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the ROM difficult for unauthorized users. #### **General Description** ## 1.3 Mask Options The MC68HC05P4A has 13 mask options: - CLOCK, RC or crystal - IRQ, edge-sensitive only or edge- and level-sensitive - SIOP, most significant bit (MSB) or least significant bit (LSB) first - COP watchdog timer, enable/disable - Keyscan pullups and interrupts on port A, enable/disable by pin - STOP instruction All mask options and the user ROM are programmed on the 01 layer in fabrication. Negative true signals like RESET and IRQ will be denoted with an overline. ## 1.4 MCU Structure Figure 1-1 shows the structure of the MC68HC05P4A. Figure 1-1. Block Diagram **General Description** ## 1.5 Pin Assignments The MC68HC05P4A pin assignments are shown in Figure 1-2. Figure 1-2. Pin Assignments ## 1.6 Signal Description The following paragraphs provide a description of the signals. ## 1.6.1 $V_{DD}$ and $V_{SS}$ Power is supplied to the microcontroller through $V_{DD}$ and $V_{SS}$ . $V_{DD}$ is the power supply and $V_{SS}$ is ground. ## 1.6.2 **IRQ** This pin has a mask option that provides two different choices of interrupt triggering sensitivity. The $\overline{\text{IRQ}}$ pin contains an internal Schmitt trigger as part of its input to improve noise immunity. Refer to Chapter 3 Central Processor Unit (CPU) for more detail. ### 1.6.3 OSC1 and OSC2 These pins provide control input for an on-chip clock oscillator circuit. A crystal, a ceramic resonator, a resistor/capacitor combination, or an external signal connects to these pins and provides a system clock. A mask option selects either a crystal/ceramic resonator or a resistor/capacitor as the frequency determining element. The oscillator frequency is two times the internal bus rate. ## 1.6.4 **RESET** This active low pin is used to reset the MCU to a known startup state by pulling RESET low. The RESET pin contains an internal Schmitt trigger as part of its input to improve noise immunity. #### 1.6.5 TCMP This pin provides an output for the output compare feature of the on-chip timer system. ### 1.6.6 PA0-PA7 Port A is an 8-bit bidirectional port which does not share any of its pins with other subsystems. The port A data register is at \$0000, and the data direction register is at \$0004. Reset does not affect the data registers, but clears the data direction registers, thereby returning the ports to inputs. Writing a 1 to a data direction register (DDR) bit sets the corresponding port bit to output mode. Port A has mask option enabled pullup devices and interrupt capability by pin. For a detailed description of I/O programming, refer to 1.7 Input/Output Programming. Figure 1-3. Port A Pullup Option #### 1.6.7 SDO/PB5, SDI/PB6, and SCK/PB7 Port B is a 3-bit bidirectional port. These pins are shared with the SIOP subsystem. Refer to Chapter 7 Simple Serial Input/Output Port (SIOP) for a detailed description of the SIOP. The address of the port B data register is \$0001, and the data direction register is at address \$0005. Reset does not affect the data registers, but clears the data direction registers, thereby returning the ports to inputs. Writing a 1 to a DDR bit sets the corresponding port bit to output mode. #### 1.6.8 PC0-PC7 Port C is an 8-bit bidirectional port which does not share any of its pins with other subsystems. The address of the port C data register is \$0002, and the DDR is at address \$0006. Reset does not affect the data registers, but clears the data direction registers, thereby returning the ports to inputs. Writing a 1 to a DDR bit sets the corresponding port bit to output mode. Two of the port C pins, PC0 and PC1, have a higher current drive capability. See Chapter 12 Electrical Specifications. Freescale Semiconductor 15 MC68HC05P4A Data Sheet, Rev. 7.1 #### **General Description** #### 1.6.9 PD5 and TCAP/PD7 Port D is a 2-bit port. PD5 is I/O and TCAP/PD7 is input-only shared with the timer input capture. The address of the port D data register is \$0003, and the data direction register is at address \$0007. Reset does not affect the data registers, but clears the data direction registers, thereby returning the ports to inputs. Writing a 1 to a DDR bit sets the corresponding port bit to output mode. The TCAP/PD7 pin controls the input capture feature for the on-chip programmable timer. This pin can be read at any time even if the TCAP function is enabled. # 1.7 Input/Output Programming Port pins may be programmed as inputs or outputs under software control. The direction of the pins is determined by the state of the corresponding bit in the port data direction register (DDR). Each I/O port has an associated DDR. Any I/O port pin is configured as an output if its corresponding DDR bit is set to a logic 1. A pin is configured as an input if its corresponding DDR bit is cleared to a logic 0. At power-on or reset, all DDRs are cleared, which configures all pins as inputs. The data direction registers are capable of being written to or read by the processor. During the programmed output state, a read of the data register actually reads the value of the output data latch and not the I/O pin. For further information, see Table 1-1 and Figure 1-4. | R/W <sup>(1)</sup> | DDR | I/O Pin Function | |--------------------|-----|---------------------------------------------------------------------------| | 0 | 0 | The I/O pin is in input mode. Data is written into the output data latch. | | 0 | 1 | Data is written into the output data latch and output to the I/O pin. | | 1 | 0 | The state of the I/O pin is read. | | 1 | 1 | The I/O pin is in an output mode. The output data latch is read. | Table 1-1. I/O Pin Functions <sup>1.</sup> R/W is an internal signal. Figure 1-4. I/O Circuitry MC68HC05P4A Data Sheet, Rev. 7.1 # **Chapter 2 Memory Map** ## 2.1 Introduction The MC68HC05P4A has an 8-Kbyte memory map, consisting of user read-only memory (ROM), user random-access memory (RAM), self-check ROM, and input/output (I/O). See Figure 2-1 and Figure 2-2. Figure 2-1. Memory Map ## **Memory Map** | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | |--------|---------------------------------|-----------------|-------|---------------------|--------|-------------|--------------|------------|-------|-------|--|--| | \$0000 | Port A Data Register<br>(PORTA) | Read:<br>Write: | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | | | (PORTA) | Reset: | | Unaffected by reset | | | | | | | | | | \$0001 | Port B Data Register | Read:<br>Write: | PB7 | PB6 | PB5 | 0 | 0 | 0 | 0 | 0 | | | | | (PORTB) | Reset: | Į. | | 1 | Unaffect | ed by reset | | | | | | | \$0002 | Port C Data Register<br>(PORTC) | Read:<br>Write: | PC7 | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | | | | (PORTC) | Reset: | | I. | | Unaffect | ed by reset | l . | I | | | | | | Dowl D. Doto Domintor | Read: | PD7 | 0 | PD5 | 1 | 0 | 0 | 0 | 0 | | | | \$0003 | Port D Data Register<br>(PORTD) | Write: | | | FDS | | | | | | | | | | (1 01115) | Reset: | | | | Unaffect | ed by reset | | | | | | | \$0004 | Port A Data Direction (DDRA) | Read:<br>Write: | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | | | | (DDTIIT) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0005 | Port B Data Direction | Read:<br>Write: | DDRB7 | DDRB6 | DDRB5 | 1 | 1 | 1 | 1 | 1 | | | | | (DDRB) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0006 | Port C Data Direction | Read:<br>Write: | DDRC7 | DDRC6 | DDRC5 | DDRC4 | DDRC3 | DDRC2 | DDRC1 | DDRC0 | | | | | (DDRC) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | D (DD (D) () | Read: | 0 | 0 | DDDDC | 0 | 0 | 0 | 0 | 0 | | | | \$0007 | Port D Data Direction (DDRD) | Write: | | | DDRD5 | | | | | | | | | | (66116) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$0008 | Unimplemented | | | | | | | | | | | | | * | | | | | | | | | | | | | | \$0009 | Unimplemented | | | | | | | | | | | | | | | Read: | 0 | | 0 | | 0 | 0 | 0 | 0 | | | | \$000A | SIOP Control Register | Write: | | SPE | | MSTR | | | | | | | | φοσονι | (SCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Read: | | DCOL | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$000B | SIOP Status Register | Write: | SPIF | | | | | | | | | | | | (SSR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | \$000C | SIOP Data Register | Read:<br>Write: | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | | | | | (SDR) | | | | | Unaffect | ed by reset | | | | | | | \$000D | Unimplemented | | | | | | | | | | | | | \$000E | Unimplemented | | | | | | | | | | | | | \$000F | Unimplemented | | | | | | | | | | | | | | | | | = Unimpler | mented | U = Unaffec | ted X = Inde | eterminate | | | | | Figure 2-2. I/O Registers for the MC68HC05P4A (Sheet 1 of 2) MC68HC05P4A Data Sheet, Rev. 7.1 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |---------|--------------------------------------------------|-----------------|-------|------------|-------|--------------|--------------|--------------|-------|-------| | \$0010 | Unimplemented | | | | | | | | | | | <b></b> | l la incur la manada al | ĺ | | | | | | | | | | \$0011 | Unimplemented | ļ | | | | | | | | | | \$0012 | Timer Control Register<br>(TCR) | Read:<br>Write: | ICIE | OCIE | TOIE | 0 | 0 | 0 | IEDG | OLVL | | | (1011) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Timer Status Register | Read: | ICF | OCF | TOF | 0 | 0 | 0 | 0 | 0 | | \$0013 | (TSR) | Write: | | | | | | | | | | | , | Reset: | U | U | U | 0 | 0 | 0 | 0 | 0 | | | Input Capture MSB | Read: | ICRH7 | ICRH6 | ICRH5 | ICRH4 | ICRH3 | ICRH2 | ICRH1 | ICRH0 | | \$0014 | (ICRH) | Write: | | | | | | | | | | | , , | Reset: | | | T | | ed by reset | T | 1 | | | | Input Capture LSB | Read: | ICRL7 | ICRL6 | ICRL5 | ICRL4 | ICRL3 | ICRL2 | ICRL1 | ICRL0 | | \$0015 | (ICRL) | Write: | | | | | | | | | | | , , | Reset: | | | 1 | | ed by reset | 1 | T | | | | Output Compare MSB | Read: | OCRH7 | OCRH6 | OCRH5 | OCRH4 | OCRH3 | OCRH2 | OCRH1 | OCRH0 | | \$0016 | (OCRH) | Write: | | | | | | | | | | | (/ | Reset: | | | | | ed by reset | | | | | | Output Compare LSB<br>(OCRL) | Read: | OCRL7 | OCRL6 | OCRL5 | OCRL4 | OCRL3 | OCRL2 | OCRL1 | OCRL0 | | \$0017 | | Write: | | | | | | | | | | | (***:-/ | Reset: | | | | | ed by reset | | | | | | Counter MSB | Read: | CRH7 | CRH6 | CRH5 | CRH4 | CRH3 | CRH2 | CRH1 | CRH0 | | \$0018 | (CRH) | Write: | | | | | | | | | | | () | Reset: | | | | | ed by reset | | | | | | Counter LSB | Read: | CRL7 | CRL6 | CRL5 | CRL4 | CRL3 | CRL2 | CRL1 | CRL0 | | \$0019 | (CRL) | Write: | | | | | | | | | | | (0112) | Reset: | | | | Unaffect | ed by reset | | | | | | Dual Timer MSB (DTMH) | Read: | DTMH7 | DTMH6 | DTMH5 | DTMH4 | DTMH3 | DTMH2 | DTMH1 | DTMH0 | | \$001A | Counter Alternate Register | Write: | | | | | | | | | | | | Reset: | | | | | ed by reset | | | | | | Dual Timor LSB (DTML) | Read: | DTML7 | DTML6 | DTML5 | DTML4 | DTML3 | DTML2 | DTML1 | DTML0 | | \$001B | Dual Timer LSB (DTML) Counter Alternate Register | Write: | | | | | | | | | | | o outroi 7 illorrialo 1 logiolor | Reset: | | | • | Unaffect | ed by reset | • | • | | | \$001C | Unimplemented | | | | | | | | | | | | | • | | | 1 | | | | 1 | | | \$001D | Unimplemented | | | | | | | | | | | | | i | | | | | | | | | | \$001E | Unimplemented | | | | | | | | | | | \$001F | Dagariad | ĺ | D | D | Р | В | Р | Р | Р | D | | \$001F | Reserved | | R | R | R | R | R | R | R | R | | | | 1 | | l lateral | | 11 11 | taal V I: I | -4 - w iv4 - | | | | | Eigura 2.2 I/ | | | = Unimplen | | U = Unaffect | tea X = Inde | eterminate | | | Figure 2-2. I/O Registers for the MC68HC05P4A (Sheet 2 of 2) ## **Memory Map** ## 2.2 **ROM** The user ROM consists of 48 bytes of page zero ROM from \$0020 to \$004F, 4096 bytes of ROM from \$0100 to \$10FF, and 16 bytes of user vectors from \$1FF0 to \$1FFF. The self-check ROM and vectors are located from \$1F00 to \$1FEF. # 2.3 ROM Security Feature A security feature<sup>(1)</sup> has been incorporated into the MC68HC05P4A to help prevent external reading of code in the ROM. Placing unique customer code at ROM locations \$0028–\$002F aids in keeping customer developed software proprietary. ## **2.4 RAM** The user RAM consists of 176 bytes of a shared stack area. The stack begins at address \$00FF. The stack pointer can access 64 bytes of RAM in the range \$00FF to \$00C0. #### NOTE Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call. MC68HC05P4A Data Sheet, Rev. 7.1 <sup>1.</sup> No security feature is absolutely secure. However, Freescale's strategy is to make reading or copying the ROM difficult for unauthorized users. # **Chapter 3 Central Processor Unit (CPU)** ### 3.1 Introduction This section describes the five CPU registers. CPU registers are not part of the memory map. ## 3.2 Accumulator (A) The accumulator is a general-purpose 8-bit register used to hold operands and results of arithmetic calculations or data manipulations. ## 3.3 Index Register (X) The index register is an 8-bit register used for the indexed addressing value to create an effective address. The index register also may be used as a temporary storage area. # 3.4 Condition Code Register (CCR) The CCR is a 5-bit register in which four bits are used to indicate the results of the instruction just executed, and the fifth bit indicates whether interrupts are masked. These bits can be tested individually by a program, and specific actions can be taken as a result of their state. Each bit is explained in the following paragraphs. | CCR | | | | | | | | | |-----|---|---|---|---|--|--|--|--| | Н | I | N | Z | С | | | | | ## 3.4.1 H — Half Carry This bit is set during ADD and ADC operations to indicate that a carry occurred between bits 3 and 4. ## 3.4.2 I — Interrupt When this bit is set, timer and external interrupts are masked (disabled). If an interrupt occurs while this bit is set, the interrupt is latched and processed as soon as the interrupt bit is cleared. ### 3.4.3 N — Negative When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was negative. **Central Processor Unit (CPU)** #### 3.4.4 Z — Zero When set, this bit indicates that the result of the last arithmetic, logical, or data manipulation was 0. ## 3.4.5 C — Carry/Borrow When set, this bit indicates that a carry or borrow out of the arithmetic logical unit (ALU) occurred during the last arithmetic operation. This bit is also affected during bit test and branch instructions and during shifts and rotates. ## 3.5 Stack Pointer (SP) The stack pointer contains the address of the next free location on the stack. During an MCU reset or the reset stack pointer (RSP) instruction, the stack pointer is set to location \$00FF. The stack pointer is then decremented as data is pushed onto the stack and incremented as data is pulled from the stack. When accessing memory, the seven most significant bits (MSB) are permanently set to 0000011. These seven bits are appended to the six least significant bits (LSB) to produce an address within the range of \$00FF to \$00C0. Subroutines and interrupts may use up to 64 (decimal) locations. If 64 locations are exceeded, the stack pointer wraps around and loses the previously stored information. A subroutine call occupies two locations on the stack; an interrupt uses five locations. | | 12 | | | | | 7 | | 0 | |---|----|---|---|---|---|---|---|----| | Ī | 0 | 0 | 0 | 0 | 0 | 1 | 1 | SP | ## 3.6 Program Counter (PC) The program counter is a 13-bit register that contains the address of the next byte to be fetched. #### NOTE The HC05 CPU core is capable of addressing a 64-Kbyte memory map. For this implementation, however, the addressing registers are limited to an 8-Kbyte memory map. # Chapter 4 Interrupts ## 4.1 Introduction The MCU can be interrupted four different ways: - Two maskable hardware interrupts, IRQ and timer - Non-maskable software interrupt instruction (SWI) - Optional external asynchronous interrupt on each port A pin (enabled by pullup mask option) Interrupts cause the processor to save register contents on the stack and to set the interrupt mask (I bit) to prevent additional interrupts. The return to interrupt (RTI) instruction causes the register contents to be recovered from the stack and normal processing to resume. Unlike RESET, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is complete. #### NOTE The current instruction is the one already fetched and being operated on. When the current instruction is complete, the processor checks all pending hardware interrupts. If interrupts are not masked (CCR I bit clear) and if the corresponding interrupt enable bit is set, the processor proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If both an external interrupt and a timer interrupt are pending at the end of an instruction execution, the external interrupt is serviced first. The SWI is executed the same as any other instruction, regardless of the I-bit state. Table 4-1 lists vector addresses for all interrupts including reset. | Register | Flag<br>Name | Interrupts | CPU<br>Interrupt | Vector Address | |----------|--------------|----------------------|------------------|----------------| | N/A | N/A | Reset | RESET | \$1FFE-\$1FFF | | N/A | N/A | Software | SWI | \$1FFC-\$1FFD | | N/A | N/A | External interrupt | IRQ | \$1FFA-\$1FFB | | TSR | ICF | Timer input capture | TIMER | \$1FF8-\$1FF9 | | TSR | OCF | Timer output capture | TIMER | \$1FF8-\$1FF9 | | TSR | TOF | Timer overflow | TIMER | \$1FF8-\$1FF9 | Table 4-1. Vector Address for Interrupts and Reset ## 4.2 Hardware Controlled Interrupt Sequence RESET, STOP, and WAIT are not interrupts in the strictest sense. However, they are acted upon in a similar manner. Flowcharts for hardware interrupts are shown in Figure 4-1 and for STOP and WAIT in Figure 6-1. STOP/WAIT Flowchart. #### Interrupts Figure 4-1. Hardware Interrupt Flowchart A discussion is provided here. - RESET A low input on the RESET input pin causes the program to vector to its starting address, which is specified by the contents of memory locations \$1FFE and \$1FFF. The I bit in the condition code register also is set. Much of the MCU is configured to a known state during this type of reset as described in Chapter 5 Resets. - 2. STOP The STOP instruction causes the oscillator to be turned off and the processor to "sleep" until an external interrupt (IRQ) or reset occurs. MC68HC05P4A Data Sheet, Rev. 7.1 25 3. WAIT or HALT — The WAIT or HALT instruction causes all processor clocks to stop, but leaves the timer clock running. This rest state of the processor can be cleared by reset, an external interrupt (IRQ), or timer interrupt. These individual interrupts have no special wait vectors. See 6.3 WAIT Instruction. ## 4.3 Timer Interrupt Three different timer interrupt flags cause a timer interrupt when they are set and enabled. The interrupt flags are in the timer status register (TSR), and the enable bits are in the timer control register (TCR). Any of these interrupts will vector to the same interrupt service routine, located at the address specified by the contents of memory locations \$1FF8 and \$1FF9. ## 4.4 External Interrupt The $\overline{IRQ}$ pin drives an asynchronous interrupt to the CPU. An edge detector flip-flop is latched on the falling edge of $\overline{IRQ}$ . If either the output from the internal edge detector flip-flops or the level on the $\overline{IRQ}$ pin is low, a request is synchronized to the CPU to generate the IRQ interrupt. If the edge-sensitive only mask 0ption is selected, the output of the internal edge detector flip-flop is sampled and the input level on the $\overline{IRQ}$ pin is ignored. The interrupt service routine address is specified by the contents of memory locations \$1FFA and \$1FFB. A block diagram of the IRQ function is shown in Figure 4-2. Figure 4-2. IRQ Function Block Diagram #### NOTE The internal interrupt latch is cleared nine PH2 clock cycles after the interrupt is recognized (after location \$1FFA is read). Therefore, another external interrupt pulse can be latched during the IRQ service routine. When the edge- and level-sensitive mask option is selected, the voltage applied to the $\overline{IRQ}$ pin must return to the high state before the RTI instruction in the interrupt service routine is executed to avoid the processor re-entering the IRQ service routine. #### Interrupts The $\overline{\text{IRQ}}$ pin is one source of an IRQ interrupt and a mask option can also enable the port A pins (PA0–PA7) to act as other IRQ interrupt sources. These sources are all combined into a single ORing function to be latched by the IRQ latch. Any enabled IRQ interrupt source sets the IRQ latch on the falling edge of the $\overline{\text{IRQ}}$ pin or a port A pin if port A interrupts have been enabled. If edge-only sensitivity is chosen by a mask option, only the IRQ latch output can activate a request to the CPU to generate the IRQ interrupt sequence. This makes the IRQ interrupt sensitive to: - 1. Falling edge on the IRQ pin with all enabled port A interrupt pins at a high level - 2. Falling edge on any enabled port A interrupt pin with all other enabled port A interrupt pins and the IRQ pin at a high level If level sensitivity is chosen, the active high state of the IRQ input can also activate an IRQ request to the CPU to generate the IRQ interrupt sequence. This makes the IRQ interrupt sensitive to: - 1. Low level on the IRQ pin - 2. Falling edge on the IRQ pin with all enabled port A interrupt pins at a high level - 3. Low level on any enabled port A interrupt pin - 4. Falling edge on any enabled port A interrupt pin with all enabled port A interrupt pins on the IRQ pin at a high level This interrupt is serviced by the interrupt service routine located at the address specified by the contents of \$1FFA and \$1FFB. The IRQ latch is automatically cleared by entering the interrupt service routine. ## 4.5 Optional External Interrupts (PA0–PA7) The IRQ interrupt can be triggered by the inputs on the PA0–PA7 port pins if enabled by individual mask options. With pullup enabled, each port A pin can activate the IRQ interrupt function and the interrupt operation will be the same as for inputs to the IRQ pin. Once enabled by mask option, each individual port A pin can be disabled as an interrupt source if its corresponding DDR bit is configured for output mode. #### NOTE The BIH and BIL instructions apply to the output of the logic OR function of the enabled PA0–PA7 interrupt pins and the IRQ pin. The BIH and BIL instructions do not exclusively test the state of the IRQ pin. If enabled, the PA0-PA7 pins will cause an IRQ interrupt only if these individual pins are configured as inputs. ## 4.6 Software Interrupt (SWI) The SWI is an executable instruction and a non-maskable interrupt. It is executed regardless of the state of the I bit in the CCR. If the I bit is 0 (interrupts enabled), SWI executes after interrupts which were pending when the SWI was fetched but before interrupts generated after the SWI was fetched. The interrupt service routine address is specified by the contents of memory locations \$1FFC and \$1FFD. 26 Freescale Semiconductor MC68HC05P4A Data Sheet, Rev. 7.1 # Chapter 5 Resets ## 5.1 Introduction The MCU can be reset three ways: - 1. Initial power-on reset function - 2. Active low input to the RESET pin - 3. Computer operating properly (COP) watchdog timer timeout ## 5.2 Power-On Reset (POR) An internal reset is generated on power-up to allow the internal clock generator to stabilize. The power-on reset is strictly for power turn-on conditions and should not be used to detect a drop in the power supply voltage. There is a 4064 internal processor clock cycle (t<sub>cyc</sub>) oscillator stabilization delay after the oscillator becomes active. If the RESET pin is low at the end of this 4064-cycle delay, the MCU will remain in the reset condition until RESET goes high. ## 5.3 RESET Pin The MCU is reset when a logic 0 is applied to the $\overline{\text{RESET}}$ input for a period of one and one-half machine cycles $(t_{\text{cyc}})$ . # 5.4 Computer Operating Properly (COP) Reset The MCU contains a watchdog timer that automatically times out if not reset (cleared) within a specific time by a program reset sequence. If the COP watchdog timer is allowed to time out, an internal reset is generated to reset the MCU. Because the internal RESET signal is used, the MCU comes out of a COP reset in the same operating mode it was in when the COP timeout was generated. The COP reset function is enabled or disabled by a mask option. Refer to Chapter 9 Computer Operating Properly (COP) for more information on the COP. #### **Resets** - NOTES: - 1. Internal timing signal and bus information are not available externally. - 2. OSC1 line is not meant to represent frequency. It is only used to represent time. - 3. The next rising edge of the internal processor clock following the rising edge of RESET initiates the reset sequence. Figure 5-1. Power-On Reset and RESET # Chapter 6 Low-Power Modes ### 6.1 Introduction The MC68HC05P4A is capable of running in a low-power mode in each of its configurations. The WAIT and STOP instructions provide two modes that reduce the power required for the MCU by stopping various internal clocks and/or the on-chip oscillator. The STOP and WAIT instructions are not normally used if the computer operating properly (COP) watchdog timer is enabled. The flow of the stop and wait modes is shown in Figure 6-1. ## 6.2 Stop Mode Execution of the STOP instruction places the MCU in its lowest power consumption mode. In stop mode, the internal oscillator is turned off, halting *all* internal processing, including the COP watchdog timer. Execution of the STOP instruction automatically clears the I bit in the condition code register so that the IRQ external interrupt is enabled. All other registers and memory remain unaltered. All input/output lines remain unchanged. The MCU can be brought out of stop mode only by an $\overline{\text{IRQ}}$ external interrupt or an externally generated RESET. When exiting the stop mode, the internal oscillator will resume after a 4064 PH2 clock cycle oscillator stabilization delay. ## 6.3 WAIT Instruction The WAIT instruction places the MCU in a low-power mode, which consumes more power than stop mode. In wait mode, the PH2 clock is halted, suspending all processor and internal bus activity. Internal timer clocks remain active, permitting interrupts to be generated from the 16-bit timer and reset to be generated from the COP watchdog timer. Execution of the WAIT instruction automatically clears the I bit in the condition code register enabling the $\overline{IRQ}$ external interrupt. All other registers, memory, and input/output lines remain in their previous state. If the 16-bit timer interrupt is enabled, it will cause the processor to exit wait mode and resume normal operation. The 16-bit timer may be used to generate a periodic exit from wait mode. The wait mode may also be exited when an IRQ external interrupt or RESET occurs. #### **Low-Power Modes** Figure 6-1. STOP/WAIT Flowchart # **Chapter 7 Simple Serial Input/Output Port (SIOP)** ## 7.1 Introduction This device includes a simple synchronous serial input/output (SIOP) port. The SIOP is a 3-wire master/slave system including serial clock (SCK), serial data input (SDI), and serial data output (SDO). A mask programmable option determines whether the SIOP is most significant bit (MSB) or least significant bit (LSB) first. Figure 7-1. SIOP Block Diagram # 7.2 Signal Format The SIOP signal format is described here. ## 7.2.1 Serial Clock (SCK) The state of SCK between transmissions must be logic 1. The first falling edge of SCK signals the beginning of a transmission. At this time, the first bit of received data is accepted at the SDI pin and the first bit of transmitted data is presented at the SDO pin. Data is captured at the SDI pin on the rising edge of SCK. Subsequent falling edges shift the data and accept or present the next bit. The transmission is ended upon the eighth rising edge of SCK. The maximum frequency of SCK in slave mode is equal to E (bus clock) divided by four. That is, for a 4-MHz oscillator input, E becomes 2 MHz and the maximum SCK frequency is 0.5 MHz. There is no minimum SCK frequency. In master mode, the format is identical except that the SCK pin is an output and the shift clock now originates internally. The master mode transmission frequency is fixed at E/4. 31 Simple Serial Input/Output Port (SIOP) ## 7.2.2 Serial Data Out (SDO) A mask programmable option will be included to allow data to be transmitted in either MSB first format or LSB first format. In either case, the state of the SDO pin always will reflect the value of the first bit received on the previous transmission if there was one. Prior to enabling the SIOP, PB5 can be initialized to determine the beginning state if necessary. While the SIOP is enabled, PB5 can not be used as a standard output since that pin is coupled to the last stage of the serial shift register. On the first falling edge of SCK, the first data bit to be shifted out is presented to the output pin. ## 7.2.3 Serial Data In (SDI) The SDI pin becomes an input as soon as the SIOP is enabled. New data may be presented to the SDI pin on the falling edge of SCK. Valid data must be present at least 100 ns before the rising edge of the clock and remain valid for 100 ns after the edge. Figure 7-2. Serial I/O Port Timing ## 7.3 SIOP Registers The SIOP registers are described here. ## 7.3.1 SIOP Control Register This register is located at address \$000A and contains two bits. Figure 7-3. SIOP Control Register (SCR) #### SPE — Serial Peripheral Enable Bit When set, this bit enables the serial I/O port and initializes the port B DDR such that PB5 (SDO) is output, PB6 (SDI) is input, and PB7 (SCK) is input (slave mode only). The port B DDR can be altered subsequently as the application requires and the port B data register (except for PB5) can be manipulated as usual. However, these actions could affect the transmitted or received data. When SPE is cleared, port B reverts to standard parallel I/O without affecting the port B data register or DDR. SPE is readable and writable any time but clearing SPE while a transmission is in progress will abort the transmission, reset the bit counter, and return port B to its normal I/O function. Reset clears this bit. MC68HC05P4A Data Sheet, Rev. 7.1 #### MSTR — Master Mode Bit When set, this bit configures the SIOP for master mode. This means that the transmission is initiated by a write to the data register and the SCK pin becomes an output providing a synchronous data clock at a fixed rate of E (bus clock) divided by four. While the device is in master mode, the SDO and SDI pins do not change function. These pins behave exactly as they would in slave mode. Reset clears this bit and configures the SIOP for slave operation. MSTR may be set at any time regardless of the state of SPE. Clearing MSTR will abort any transmission in progress. ## 7.3.2 SIOP Status Register This register is located at address \$000B and contains only two bits. Figure 7-4. SIOP Status Register (SSR) #### SPIF — Serial Peripheral Interface Flag Bit This bit is set upon occurrence of the last rising clock edge and indicates that a data transfer has taken place. It has no effect on any further transmissions and can be ignored without problem. SPIF is cleared by reading the SSR with SPIF set followed by a read or write of the serial data register. If it is cleared before the last edge of the next byte, it will be set again. Reset clears this bit. #### DCOL — Data Collision Bit This is a read-only status bit which indicates that an invalid access to the data register has been made. This can occur any time after the first falling edge of SCK and before SPIF is set. A read or write of the data register during this time will result in invalid data being transmitted or received. #### NOTE DCOL is cleared by reading the status register with SPIF set followed by a read or write of the data register. If the last part of the clearing sequence is done after another transmission has been started, DCOL will be set again. If the DCOL bit is set and the SPIF is not set, clearing the DCOL requires turning the SIOP off then turning it back on. Reset also clears this bit. Simple Serial Input/Output Port (SIOP) ## 7.3.3 SIOP Data Register This register is located at address \$000C and is both the transmit and receive data register. This system is not double buffered and any write to this register will destroy the previous contents. The SDR can be read at any time, but if a transmission is in progress the results may be ambiguous. Writes to the SDR while a transmission is in progress can cause invalid data to be transmitted and/or received. This register can be read and written only when the SIOP is enabled (SPE = 1). Figure 7-5. SIOP Data Register (SDR) # Chapter 8 Timer ## 8.1 Introduction The timer consists of a 16-bit, software-programmable counter driven by a fixed divide-by-four prescaler. This timer can be used for many purposes, including input waveform measurements while simultaneously generating an output waveform. Pulse widths can vary from several microseconds to many seconds. Refer to Figure 8-1 for a timer block diagram. Figure 8-1. Timer Block Diagram Each specific functional segment (capability) is represented by two registers. These registers contain the high and low byte of that functional segment. Generally, accessing the low byte of a specific timer function allows full control of that function; however, an access of the high byte inhibits that specific timer function until the low byte also is accessed. Timer #### NOTE The I bit in the CCR should be set while manipulating both the high and low byte register of a specific timer function to ensure that an interrupt does not occur. ## 8.2 Counter The key element in the programmable timer is a 16-bit, free-running counter or counter register, preceded by a prescaler that divides the internal processor clock by four. The prescaler gives the timer a resolution of 2.0 microseconds if the internal bus clock is 2.0 MHz. The counter is incremented during the low portion of the internal bus clock. Software can read the counter at any time without affecting its value. The double-byte, free-running counter can be read from either of two locations, \$18–\$19 (counter register) or \$1A–\$1B (counter alternate register). A read from only the least significant byte (LSB) of the free-running counter (\$19, \$1B) receives the count value at the time of the read. If a read of the free-running counter or counter alternate register first addresses the most significant byte (MSB) (\$18, \$1A), the LSB (\$19, \$1B) is transferred to a buffer. This buffer value remains fixed after the first MSB read, even if the user reads the MSB several times. This buffer is accessed when reading the free-running counter or counter alternate register LSB (\$19 or \$1B) and, thus, completes a read sequence of the total counter value. In reading either the free-running counter or counter alternate register, if the MSB is read, the LSB also must be read to complete the sequence. The counter alternate register differs from the counter register in one respect: A read of the counter register MSB can clear the timer overflow flag (TOF). Therefore, the counter alternate register can be read at any time without the possibility of missing timer overflow interrupts due to clearing of the TOF. The free-running counter is configured to \$FFFC during reset and is always a read-only register. During a power-on reset, the counter is also preset to \$FFFC and begins running after the oscillator startup delay. Because the free-running counter is 16 bits preceded by a fixed divided-by-four prescaler, the value in the free-running counter repeats every 262,144 internal bus clock cycles. When the counter rolls over from \$FFFF to \$0000, the TOF bit is set. An interrupt can also be enabled when counter rollover occurs by setting its interrupt enable bit (TOIE). # 8.3 Output Compare Register The 16-bit output compare register is made up of two 8-bit registers at locations \$16 (MSB) and \$17 (LSB). The output compare register is used for several purposes, such as indicating when a period of time has elapsed. All bits are readable and writable and are not altered by the timer hardware or reset. If the compare function is not needed, the two bytes of the output compare register can be used as storage locations. The output compare register contents are compared with the contents of the free-running counter continually, and if a match is found, the corresponding output compare flag (OCF) bit is set and the corresponding output level (OLVL) bit is clocked to an output level register. The output compare register values and the output level bit should be changed after each successful comparison to establish a new elapsed timeout. An interrupt can also accompany a successful output compare provided the corresponding interrupt enable bit (OCIE) is set. After a processor write cycle to the output compare register containing the MSB (\$16), the output compare function is inhibited until the LSB (\$17) is also written. The user must write both bytes (locations) if the MSB is written first. A write made only to the LSB (\$17) will not inhibit the compare function. The MC68HC05P4A Data Sheet, Rev. 7.1 free-running counter is updated every four internal bus clock cycles. The minimum time required to update the output compare register is a function of the program rather than the internal hardware. The processor can write to either byte of the output compare register without affecting the other byte. The output level (OLVL) bit is clocked to the output level register regardless of whether the output compare flag (OCF) is set or clear. # 8.4 Input Capture Register Two 8-bit registers, which make up the 16-bit input capture register, are read-only and are used to latch the value of the free-running counter after the corresponding input capture edge detector senses a defined transition. The level transition which triggers the counter transfer is defined by the corresponding input edge bit (IEDG). Reset does not affect the contents of the input capture register. The result obtained by an input capture will be one more than the value of the free-running counter on the rising edge of the internal bus clock preceding the external transition. This delay is required for internal synchronization. Resolution is one count of the free-running counter, which is four internal bus clock cycles. The free-running counter contents are transferred to the input capture register on each proper signal transition regardless of whether the input capture flag (ICF) is set or clear. The input capture register always contains the free-running counter value that corresponds to the most recent input capture. After a read of the input capture register (\$14) MSB, the counter transfer is inhibited until the LSB (\$15) is also read. This characteristic causes the time used in the input capture software routine and its interaction with the main program to determine the minimum pulse period. A read of the input capture register LSB (\$15) does not inhibit the free-running counter transfer since they occur on opposite edges of the internal bus clock. # 8.5 Timer Control Register The timer control register (TCR) is a read/write register containing five control bits. Three bits control interrupts associated with the timer status register flags ICF, OCF, and TOF. Figure 8-2. Timer Control Register (TCR) #### ICIE — Input Capture Interrupt Enable Bit 1 = Interrupt enabled 0 = Interrupt disabled #### OCIE — Output Compare Interrupt Enable Bit 1 = Interrupt enabled 0 = Interrupt disabled Freescale Semiconductor 37 MC68HC05P4A Data Sheet, Rev. 7.1 Timer #### **TOIE** — Timer Overflow Interrupt Enable Bit - 1 = Interrupt enabled - 0 = Interrupt disabled #### IEDG — Input Edge Bit Value of input edge determines which level transition on TCAP pin will trigger free-running counter transfer to the input capture register. Reset does not affect the IEDG bit. - 1 = Positive edge - 0 = Negative edge #### **OLVL** — Output Level Bit Value of output level is clocked into output level register by the next successful output compare and will appear on the TCMP pin. - 1 = High output - 0 = Low output #### Bits 2, 3, and 4 — Not used Always read 0 # 8.6 Timer Status Register The timer status register (TSR) is a read-only register containing three status flag bits. Figure 8-3. Timer Status Register (TSR) #### ICF — Input Capture Flag Bit - 1 = Flag set when selected polarity edge is sensed by input capture edge detector - 0 = Flag cleared when TSR and input capture low register (\$15) are accessed #### OCF — Output Compare Flag Bit - 1 = Flag set when output compare register contents match the free-running counter contents - 0 = Flag cleared when TSR and output compare low register (\$17) are accessed #### **TOF** — Timer Overflow Flag Bit - 1 = Flag set when free-running counter transition from \$FFFF to \$0000 occurs - 0 = Flag cleared when TSR and counter low register (\$19) are accessed #### Bits 0-4 — Not used Always read 0 Accessing the timer status register satisfies the first condition required to clear status bits. The remaining step is to access the register corresponding to the status bit. A problem can occur when using the timer overflow function and reading the free-running counter at random times to measure an elapsed time. Without incorporating the proper precautions into software, the timer overflow flag could unintentionally be cleared if: - 1. The timer status register is read or written when TOF is set, and - 2. The LSB of the free-running counter is read but not for the purpose of servicing the flag. The counter alternate register at address \$1A and \$1B contains the same value as the free-running counter (at address \$18 and \$19); therefore, this alternate register can be read at any time without affecting the timer overflow flag in the timer status register. # 8.7 Timer During Wait or Halt Mode The CPU clock halts during the wait or halt mode, but the timer remains active. If interrupts are enabled, a timer interrupt will cause the processor to exit the wait mode. # 8.8 Timer During Stop Mode In stop mode, the timer stops counting and holds the last count value if stop is exited by an interrupt. If RESET is used, the counter is forced to \$FFFC. During stop, if at least one valid input capture edge occurs at the TCAP pin, the input capture detect circuit is armed. This does not set any timer flags to wake up the MCU, but when the MCU does wake up, there is an active input capture flag and data from the first valid edge that occurred during stop mode. If RESET is used to exit stop mode, then no input capture flag or data remains, even if a valid input capture edge occurred. Timer # **Chapter 9 Computer Operating Properly (COP)** #### 9.1 Introduction This device includes a watchdog computer operating properly (COP) feature as a mask option. The COP is implemented with an 18-bit ripple counter. This provides a timeout period of 64 milliseconds at a bus rate of 2 MHz. If the COP should time out, a system reset will occur and the device will be re-initialized in the same fashion as a power-on reset (POR) or external reset. # 9.2 Resetting the COP Preventing a COP reset is done by writing a 0 to the COPR bit. This action will reset the counter and begin the timeout period again. The COPR bit is bit 0 of address \$1FF0. A read of address \$1FF0 will access the user-defined ROM data at that location. # 9.3 COP During Wait or Halt Mode The COP will continue to operate normally during wait or halt mode. The software should pull the device out of wait or halt mode periodically and reset the COP by writing a logic 0 to the COPR bit to prevent a COP reset. # 9.4 COP During Stop Mode Stop mode disables the oscillator circuit and thereby turns the clock off for the entire device. The COP counter will be reset when stop mode is entered. If a reset is used to exit stop mode, the COP counter will be reset after the 4064 cycles of delay after stop mode. If an IRQ is used to exit stop mode, the COP counter will not be reset after the 4064-cycle delay and will have that many cycles already counted when control is returned to the program. #### NOTE Halt mode is not intended for normal use. This feature is provided to keep the COP watchdog timer active in the event a STOP instruction is inadvertently executed. **Computer Operating Properly (COP)** # Chapter 10 Self-Check Mode #### 10.1 Introduction The self-check program resides at mask ROM (read-only memory) locations \$1F00 to \$1FEF. This program is designed to check the part's functionality with a minimum of support hardware. The computer operating properly (COP) subsystem is disabled in the self-check mode so that routines that feed the COP do not exist in the self-check program. # 10.2 Functional Description The self-check mode is entered on the rising edge of $\overline{\text{RESET}}$ if the $\overline{\text{IRQ}}$ pin is driven to double the supply voltage and the TCAP/PD7 pin is at logic 1. $\overline{\text{RESET}}$ must be held low for 4064 cycles after power-on reset (POR) or for a time, $t_{\text{RL}}$ , for any other reset. After reset, the input/output (I/O), random-access memory (RAM), ROM, timer, simple serial input/output port (SIOP), and interrupts are tested. Self-check results (using light-emitting diodes (LEDs) as monitors) are shown in Table 10-1. It is not recommended that the user code use any of the self-check code. The self-check code is subject to change at any time to improve testability or manufacturability. Figure 10-1 illustrates a self-check circuit. Table 10-1. Self-Check Results | PC2 | PC1 | PC0 | Remarks | |-----|------------|-----|---------------| | 0 | 0 | 1 | Bad I/O | | 0 | 1 | 0 | Bad RAM | | 0 | 1 | 1 | Bad timer | | 1 | 0 | 0 | Bad ROM | | 1 | 0 | 1 | Bad serial | | 1 | 1 | 0 | Bad interrupt | | | Flashing | | Good device | | | All others | | Bad device | Note: 0 indicates LED is on; 1 indicates LED is off. #### **Self-Check Mode** Figure 10-1. Self-Check Circuit # Chapter 11 Instruction Set #### 11.1 Introduction This section describes the M68HC05P4A addressing modes and instruction types. # 11.2 Addressing Modes The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes define the manner in which the CPU finds the data required to execute an instruction. The addressing modes are: - 1. Inherent - 2. Immediate - 3. Direct - 4. Extended - 5. Indexed, no offset - 6. Indexed, 8-bit offset - 7. Indexed, 16-bit offset - 8. Relative #### 11.2.1 Inherent Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no memory address and are one byte long. #### 11.2.2 Immediate Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no memory address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte. #### 11.2.3 Direct Direct instructions can access any of the first 256 memory addresses with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address. BRSET and BRCLR are 3-byte instructions that use direct addressing to access the operand and relative addressing to specify a branch destination. #### 11.2.4 Extended Extended instructions use only three bytes to access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address. When using the Freescale assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction. #### 11.2.5 Indexed, No Offset Indexed instructions with no offset are one-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the conditional address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF. Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location. #### 11.2.6 Indexed, 8-Bit Offset Indexed, 8-bit offset instructions are 2-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the conditional address of the operand. These instructions can access locations \$0000–\$01FE. Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode. #### 11.2.7 Indexed, 16-Bit Offset Indexed, 16-bit offset instructions are 3-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the conditional address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset. These instructions can address any location in memory. Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory. As with direct and extended addressing the Freescale assembler determines the shortest form of indexed addressing. #### 11.2.8 Relative Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the conditional branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction. When using the Freescale assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch. MC68HC05P4A Data Sheet, Rev. 7.1 47 # 11.3 Instruction Types The MCU instructions fall into five categories: - 1. Register/memory instructions - 2. Read-modify-write instructions - 3. Jump/branch instructions - 4. Bit manipulation instructions - 5. Control instructions # 11.3.1 Register/Memory Instructions Most of these instructions use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory. Table 11-1 lists the register/memory instructions. **Table 11-1. Register/Memory Instructions** | Instruction | Mnemonic | |-----------------------------------------------------|----------| | Add memory byte and carry bit to accumulator | ADC | | Add memory byte to accumulator | ADD | | AND memory byte with accumulator | AND | | Bit test accumulator | BIT | | Compare accumulator | CMP | | Compare index register with memory byte | CPX | | EXCLUSIVE OR accumulator with memory byte | EOR | | Load accumulator with memory byte | LDA | | Load index register with memory byte | LDX | | Multiply | MUL | | OR accumulator with memory byte | ORA | | Subtract memory byte and carry bit from accumulator | SBC | | Store accumulator in memory | STA | | Store index register in memory | STX | | Subtract memory byte from accumulator | SUB | MC68HC05P4A Data Sheet, Rev. 7.1 # 11.3.2 Read-Modify-Write Instructions These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register. The test for negative or zero instruction (TST) is an exception to the read-modify-write sequence because it does not write a replacement value. Table 11-2 lists the read-modify-write instructions. **Table 11-2. Read-Modify-Write Instructions** | Instruction | Mnemonic | |--------------------------------|----------| | Arithmetic shift left | ASL | | Arithmetic shift right | ASR | | Clear bit in memory | BCLR | | Set bit in memory | BSET | | Clear | CLR | | Complement (one's complement) | СОМ | | Decrement | DEC | | Increment | INC | | Logical shift left | LSL | | Logical shift right | LSR | | Negate (two's complement) | NEG | | Rotate left through carry bit | ROL | | Rotate right through carry bit | ROR | | Test for negative or zero | TST | #### 11.3.3 Jump/Branch Instructions Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump-to-subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed. All branch instructions use relative addressing. Bit test and branch instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These 3-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the conditional branch destination by adding the third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register. Table 11-3 lists the jump and branch instructions. **Table 11-3. Jump and Branch Instructions** | Instruction | Mnemonic | |--------------------------------|----------| | Branch if carry bit clear | BCC | | Branch if carry bit set | BCS | | Branch if equal | BEQ | | Branch if half-carry bit clear | внсс | | Branch if half-carry bit set | BHCS | | Branch if higher | BHI | | Branch if higher or same | BHS | | Branch if IRQ pin high | BIH | | Branch if IRQ pin low | BIL | | Branch if lower | BLO | | Branch if lower or same | BLS | | Branch if interrupt mask clear | ВМС | | Branch if minus | ВМІ | | Branch if interrupt mask set | BMS | | Branch if not equal | BNE | | Branch if plus | BPL | | Branch always | BRA | | Branch if bit clear | BRCLR | | Branch never | BRN | | Branch if bit set | BRSET | | Branch to subroutine | BSR | | Unconditional jump | JMP | | Jump to subroutine | JSR | MC68HC05P4A Data Sheet, Rev. 7.1 ### 11.3.4 Bit Manipulation Instructions The CPU can set or clear any writable bit in the first 256 bytes of memory. Port registers, port data direction registers, timer registers, and on-chip RAM locations are in the first 256 bytes of memory. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations. Bit manipulation instructions use direct addressing. Table 11-4 lists these instructions. **Table 11-4. Bit Manipulation Instructions** | Instruction | Mnemonic | |---------------------|----------| | Clear bit | BCLR | | Branch if bit clear | BRCLR | | Branch if bit set | BRSET | | Set bit | BSET | #### 11.3.5 Control Instructions These register reference instructions control CPU operation during program execution. Control instructions, listed in Table 11-5, use inherent addressing. **Table 11-5. Control Instructions** | Instruction | Mnemonic | |----------------------------------------|----------| | Clear carry bit | CLC | | Clear interrupt mask | CLI | | No operation | NOP | | Reset stack pointer | RSP | | Return from interrupt | RTI | | Return from subroutine | RTS | | Set carry bit | SEC | | Set interrupt mask | SEI | | Stop oscillator and enable IRQ pin | STOP | | software interrupt | SWI | | Transfer accumulator to index register | TAX | | Transfer index register to accumulator | TXA | | Stop CPU clock and enable interrupts | WAIT | # 11.4 Instruction Set Summary Table 11-6 is an alphabetical list of all M68HC05 instructions and shows the effect of each instruction on the condition code register. Table 11-6. Instruction Set Summary (Sheet 1 of 6) | Source | Operation | Description | | E<br>on | ffe<br>C | | } | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|---------------------------------------|----------------------------------------------|---|---------|----------|---|----------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------|----------------------------| | Form | operation. | 200011511011 | Н | I | N | Z | С | Add | odo | Ope | Š | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | 1 | _ | ‡ | 1 | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A9<br>B9<br>C9<br>D9<br>E9<br>F9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | A ← (A) + (M) | 1 | | ‡ | ţ | ţ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) \land (M)$ | | _ | ‡ | 1 | | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X | Arithmetic Shift Left (Same as LSL) | © → 0 b7 b0 | | _ | ‡ | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | | _ | 1 | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? C = 0$ | _ | _ | _ | _ | _ | REL | 24 | rr | 3 | | BCLR n opr | Clear Bit n | Mn ← 0 | | | | | | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel ? C = 1 | _ | _ | _ | _ | <u> </u> | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel? Z = 1 | | | _ | | | REL | 27 | rr | 3 | | BHCC rel | Branch if Half-Carry Bit Clear | PC ← (PC) + 2 + rel ? H = 0 | | | | | | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry Bit Set | PC ← (PC) + 2 + rel? H = 1 | | | | | | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | - | _ | _ | _ | | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same | $PC \leftarrow (PC) + 2 + rel ? C = 0$ | - | - | _ | _ | - | REL | 24 | rr | 3 | # Table 11-6. Instruction Set Summary (Sheet 2 of 6) | Source<br>Form | Operation | Description | | E <sup>.</sup> | Effect<br>on CCR | | | Address<br>Mode | Opcode | Operand | Cycles | |-------------------------------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------------|----------------|------------------|---|----------|-------------------------------------------------------------------------|----------------------------------|----------------------------------------------------|---------------------------------------| | Form | • | , | Н | ı | N | Z | С | Adc | ď | Ope | င် | | BIH rel | Branch if IRQ Pin High | PC ← (PC) + 2 + <i>rel</i> ? IRQ = 1 | _ | _ | _ | _ | _ | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | PC ← (PC) + 2 + <i>rel</i> ? IRQ = 0 | <b> </b> - | _ | _ | _ | _ | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X | Bit Test Accumulator with Memory Byte | (A) ∧ (M) | _ | _ | ‡ | 1 | | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | dd<br>hh II | | | BLO rel | Branch if Lower (Same as BCS) | PC ← (PC) + 2 + rel ? C = 1 | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | PC ← (PC) + 2 + rel? C ∨ Z = 1 | _ | _ | _ | _ | _ | REL | 23 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | PC ← (PC) + 2 + rel? I = 0 | _ | _ | _ | _ | _ | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel? N = 1 | _ | _ | _ | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | PC ← (PC) + 2 + rel? I = 1 | _ | _ | _ | _ | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel ? Z = 0$ | _ | _ | _ | _ | _ | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel ? N = 0$ | _ | _ | _ | _ | _ | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + rel? 1 = 1 | _ | _ | _ | _ | _ | REL | 20 | rr | 3 | | BRCLR n opr rel | Branch if Bit n Clear | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0 | _ | | _ | | ţ | DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 | | BRN rel | Branch Never | PC ← (PC) + 2 + rel? 1 = 0 | _ | _ | _ | _ | _ | REL | 21 | rr | 3 | | BRSET n opr rel | Branch if Bit n Set | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1 | _ | _ | _ | | 1 | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5 5 5 5 5 5 5 | | BSET n opr | Set Bit n | Mn ← 1 | _ | _ | _ | | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 5 | | BSR rel | Branch to Subroutine | $PC \leftarrow (PC) + 2; push (PCL)$ $SP \leftarrow (SP) - 1; push (PCH)$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$ | _ | _ | _ | _ | _ | REL | AD | rr | 6 | | CLC | Clear Carry Bit | C ← 0 | - | _ | _ | _ | 0 | INH | 98 | | 2 | | CLI | Clear Interrupt Mask | I ← 0 | <u> </u> | 0 | _ | _ | <u> </u> | INH | 9A | | 2 | # Table 11-6. Instruction Set Summary (Sheet 3 of 6) | Source | Operation | Description | | E<br>on | ffe<br>C | | ł | Address<br>Mode | Opcode | Operand | Cycles | |-------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------|----------|---|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | operation. | 2 decinpaion | Н | I | N | Z | С | Add | odo | Ope | Š | | CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X | Clear Byte | M ← \$00<br>A ← \$00<br>X ← \$00<br>M ← \$00<br>M ← \$00 | _ | | 0 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X | Compare Accumulator with Memory Byte | (A) – (M) | | | ‡ | 1 | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X | Complement Byte (One's Complement) | $\begin{array}{c} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (A) \\ X \leftarrow (\overline{X}) = \$FF - (X) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | _ | | ‡ | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 5<br>3<br>6<br>5 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX,X | Compare Index Register with Memory Byte | (X) – (M) | _ | | ‡ | ‡ | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X | Decrement Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) - 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) - 1 \end{aligned}$ | | | ‡ | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 5 3 3 6 5 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X | EXCLUSIVE OR Accumulator with Memory Byte | $A \leftarrow (A) \oplus (M)$ | | | ‡ | ‡ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X | Increment Byte | $\begin{aligned} \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{A} &\leftarrow (\mathbf{A}) + 1 \\ \mathbf{X} &\leftarrow (\mathbf{X}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \\ \mathbf{M} &\leftarrow (\mathbf{M}) + 1 \end{aligned}$ | | _ | ‡ | ‡ | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 5 3 3 6 5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Unconditional Jump | PC ← Jump Address | | | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $\begin{aligned} & PC \leftarrow (PC) + n \; (n = 1, 2, or \; 3) \\ & Push \; (PCL); \; SP \leftarrow (SP) - 1 \\ & Push \; (PCH); \; SP \leftarrow (SP) - 1 \\ & PC \leftarrow Effective \; Address \end{aligned}$ | _ | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | | # Table 11-6. Instruction Set Summary (Sheet 4 of 6) | Source<br>Form | Operation | Description | | E<br>on | ffe<br>C | | } | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------|----------|----------|---------------------------------------|----------------------------------|-------------|----------------------------| | Form | | , | Н | I | N | Z | С | Adc | ď | Ope | Š | | LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte | A ← (M) | _ | | ‡ | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | | 2<br>3<br>4<br>5<br>4<br>3 | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | X ← (M) | | _ | ‡ | ţ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ee ff<br>ff | 2 3 4 5 4 3 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X | Logical Shift Left (Same as ASL) | © 0 b7 b0 | _ | _ | Î | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5 3 3 6 5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X | Logical Shift Right | 0 | _ | _ | 0 | 1 | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd<br>ff | 5 3 3 6 5 | | MUL | Unsigned Multiply | $X : A \leftarrow (X) \times (A)$ | 0 | - | _ | _ | 0 | INH | 42 | | 1<br>1 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X | Negate Byte (Two's Complement) | $\begin{array}{c} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | | | ‡ | ţ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | dd<br>ff | 5 3 3 6 5 | | NOP | No Operation | | | _ | _ | _ | _ | INH | 9D | | 2 | | ORA #opr<br>ORA opr<br>ORA opr,<br>ORA opr,X<br>ORA opr,X | Logical OR Accumulator with Memory | $A \leftarrow (A) \vee (M)$ | | _ | ‡ | ţ | | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ee ff | 2<br>3<br>4<br>5<br>4<br>3 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X | Rotate Byte Left through Carry Bit | b7 b0 | | | ‡ | ţ | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 5<br>3<br>6<br>5 | | ROR <i>opr</i><br>RORA<br>RORX<br>ROR <i>opr</i> ,X<br>ROR ,X | Rotate Byte Right through Carry Bit | b7 b0 | | _ | ‡ | ţ | ‡ | DIR<br>INH<br>INH<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 5 3 3 6 5 | | RSP | Reset Stack Pointer | SP ← \$00FF | | | _ | _ | _ | INH | 9C | | 2 | # Table 11-6. Instruction Set Summary (Sheet 5 of 6) | Source | Operation | Description | | E<br>on | ffe<br>C | | } | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---------|----------|---|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | - Character | 200 | Н | I | N | Z | С | Add | opc | Ope | Š | | RTI | Return from Interrupt | $\begin{split} SP \leftarrow (SP) + 1; & \text{Pull (CCR)} \\ SP \leftarrow (SP) + 1; & \text{Pull (A)} \\ SP \leftarrow (SP) + 1; & \text{Pull (X)} \\ SP \leftarrow (SP) + 1; & \text{Pull (PCH)} \\ SP \leftarrow (SP) + 1; & \text{Pull (PCL)} \end{split}$ | 1 | 1 | ‡ | 1 | 1 | INH | 80 | | 9 | | RTS | Return from Subroutine | $SP \leftarrow (SP) + 1$ ; Pull (PCH)<br>$SP \leftarrow (SP) + 1$ ; Pull (PCL) | | _ | _ | _ | _ | INH | 81 | | 6 | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory Byte and Carry Bit from Accumulator | $A \leftarrow (A) - (M) - (C)$ | | | 1 | ţ | ‡ | IMM<br>DIR<br>EXT<br>IX2<br>IX1 | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SEC | Set Carry Bit | C ← 1 | _ | _ | _ | _ | 1 | INH | 99 | | 2 | | SEI | Set Interrupt Mask | I ← 1 | _ | 1 | _ | _ | <u> </u> | INH | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X | Store Accumulator in Memory | M ← (A) | _ | _ | ‡ | 1 | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | _ | | STOP | Stop Oscillator and Enable IRQ Pin | | _ | 0 | _ | _ | _ | INH | 8E | | 2 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X | Store Index Register In Memory | $M \leftarrow (X)$ | _ | _ | 1 | 1 | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | _ | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB,X | Subtract Memory Byte from Accumulator | $A \leftarrow (A) - (M)$ | | | ‡ | 1 | 1 | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | | 1 | | | _ | INH | 83 | | 1 0 | | TAX | Transfer Accumulator to Index Register | X ← (A) | _ | _ | _ | _ | _ | INH | 97 | | 2 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero | (M) - \$00 | | | ‡ | ţ | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 | # Table 11-6. Instruction Set Summary (Sheet 6 of 6) | Source<br>Form | Operation | Description | Effect on CCR | | | | | dress<br>ode | code | erand | cles | |----------------|----------------------------------------|--------------------|---------------|---|---|---|---|--------------|------|-------|------| | Form | · | · | Н | ı | N | Z | С | Add | O | ope | ပ် | | TXA | Transfer Index Register to Accumulator | $A \leftarrow (X)$ | _ | _ | - | - | - | INH | 9F | | 2 | | WAIT | Stop CPU Clock and Enable Interrupts | | _ | 0 | _ | - | - | INH | 8F | | 2 | | C Commultonium of the community c | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | C Carry/borrow flag PC Program counter | | | CCR Condition code register PCH Program counter high | byte | | dd Direct address of operand PCL Program counter low b | oyte | | dd rr Direct address of operand and relative offset of branch instruction REL Relative addressing m | iode | | DIR Direct addressing mode rel Relative program coun | nter offset byte | | ee ff High and low bytes of offset in indexed, 16-bit offset addressing rr Relative program coun | nter offset byte | | EXT Extended addressing mode SP Stack pointer | | | ff Offset byte in indexed, 8-bit offset addressing X Index register | | | H Half-carry flag Z Zero flag | | | hh II High and low bytes of operand address in extended addressing # Immediate value | | | I Interrupt mask A Logical AND | | | ii Immediate operand byte v Logical OR | | | IMM Immediate addressing mode ⊕ Logical EXCLUSIVE C | )R | | INH Inherent addressing mode () Contents of | | | IX Indexed, no offset addressing mode –( ) Negation (two's complete | ement) | | IX1 Indexed, 8-bit offset addressing mode ← Loaded with | | | IX2 Indexed, 16-bit offset addressing mode ? If | | | M Memory location : Concatenated with | | | N Negative flag \$\frac{1}{2}\$ Set or cleared | | | n Any bit — Not affected | | # 11.5 Opcode Map See Table 11-7. MC68HC05P4A Data Sheet, Rev. 7.1 # Table 11-7. Opcode Map | | Bit Mani | pulation | Branch | | Read | l-Modify-V | Vrite | | Con | trol | | | Register | /Memory | | | | |------------|----------------------|---------------------|-----------------------|-------------------|-------------------------|--------------------|-------------------|----------------------|--------------------|-------------------|-------------------|----------------|------------|-------------------|-------------------|-------------|------------| | | DIR | DIR | REL | DIR | INH | INH | IX1 | IX | INH | INH | IMM | DIR | EXT | IX2 | IX1 | IX | | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | Α | В | С | D | E | F | MSB<br>LSB | | 0 | 5<br>BRSET0<br>3 DIR | BSET0<br>2 DIR | 3<br>BRA<br>2 REL | NEG<br>2 DIR | 3<br>NEGA<br>1 INH | 3<br>NEGX<br>1 INH | 6<br>NEG<br>2 IX1 | NEG 1 IX | 9<br>RTI<br>1 INH | | SUB<br>2 IMM | SUB<br>2 DIR 3 | SUB<br>EXT | 5<br>SUB<br>3 IX2 | 4<br>SUB<br>2 IX1 | SUB 1 IX | 0 | | 1 | 5<br>BRCLR0<br>3 DIR | 5<br>BCLR0<br>2 DIR | 3<br>BRN<br>2 REL | | | | | | 6<br>RTS<br>1 INH | | CMP<br>2 IMM | CMP<br>2 DIR 3 | CMP<br>EXT | 5<br>CMP<br>3 IX2 | 4<br>CMP<br>2 IX1 | CMP IX | 1 | | 2 | 5<br>BRSET1<br>3 DIR | 5<br>BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 11<br>MUL<br>1 INH | | | | | | SBC<br>2 IMM | SBC<br>2 DIR 3 | SBC<br>EXT | 5<br>SBC<br>3 IX2 | SBC<br>2 IX1 | SBC IX | 2 | | 3 | 5<br>BRCLR1<br>3 DIR | 5<br>BCLR1<br>2 DIR | 3<br>BLS<br>2 REL | 5<br>COM<br>2 DIR | | COMX<br>1 INH | | 5<br>COM<br>1 IX | 10<br>SWI<br>1 INH | | CPX<br>2 IMM | CPX<br>2 DIR 3 | CPX<br>EXT | 5<br>CPX<br>3 IX2 | 4<br>CPX<br>2 IX1 | CPX 1 IX | 3 | | 4 | 5<br>BRSET2<br>3 DIR | BSET2<br>2 DIR | 3<br>BCC<br>2 REL | LSR<br>2 DIR | 3<br>LSRA<br>1 INH | 3<br>LSRX<br>1 INH | 6<br>LSR<br>2 IX1 | LSR<br>1 IX | | | 2<br>AND<br>2 IMM | AND<br>2 DIR 3 | AND<br>EXT | 5<br>AND<br>3 IX2 | 4<br>AND<br>2 IX1 | AND IX | 4 | | 5 | 5<br>BRCLR2<br>3 DIR | | 3<br>BCS/BLO<br>2 REL | | | | | | | | BIT<br>2 IMM | BIT<br>2 DIR 3 | BIT<br>EXT | 5<br>BIT<br>3 IX2 | 4<br>BIT<br>2 IX1 | BIT IX | 5 | | 6 | 5<br>BRSET3<br>3 DIR | BSET3<br>2 DIR | 3<br>BNE<br>2 REL | FOR<br>2 DIR | 3<br>RORA<br>1 INH | 3<br>RORX<br>1 INH | 6<br>ROR<br>2 IX1 | FOR 1 IX | | | LDA<br>2 IMM | LDA<br>2 DIR 3 | LDA<br>EXT | | 4<br>LDA<br>2 IX1 | LDA<br>1 IX | 6 | | 7 | 5<br>BRCLR3<br>3 DIR | 5<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 5<br>ASR<br>2 DIR | 3<br>ASRA<br>1 INH | 3<br>ASRX<br>1 INH | 6<br>ASR<br>2 IX1 | ASR<br>1 IX | | TAX<br>1 INH | | STA<br>2 DIR 3 | STA<br>EXT | STA<br>3 IX2 | 5<br>STA<br>2 IX1 | STA IX | 7 | | 8 | 5<br>BRSET4<br>3 DIR | BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | | 3<br>ASLA/LSLA<br>1 INH | | | 5<br>ASL/LSL<br>1 IX | | CLC<br>1 INH | EOR<br>2 IMM | EOR<br>2 DIR 3 | EOR<br>EXT | 5<br>EOR<br>3 IX2 | EOR<br>2 IX1 | EOR<br>1 IX | 8 | | 9 | 5<br>BRCLR4<br>3 DIR | BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | FOL DIR | 3<br>ROLA<br>1 INH | 3<br>ROLX<br>1 INH | 6<br>ROL<br>2 IX1 | FOL IX | | SEC<br>1 INH | ADC<br>2 IMM | ADC<br>2 DIR 3 | ADC<br>EXT | ADC<br>3 IX2 | ADC<br>2 IX1 | ADC 1 IX | 9 | | Α | 5<br>BRSET5<br>3 DIR | BSET5<br>2 DIR | 3<br>BPL<br>2 REL | DEC<br>2 DIR | 3<br>DECA<br>1 INH | 3<br>DECX<br>1 INH | DEC 2 IX1 | DEC 1 IX | | CLI<br>1 INH | ORA<br>2 IMM | | ORA<br>EXT | ORA<br>3 IX2 | 0RA<br>2 IX1 | ORA<br>1 IX | Α | | В | 5<br>BRCLR5<br>3 DIR | 5<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | | | | | | | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | | | 5<br>ADD<br>3 IX2 | 4<br>ADD<br>2 IX1 | ADD<br>1 IX | В | | С | 5<br>BRSET6<br>3 DIR | | 3<br>BMC<br>2 REL | INC<br>2 DIR | 3<br>INCA<br>1 INH | INCX<br>1 INH | 1NC<br>2 IX1 | INC 1 IX | | 2<br>RSP<br>1 INH | | JMP<br>2 DIR 3 | | | 3<br>JMP<br>2 IX1 | JMP<br>1 IX | С | | D | 5<br>BRCLR6<br>3 DIR | 5<br>BCLR6<br>2 DIR | 3<br>BMS<br>2 REL | TST<br>2 DIR | 3<br>TSTA<br>1 INH | 3<br>TSTX<br>1 INH | 5<br>TST<br>2 IX1 | TST 1 IX | | NOP<br>1 INH | 6<br>BSR<br>2 REL | JSR<br>2 DIR 3 | JSR<br>EXT | JSR | 6<br>JSR<br>2 IX1 | JSR<br>1 IX | D | | E | 5<br>BRSET7<br>3 DIR | 5<br>BSET7<br>2 DIR | BIL<br>2 REL | | | | | | STOP<br>1 INH | | LDX<br>2 IMM | LDX<br>2 DIR 3 | LDX<br>EXT | 5<br>LDX<br>3 IX2 | 4<br>LDX<br>2 IX1 | LDX<br>1 IX | E | | F | 5<br>BRCLR7<br>3 DIR | BCLR7<br>2 DIR | BIH 3 | CLR | 3<br>CLRA<br>1 INH | 3<br>CLRX<br>1 INH | 6<br>CLR<br>2 IX1 | CLR<br>1 IX | WAIT<br>1 INH | 2<br>TXA<br>1 INH | | STX<br>2 DIR 3 | STX<br>EXT | STX<br>3 IX2 | 5<br>STX<br>2 IX1 | STX 1 | F | INH = Inherent REL = Relative IMM = Immediate IX = Indexed, No Offset DIR = Direct EXT = Extended IX1 = Indexed, 8-Bit Offset IX2 = Indexed, 16-Bit Offset LSB of Opcode in Hexadecimal MSB 0 LSB MSB of Opcode in Hexadecimal 5 BRSET0 Opcode Mnemonic 3 DIR Number of Bytes/Addressing Mode # **Chapter 12 Electrical Specifications** # 12.1 Introduction This section contains electrical and timing specifications. # 12.2 Maximum Ratings Maximum ratings are the extreme limits to which the microcontroller unit (MCU) can be exposed without permanently damaging it. The MCU contains circuitry to protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table here. Keep $V_{ln}$ and $V_{Out}$ within the range $V_{SS} \leq (V_{ln} \text{ or } V_{Out}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either $V_{SS}$ or $V_{DD}$ | Rating | Symbol | Value | Unit | |-------------------------------------------------------|------------------|-----------------------------------------------------|------| | Supply voltage | $V_{DD}$ | -0.3 to + 7.0 | V | | Input voltage | V <sub>In</sub> | V <sub>SS</sub> –0.3 to<br>V <sub>DD</sub> + 0.3 | V | | Self-check mode (IRQ pin only) | V <sub>In</sub> | V <sub>SS</sub> -0.3 to<br>2 x V <sub>DD</sub> +0.3 | V | | Current drain per pin excluding $V_{DD}$ and $V_{SS}$ | I | 25 | mA | | Storage temperature range | T <sub>stg</sub> | -65 to + 150 | °C | #### NOTE This device is not guaranteed to operate properly at the maximum ratings. Refer to 12.5 5.0-Volt DC Electrical Characteristics and 12.6 3.3-Volt DC Electrical Characteristics for guaranteed operating conditions. # 12.3 Operating Range | Characteristic | Symbol | Value | Unit | |------------------------------------------------------------------------------------|----------------|------------------------------------------------------------|------| | Operating temperature range<br>MC68HC05P4AP (standard)<br>MC68HC05P4ACP (extended) | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub><br>0 to +70<br>–40 to +85 | °C | ### 12.4 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |---------------------------------------------|---------------|----------|------| | Thermal resistance Plastic DIP Plastic SOIC | $\theta_{JA}$ | 60<br>71 | °C/W | MC68HC05P4A Data Sheet, Rev. 7.1 #### **Electrical Specifications** ### 12.5 5.0-Volt DC Electrical Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------|--------------------------------|-------------------------------|----------------------------| | Output voltage $I_{Load} = 10.0 \ \mu A$ $I_{Load} = -10.0 \ \mu A$ | V <sub>OL</sub><br>V <sub>OH</sub> | <br>V <sub>DD</sub> =0.1 | | 0.1 | V | | Output high voltage (I <sub>Load</sub> = -0.8 mA) PA0-PA7, PB5-PB7, PC2-PC7, PD5 (I <sub>Load</sub> = -5.0 mA) PC0-PC1 | V <sub>OH</sub> | V <sub>DD</sub> -0.8<br>V <sub>DD</sub> -0.8 | _<br>_ | _ | V | | Output low voltage (I <sub>LOAD</sub> = 1.6 mA) PA0–PA7, PB5–PB7, PC2–PC7, PD5 (I <sub>LOAD</sub> = 15 mA) PC0–PC1 | V <sub>OL</sub> | _ | _ | 0.4<br>0.4 | V | | Input high voltage PA0-PA7, PB5-PB7, PC0-PC7, PD5, TCAP/PD7, IRQ, RESET, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | - | V <sub>DD</sub> | V | | Input low voltage PA0-PA7, PB5-PB7, PC0-PC7, PD5, TCAP/PD7, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.2 \times V_{DD}$ | V | | Supply current Run Wait/Halt Stop 25 °C 0 °C to +70 °C -40 °C to +105 °C | I <sub>DD</sub> I <sub>DD</sub> I <sub>DD</sub> | _<br>_<br>_<br>_ | 3.5<br>1.5<br>5.0<br>8.0<br>20 | 5.0<br>3.0<br>8.0<br>15<br>30 | mA<br>mA<br>μA<br>μA<br>μA | | I/O oorts Hi-Z leakage current<br>PA0-PA7, PB5-PB7, PC0-PC7, PD5 | I <sub>OZ</sub> | _ | _ | ±10 | μА | | Input current RESET, IRQ, OSC1, TCAP/PD7 | I <sub>In</sub> | _ | _ | ±±1 | μΑ | | Capacitance Ports (as Input or Output) RESET, IRQ | C <sub>Out</sub> | | | 12<br>8 | pF | #### Notes: - 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = -40 °C to +85 °C, unless otherwise noted - 2. All values shown reflect average measurements. - 3. Typical values at midpoint of voltage range, 25 °C - 4. Wait I<sub>DD</sub>: Only timer system active - 5. Run (operating) $I_{DD}$ , wait $I_{DD}$ : Measured using external square wave clock source ( $f_{osc} = 4.2$ MHz), all inputs 0.2 V from rail; no dc loads, less than 50 pF on all outputs, $C_L = 20$ pF on OSC2 - 6. Wait, stop $I_{DD}$ : All ports configured as inputs, $V_{IL}$ = 0.2 V, $V_{IH}$ = $V_{DD}$ -0.2 V - 7. Wait $\ensuremath{I_{DD}}$ is affected linearly by the OSC2 capacitance. ### 12.6 3.3-Volt DC Electrical Characteristics | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------|-------------------|---------------------|--------------------------| | Output voltage $I_{Load} = 10.0 \ \mu A$ $I_{Load} = -10.0 \ \mu A$ | V <sub>OL</sub><br>V <sub>OH</sub> | <br>V <sub>DD</sub> -0.1 | _<br>_ | 0.1<br>— | V | | Output high voltage $(I_{Load} = -0.2 \text{ mA}) \text{ PA0-PA7}, \text{ PB5-PB7}, \text{ PC2-PC7}, \text{ PD5}, \text{ TCMP}$ $(I_{Load} = -1.5 \text{ mA}) \text{ PC0-PC1}$ | V <sub>OH</sub> | V <sub>DD</sub> -0.3<br>V <sub>DD</sub> -0.3 | _<br>_ | | ٧ | | Output low voltage (I <sub>Load</sub> = 0.4 mA) PA0–PA7, PB5–PB7, PC2–PC7, PD5, TCMP (I <sub>Load</sub> = 6.0 mA) PC0–PC1 | V <sub>OL</sub> | _<br>_ | _<br>_ | 0.3<br>0.3 | V | | Input high voltage PA0-PA7, PB5-PB7, PC0-PC7, PD5, TCAP/PD7, IRQ, RESET, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input low voltage PA0-PA7, PB5-PB7, PC0-PC7, PD5, TCAP/PD7, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.2 \times V_{DD}$ | V | | Supply current Run Wait/Halt Stop 25 °C | I <sub>DD</sub> | _<br>_<br>_ | 1.2<br>0.5<br>2.0 | 2.5<br>1.4<br>4.0 | mA<br>mA<br>μA | | 0 °C to +70 °C<br>-40 °C to +105 °C | I <sub>DD</sub><br>I <sub>DD</sub> | _ | 4.0<br>10 | 8.0<br>15 | μ <b>Α</b><br>μ <b>Α</b> | | I/O ports Hi-Z leakage current<br>PA0-PA7, PB5-PB7, PC0-PC7, PD5 | I <sub>OZ</sub> | _ | _ | ±10 | μΑ | | Input current RESET, IRQ, OSC1, TCAP/PD7 | I <sub>In</sub> | _ | _ | ±±1 | μА | | Capacitance Ports (as Input or Output) RESET, IRQ | C <sub>Out</sub><br>C <sub>In</sub> | _ | _ | 12<br>8 | pF | #### Notes: - 1. $V_{DD}$ = 3.3 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = -40 °C to +85 °C, unless otherwise noted - 2. All values shown reflect average measurements. - 3. Typical values at midpoint of voltage range, 25 °C - 4. Wait I<sub>DD</sub>: Only timer system active - 5. Run (operating) $I_{DD}$ , wait $I_{DD}$ : Measured using external square wave clock source ( $f_{osc}$ = 2.0 MHz), all inputs 0.2 V from rail; no dc loads, less than 50 pF on all outputs, $C_L$ = 20 pF on OSC2 - 6. Wait, stop $I_{DD}$ : All ports configured as inputs, $V_{IL} = 0.2 \text{ V}$ , $V_{IH} = V_{DD}$ -0.2 V - 7. Wait $I_{DD}$ is affected linearly by the OSC2 capacitance. #### **Electrical Specifications** # 12.7 5.0-Volt SIOP Timing | Num. | Characteristic6 | Symbol | Min | Max | Unit | |------|----------------------------------|--------------------------------------------|------------|--------------|------------------| | | Operating frequency Master Slave | f <sub>op(m)</sub><br>f <sub>op(s)</sub> | 0.25<br>dc | 0.25<br>0.25 | f <sub>op</sub> | | 1 | Cycle time<br>Master<br>Slave | t <sub>cyc(m)</sub><br>t <sub>cyc(s)</sub> | 4.0<br>— | 4.0<br>4.0 | t <sub>cyc</sub> | | 2 | Clock (SCK) low time | t <sub>cyc</sub> | 932 | _ | ns | | 3 | SDO data valid time | t <sub>v</sub> | _ | 200 | ns | | 4 | SDO hold time | t <sub>ho</sub> | 0 | _ | ns | | 5 | SDI setup time | t <sub>s</sub> | 100 | _ | ns | | 6 | SDI hold time | t <sub>h</sub> | 100 | _ | ns | # 12.8 3.3-Volt SIOP Timing | Num. | Characteristic | Symbol | Min | Max | Unit | |------|----------------------------------|------------------------------------------|------------|--------------|------------------| | | Operating frequency Master Slave | f <sub>op(m)</sub><br>f <sub>op(s)</sub> | 0.25<br>dc | 0.25<br>0.25 | f <sub>op</sub> | | 1 | Cycle time Master Slave | t <sub>cyc(m)</sub> t <sub>cyc(s)</sub> | 4.0<br>— | 4.0<br>4.0 | t <sub>cyc</sub> | | 2 | Clock (SCK) low time | t <sub>cyc</sub> | 1980 | _ | ns | | 3 | SDO data valid time | t <sub>v</sub> | _ | 400 | ns | | 4 | SDO hold time | t <sub>ho</sub> | 0 | _ | ns | | 5 | SDI setup time | t <sub>s</sub> | 200 | _ | ns | | 6 | SDI hold time | t <sub>h</sub> | 200 | _ | ns | <sup>1.</sup> $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = –40 °C to +85 °C, unless otherwise noted 2. $f_{op}$ = 2.1 MHz maximum <sup>1.</sup> $V_{DD}$ = 3.3 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = -40 °C to +85 °C, unless otherwise noted 2. $f_{op}$ = 1.0 MHz maximum Figure 12-1. SIOP Timing Diagram # 12.9 5.0-Volt Control Timing | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------|-----------------------------------|---------|------------|------------------| | Frequency of operation Crystal option External clock option | f <sub>osc</sub> | —<br>dc | 4.2<br>4.2 | MHz | | Internal operating frequency Crystal (f <sub>osc</sub> ÷ 2) External Clock (f <sub>osc</sub> ÷ 2) | f <sub>op</sub> | —<br>dc | 2.1<br>2.1 | MHz | | Cycle time | t <sub>cyc</sub> | 480 | _ | ns | | Crystal oscillator startup time | t <sub>OXOV</sub> | _ | 100 | ms | | Stop recovery startup time (crystal oscillator) | t <sub>ILCH</sub> | _ | 100 | ms | | RESET pulse width | t <sub>RL</sub> | 1.5 | _ | t <sub>cyc</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | * | _ | t <sub>cyc</sub> | | OSC1 pulse width | t <sub>OH</sub> , t <sub>OL</sub> | 90 | _ | ns | <sup>1.</sup> $V_{DD} = 5.0 \text{ Vdc} \pm 10\%$ , $V_{SS} = 0 \text{ Vdc}$ , $T_A = -40 \text{ °C}$ to +85 °C, unless otherwise noted \*The minimum period $t_{ILIL}$ should not be less than the number of cycles it takes to execute the interrupt service routine plus 19 $t_{cyc}$ . #### **Electrical Specifications** # 12.10 3.3-Volt Control Timing | Characteristic | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------|----------------------------------|---------|------------|------------------| | Frequency of operation Crystal Option External Clock Option | f <sub>osc</sub> | —<br>dc | 2.0<br>2.0 | MHz | | Internal operating frequency Crystal (f <sub>osc</sub> ÷ 2) External clock (f <sub>osc</sub> ÷ 2) | f <sub>op</sub> | —<br>dc | 1.0<br>1.0 | MHz | | Cycle time | t <sub>cyc</sub> | 1000 | _ | ns | | Crystal oscillator startup time | t <sub>OXOV</sub> | _ | 100 | ms | | Stop recovery startup time (crystal oscillator) | t <sub>ILCH</sub> | _ | 100 | ms | | RESET pulse width, excluding powerup | t <sub>RL</sub> | 1.5 | _ | t <sub>cyc</sub> | | Interrupt pulse width low (edge-triggered) | t <sub>ILIH</sub> | 250 | _ | ns | | Interrupt pulse period | t <sub>ILIL</sub> | * | _ | t <sub>cyc</sub> | | OSC1 pulse width | t <sub>OH,</sub> t <sub>OL</sub> | 200 | _ | ns | #### Notes: <sup>1.</sup> $V_{DD} = 3.3 \text{ Vdc} \pm 10\%$ , $V_{SS} = 0 \text{ Vdc}$ , $T_A = -40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ , unless otherwise noted \*The minimum period $t_{ILIL}$ should not be less than the number of cycles it takes to execute the interrupt service routine plus 19 $t_{cyc}$ . - 2. IRQ pin edge-sensitive mask option - 3. IRQ pin level- and edge-sensitive mask option - 4. RESET vector address shown for timing example Figure 12-2. STOP Recovery Timing MC68HC05P4A Data Sheet, Rev. 7.1 Figure 12-3. External Interrupt Timing #### Notes: - Internal clock, internal address bus, and internal data bus signals are not available externally. An internal POR reset is triggered as V<sub>DD</sub> rises through a threshold (typically 1–2 V). Figure 12-4. Power-On Reset Timing #### **Electrical Specifications** Notes: - Internal clock, internal address bus, and internal data bus signals are not available externally. The next rising edge of the internal processor clock after the rising edge of RESET initiates the reset sequence. Figure 12-5. External Reset Timing # **Chapter 13 Mechanical Specifications** # 13.1 Introduction This section describes the dimensions of the dual in-line package (DIP) and small outline integrated circuit (SOIC) MCU package. # 13.2 28-Pin Plastic Dual In-Line Package (Case 710-02) #### NOTES: - NOTES. 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25mm (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER. - 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIM | ETERS | INC | HES | |-----|-----------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 36.45 | 37.21 | 1.435 | 1.465 | | В | 13.72 | 14.22 | 0.540 | 0.560 | | С | 3.94 | 5.08 | 0.155 | 0.200 | | D | 0.36 | 0.56 | 0.014 | 0.022 | | F | 1.02 | 1.52 | 0.040 | 0.060 | | G | 2.54 | BSC | 0.100 BSC | | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | J | 0.20 | 0.38 | 0.008 | 0.015 | | K | 2.92 | 3.43 | 0.115 | 0.135 | | L | 15.24 BSC | | 0.600 | BSC | | M | 0° | 15° | 0° | 15° | | N | 0.51 | 1.02 | 0.020 | 0.040 | #### **Mechanical Specifications** # 13.3 28-Pin Small Outline Integrated Circuit Package (Case 751F-04) - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. CONDITION. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 17.80 | 18.05 | 0.701 | 0.711 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.41 | 0.90 | 0.016 | 0.035 | | G | 1.27 BSC | | 0.050 BSC | | | J | 0.23 | 0.32 | 0.009 | 0.013 | | K | 0.13 | 0.29 | 0.005 | 0.011 | | M | 0° | 8° | 0° | 8° | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | # Chapter 14 Ordering Information #### 14.1 Introduction This section contains instructions for ordering custom-masked ROM MCUs. # 14.2 MCU Ordering Forms To initiate an order for a ROM-based MCU, first obtain the current ordering form for the MCU from a Freescale representative. Submit the following items when ordering MCUs: - A current MCU ordering form that is completely filled out (Contact your Freescale sales office for assistance.) - A copy of the customer specification if the customer specification deviates from the Freescale specification for the MCU - Customer's application program on one of the media listed in 14.3 Application Program Media # 14.3 Application Program Media Deliver the application program to Freescale in one of the following media: - Macintosh<sup>®(1)</sup> 3 1/2-inch diskette (double-sided 800 K or double-sided high-density 1.4 M) - MS-DOS<sup>®</sup>(2) or PC-DOS<sup>TM</sup>(3) 3 1/2-inch diskette (double-sided 720 K or double-sided high-density 1.44 M) - MS-DOS<sup>®</sup> or PC-DOS<sup>™</sup> 5 1/4-inch diskette (double-sided double- density 360 K or double-sided high-density 1.2 M) Use positive logic for data and addresses. When submitting the application program on a diskette, clearly label the diskette with the following information: - Customer name - Customer part number - Project or product name - File name of object code - Date - Name of operating system that formatted diskette - Formatted capacity of diskette <sup>1.</sup> Macintosh is a registered trademark of Apple Computer, Inc. <sup>2.</sup> MS-DOS is a registered trademark of Microsoft Corporation. <sup>3.</sup> PC-DOS is a trademark of International Business Machines Corporation. #### **Ordering Information** On diskettes, the application program must be in Freescale's S-record format (S1 and S9 records), a character-based object file format generated by M6805 cross assemblers and linkers. #### NOTE Begin the application program at the first user ROM location. Program addresses must correspond exactly to the available on-chip user ROM addresses as shown in the memory map. Write \$00 in all non-user ROM locations or leave all non-user ROM locations blank. Refer to the current MCU ordering form for additional requirements. Freescale may request pattern re-submission if non-user areas contain any non-zero code. If the memory map has two user ROM areas with the same address, then write the two areas in separate files on the diskette. Label the diskette with both file names. In addition to the object code, a file containing the source code can be included. Freescale keeps this code private and uses it only to expedite ROM pattern generation in case of any difficulty with the object code. Label the diskette with the file name of the source code. # 14.4 ROM Program Verification The primary use for the on-chip ROM is to hold the customer's application program. The customer develops and debugs the application program and then submits the MCU order along with the application program. Freescale inputs the customer's application program code into a computer program that generates a listing verify file. The listing verify file represents the memory map of the MCU. The listing verify file contains the user ROM code and may also contain non-user ROM code, such as self-check code. Freescale sends the customer a computer printout of the listing verify file along with a listing verify form. To aid the customer in checking the listing verify file, Freescale will program the listing verify file into customer-supplied blank preformatted Macintosh or DOS disks. All original pattern media are filed for contractual purposes and are not returned. Check the listing verify file thoroughly, then complete and sign the listing verify form, and return the listing verify form to Freescale. The signed listing verify form constitutes the contractual agreement for the creation of the custom mask. # 14.5 ROM Verification Units (RVUs) After receiving the signed listing verify form, Freescale manufactures a custom photographic mask. The mask contains the customer's application program and is used to process silicon wafers. The application program cannot be changed after the manufacture of the mask begins. Freescale then produces 10 MCUs, called RVUs, and sends the RVUs to the customer. RVUs are usually packaged in unmarked ceramic and tested to 5 Vdc at room temperature. RVUs are not tested to environmental extremes because their sole purpose is to demonstrate that the customer's user ROM pattern was properly implemented. The 10 RVUs are free of charge with the minimum order quantity. These units are not to be used for qualification or production. RVUs are not guaranteed by Freescale Quality Assurance. #### How to Reach Us: Home Page: www.freescale.com E-mail: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.