Order this document by MC68HC16Y1TS/D Rev. 1 # MC68HC16Y1 # Technical Summary 16-Bit Modular Microcontroller ### 1 Introduction The MC68HC16Y1 is a high-speed 16-bit control unit that is upwardly code compatible with M68HC11 controllers. It is a member of the M68300/68HC16 Family of modular microcontrollers. M68HC16 controllers are built up from standard modules that interface via a common internal bus. Standardization facilitates rapid development of devices tailored for specific applications. The MC68HC16Y1 incorporates a true 16-bit CPU (CPU16), a single-chip integration module (SCIM), an 8/10-bit analog-to-digital converter (ADC), a multichannel communication interface (MCCI), a general-purpose timer (GPT), a time processing unit (TPU), a 2 Kbyte standby RAM module with TPU ROM emulation capability (TPURAM), and a 48 Kbyte masked ROM module (MRM). These modules are interconnected by the Motorola intermodule bus (IMB). The MC68HC16Y1 can either synthesize an internal clock signal from an external reference, or use an external clock input directly. Operation with a 32.768 kHz reference frequency is standard, but operation with a 4.0 MHz reference is available as an option — contact your Motorola representative for more information. System hardware and software allow changes in clock rate during operation. Because the MC68HC16Y1 is a fully static design, register and memory contents are not affected by clock rate changes. High-density complementary metal-oxide semiconductor (HCMOS) architecture makes the basic power consumption of the MC68HC16Y1 low. Power consumption can be minimized by stopping the system clock. The M68HC16 instruction set includes a low-power stop (LPSTOP) command that efficiently implements this capability. ### **Table 1 Ordering Information** | Package Type | Frequency (MHz) | Temperature | Order Number | |------------------------------------|-----------------|---------------|--------------| | Plastic Surface Mount<br>FC Suffix | 16.78 | −40° to +85°C | M68HC16Y1CFC | This document contains information on a new product. Specifications and information herein are subject to change without notice. # Freeseale Samioenductor, Inc. | Section | | Page | |-------------|----------------------------------------------------|------| | 1 | Introduction | 1 | | 1.1 | Features | 3 | | 1.2 | Pin Description | 6 | | 1.3 | Address Map | | | 1.4 | Intermodule Bus | | | 2 | CPU16 | 9 | | 2.1<br>2.2 | OverviewM68HC11 Compatibility | 9 | | 2.2 | Programmer's Model | 10 | | 2.4 | Condition Code Register | | | 2.5 | Data Types | 12 | | 2.6 | Addressing Modes | | | 2.7 | Instruction Set | | | 3 | Single-Chip Integration Module | 32 | | 3.1 | System Configuration | | | 3.2<br>3.3 | Operating Modes Emulation Support | | | 3.4 | System Clock | | | 3.5 | External Bus Interface | | | 3.6 | Reset | 51 | | 3.7 | Interrupts | | | 3.8 | General-Purpose Input/Output | | | 3.9<br>3.10 | Chip Selects Emulation Mode Chip Select Signals | | | 3.11 | Factory Test | | | 4 | Time Processor Unit | 69 | | 4.1 | TPU ROM Functions | | | 4.2 | TPU Registers | 71 | | 5 | General-Purpose Timer Module | 80 | | 5.1 | Compare/Capture Unit | 81 | | 5.2 | Pulse-Width Modulator | | | 5.3 | GPT Registers | 85 | | 6 | Analog-to-Digital Converter Module | 92 | | 6.1 | ADC Operation | 93 | | 6.2 | Analog Subsystem | | | 6.3<br>6.4 | Digital Control Subsystem Bus Interface Subsystem | | | 6.5 | ADC Registers | | | 7 | Multichannel Communication Interface | 100 | | 7.1 | MCCI Registers | | | 7.2 | Serial Peripheral Interface | 104 | | 7.3 | Serial Communication Interface | | | 8 | Standby RAM with TPU Emulation | 113 | | 8.1 | TPURAM Register Block | | | 8.2 | TPURAM Registers | 113 | | 8.3 | TPURAM Operation | 114 | | 9 | Masked ROM Module | 116 | | 9.1 | Masked ROM Control Registers | 117 | | 10 | Summary of Changes | 120 | #### 1.1 Features - CPU16 - 16-Bit Architecture - Full Set of 16-Bit Instructions - Three 16-Bit Index Registers - Two 16-Bit Accumulators - Control-Oriented Digital Signal Processing Capability - 1 Megabyte of Program Memory and 1 Megabyte of Data Memory - High-Level Language Support - Fast Interrupt Response Time - Background Debugging Mode - Single-Chip Integration Module - Single-Chip or Expanded Modes of Operation - External Bus Support in Expanded Mode - Nine Programmable Chip Select Outputs - System Protection Logic - Watchdog Timer, Clock Monitor, and Bus Monitor - Parallel Ports Option On Address and Data Bus in Single-Chip Mode - PLL Clock System - Time Processor Unit - Dedicated Microengine Operating Independently of CPU16 - 16 Independently Programmable Channels and Pins - Two Timer Count Registers with Programmable Prescalers - Selectable Channel Priority Levels - General-Purpose Timer - Two 16-Bit Free-Running Counters with Prescaler - Three Input Capture Channels - Four Output Compare Channels - One Input Capture/Output Compare Channel - One Pulse Accumulator/Event Counter Input - Two Pulse Width Modulation Outputs - Optional External Clock Input - 8/10-Bit Analog-to-Digital Converter - Eight Channels, Eight Result Registers - Eight Automated Modes - Three Result Alignment Modes - Multichannel Communication Interface - Dual Serial Communication Interface - Serial Peripheral Interface - TPU Emulation RAM - 2 Kbyte Static RAM - External Standby Voltage Supply Input - Masked ROM - 48 Kbyte 16-Bit Array - User-Selectable Default Base Address - User-Selectable Bootstrap ROM Function - User-Selectable ROM Verification Code Figure 1 MC68HC16Y1 Block Diagram Figure 2 MC68HC16Y1 160-Pin QFP Pinout 5 ### 1.2 Pin Description The table below describes MC68HC16Y1 pin characteristics. All inputs detect CMOS logic levels. All outputs can be put in a high-impedance state, but the method of doing so differs depending upon pin function. Refer to **Table 3** for a description of output drivers. An entry in the Discrete I/O column of **Table 2** indicates that a pin has an alternate I/O function — port designation is given when it applies. Refer to **Figure 1** for port organization. Table 2 MC68HC16Y1 Pin Characteristics | Pin<br>Mnemonic | Output<br>Driver | Input<br>Synchronized | Input<br>Hysteresis | Discrete<br>I/O | Port<br>Designation | |-------------------------|------------------|-----------------------|---------------------|-----------------|---------------------| | ADDR23/CS10/ECLK | А | Y | N | _ | _ | | ADDR[22:19]/CS[9:6] | Α | Υ | N | 0 | C[6:3] | | ADDR[18:11] | Α | Υ | Y | I/O | A[7:0] | | ADDR[10:3] | Α | Υ | Y | I/O | B[7:0] | | ADDR[2:0] | А | Y | N | _ | _ | | AN[7:0] <sup>1</sup> | _ | Y | Y | I | ADA[7:0] | | ĀS | В | Υ | Y | I/O | E5 | | AVEC | В | Υ | N | I/O | E2 | | BERR | В | Υ | N | _ | _ | | BG/CSM | В | _ | _ | _ | _ | | BGACK/CSE | В | Υ | N | _ | _ | | BKPT/DSCLK | _ | Υ | Y | _ | _ | | BR/CS0 | В | Υ | N | _ | _ | | CLKOUT | А | _ | _ | _ | _ | | CSBOOT | В | _ | _ | _ | _ | | DATA[15:8] <sup>1</sup> | AW | Y | Y | I/O | G[7:0] | | DATA[7:0] <sup>1</sup> | AW | Y | Y | I/O | H[7:0] | | DS | В | Υ | Y | I/O | E4 | | DSACK1 | В | Υ | N | I/O | E1 | | DSACK0 | В | Υ | N | I/O | E0 | | DSI/IPIPE1 | А | Υ | Y | _ | _ | | DSO/IPIPE0 | Α | _ | _ | _ | _ | | EXTAL <sup>2</sup> | _ | _ | _ | _ | _ | | FC2/CS5 | А | Υ | N | 0 | C0 | | FC1 | А | Υ | N | 0 | C1 | | FC0/CS3 | А | Υ | N | 0 | C2 | | FREEZE/QUOT | Α | _ | _ | _ | _ | | HALT | Во | Υ | N | _ | _ | | IC4/OC5 | Α | Υ | Y | I/O | GP7 | | IC[3:1] | А | Υ | Y | I/O | GP[2:0] | | ĪRQ[7:1] | В | Υ | Y | I/O | F[7:1] | | MISO | Во | Y | Y | I/O | MC0 | | MODCLK <sup>1</sup> | В | Y | Y | I/O | F0 | | MOSI | Во | Y | Υ | I/O | MC1 | | OC[4:1] | А | Υ | Υ | I/O | GP[6:3] | | PAI <sup>3</sup> | _ | Υ | Y | I | _ | | PCLK <sup>3</sup> | <u> </u> | Υ | Y | I | _ | | SS | Во | Υ | Υ | I/O | MC3 | | PE3 | В | Υ | Y | I/O | E3 | ### Table 2 MC68HC16Y1 Pin Characteristics (Continued) | Pin<br>Mnemonic | Output<br>Driver | Input<br>Synchronized | Input<br>Hysteresis | Discrete<br>I/O | Port<br>Designation | |------------------------------|------------------|-----------------------|---------------------|-----------------|---------------------| | PWMA, PWMB <sup>4</sup> | Α | Y | Y | 0 | _ | | R/W | А | Y | N | _ | _ | | RESET | Во | Y | Y | _ | _ | | RXDA | Во | Y | Y | I/O | MC6 | | RXDB | Во | Y | Y | I/O | MC4 | | SCK | Во | Υ* | Y | I/O | MC2 | | SIZ[1:0] | В | Y | N | I/O | E[7:6] | | TSC | _ | Y | Y | _ | _ | | TPUCH[15:0] | Α | Y | Y | _ | _ | | T2CLK | _ | Y | Y | _ | _ | | TXDA | Во | Y | Y | I/O | MC7 | | TXDB | Во | Υ | Y | I/O | MC5 | | V <sub>RH</sub> <sup>5</sup> | | l | _ | _ | _ | | V <sub>RL</sub> <sup>5</sup> | _ | _ | _ | | | | XFC <sup>2</sup> | | _ | | _ | _ | | XTAL <sup>2</sup> | _ | <u> </u> | _ | _ | | ### NOTES - 1. DATA[15:0] are synchronized during reset only. MODCLK, MCCI and ADC pins are synchronized only when used as input port pins. - 2. EXTAL, XFC, and XTAL are clock reference connections. - 3. PAI and PCLK can be used for discrete input, but are not part of an I/O port. - 4. PWMA and PWMB can be used for discrete output, but are not part of an I/O port. - 5. V<sub>RH</sub> and V<sub>RL</sub>are ADC reference voltage inputs. ### Table 3 MC68HC16Y1 Driver Types | Туре | I/O | Description | |----------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Α | 0 | Output-only signals that are always driven. No external pull-up required. | | Aw | 0 | Type A output with weak P-channel pull-up during reset. | | B <sup>1</sup> | 0 | Three-state output that includes circuitry to pull up output before high impedance is established, to insure rapid rise time. An external holding resistor is required to maintain logic level while in the high-impedance state. | | Во | 0 | Type B output that can be operated in an open-drain mode. | <sup>1.</sup> Pins with this type of driver may only go into high-impedance state under certain conditions. The TSC signal can put all pins with this type of driver in high-impedance state. ### **Table 4 MC68HC16Y1 Power Connections** | V <sub>DDA</sub> /V <sub>SSA</sub> | A/D Converter Power | |------------------------------------|----------------------------------------------| | V <sub>DDSYN</sub> | Clock Synthesizer Power | | V <sub>SSE</sub> /V <sub>DDE</sub> | External Peripheral Power (Source and Drain) | | V <sub>STBY</sub> | Standby RAM Power/Clock Synthesizer Power | ### 1.3 Address Map The internal address map of the MC68HC16Y1 is shown below. Although there are 24 intermodule bus (IMB) address lines, the CPU16 uses only ADDR[19:0]. ADDR[23:20] follow the logic state of ADDR19—addresses \$080000 to \$F7FFFF are not accessible. The RAM array is positioned by the base address register in the RAM CTRL block. Reset disables the RAM array. Unimplemented blocks are mapped externally. Figure 3 MC68HC16Y1 Address Map In the address map, Y = M111, where M is the modmap signal state on the IMB. M reflects the state of the modmap bit in the module configuration register of the single-chip integration module. In the MC68HC16Y1, Y must equal \$F — if M is cleared, IMB modules will be inaccessible until a reset occurs. M can be written only once after reset. #### 1.4 Intermodule Bus The intermodule bus (IMB) is a standardized bus developed to facilitate design of modular microcontrollers. It contains circuitry to support exception processing, address space partitioning, multiple interrupt levels, and vectored interrupts. The standardized modules in the MC68HC16Y1 communicate with one another and with external components via the IMB. Although the full IMB supports 24 address and 16 data lines, the MC68HC16Y1 uses only 16 data lines and 20 address lines. Because the CPU16 uses only 20 address lines, ADDR[23:20] are tied to ADDR19 when processor driven. ADDR[23:20] are brought out to pins for test purposes. ### 2 CPU16 The CPU16 is a true 16-bit, high-speed device. It was designed to give M68HC11 users a path to higher performance while maintaining maximum compatibility with existing systems. #### 2.1 Overview Ease of programming is an important consideration in using a microcontroller. The CPU16 instruction set is optimized for high performance. There are two 16-bit general-purpose accumulators and three 16-bit index registers. The CPU16 supports 8-bit (byte), 16-bit (word), and 32-bit (long-word) load and store operations, as well as 16- and 32-bit signed fractional operations. Program diagnosis is enhanced by a background debugging mode. CPU16 memory space includes a 1 Mbyte data space and a 1 Mbyte program space. Twenty-bit addressing and transparent bank switching are used to implement extended memory. In addition, most instructions automatically handle bank boundaries. The CPU16 includes instructions and hardware to implement control-oriented digital signal processing functions with a minimum of interfacing. A multiply and accumulate unit provides the capability to multiply signed 16-bit fractional numbers and store the resulting 32-bit fixed point product in a 36-bit accumulator. Modulo addressing supports finite impulse response filters. Use of high-level languages is increasing as controller applications become more complex and control programs become larger. High-level languages aid rapid development of software, with less error, and are readily portable. The CPU16 instruction set supports high-level languages. ### 2.2 M68HC11 Compatibility CPU16 architecture is a superset of M68HC11 architecture. All M68HC11 resources are available in the HC16. M68HC11 instructions are either directly implemented in the M68HC16, or have been replaced by instructions with an equivalent form — the instruction sets are source code compatible. Some instructions are executed differently in the M68HC16. These instructions are mainly related to interrupt and exception processing — M68HC11 code that processes interrupts, handles stack frames, or manipulates the condition code register must be rewritten. Execution times and number of cycles for all instructions are different, so that cycle-related delays and timed control routines may be affected. The CPU16 also has several new or enhanced addressing modes. M68HC11 direct mode addressing has been replaced by a special form of indexed addressing that uses the new IZ register and a reset vector to provide greater flexibility. ### 2.3 Programmer's Model | 20 | 16 15 | 5 | 8 | 3 7 | ( | 0 | |----------------------------|--------|-------------|--------------|---------------|---------------|------------------------------------------------------| | | | | 4 | | В | ACCUMULATORS A AND B | | | | | | Ď | | ACCUMULATOR D (A : B) | | | _ | | | | | | | | | | | E | | ACCUMULATOR E | | XK | | | | IX | | ☐INDEX REGISTER X | | | | | | 1/ | | INDEX REGISTER X | | YK | | | | IY | | INDEX REGISTER Y | | | | | | | | | | ZK | | | | IZ | | INDEX REGISTER Z | | | | | | | | | | SK | | | | SP | | STACK POINTER | | DIZ | | | | PC | | | | PK | | | r | | | PROGRAM COUNTER | | | | | CCR | | PK | CONDITION CODE REGISTER | | | | | | | | PC EXTENSION REGISTER | | | | | | | | | | | | EK | XK | YK | ZK | ADDRESS EXTENSION REGISTER | | | | | | | SK | STACK EXTENSION REGISTER | | | | | | | | | | | | | | Н | | MAC MULTIPLIER REGISTER | | | _ | | | , | | | | 35 | | | | I | 10 | MAC MULTIPLICAND REGISTER | | 33 | | | AM (MSB) | | 1, | MAC ACCUMULATORMSB [35:16] | | | | | | (LSB) | | MAC ACCUMULATOR LSB [15:0] | | | | | | ( - ) | | | | | | XIV | ISK | Y | MSK | MAC XY MASK REGISTER | | | | 0.1.4 | | | | | | Accumulator<br>Accumulator | | | | | | | | | | • | | • | tenating acc | eumulators A and B | | Accumulator | | - | | • | • | amatoro / ana B | | Accumulator | | • | | • | | | | | | | | • | essing exten | ded by XK field in K register | | Index Registe | ər Y – | – 16-bit ii | าdexing rec | gister, addre | essing exten | ded by YK field in K register | | - | | | | | - | ded by ZK field in K register | | | | | • | | • | ed by the SK register | | - | | | | - | - | ended by PK field in CCR | | Condition Co | ae R | egister – | - 16-bit re( | gister conta | aining condit | tion flags, interrupt priority mask, and the program | counter address extension field K Register — 16-bit register made up of four 4-bit address extension fields SK Register — 4-bit register containing the stack pointer address extension field H Register — 16-bit multiply and accumulate input (multiplier) register I Register — 16-bit multiply and accumulate input (multiplicand) register XMSK, YMSK — Determine which bits change when an offset is added ### 2.4 Condition Code Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|---|---|-----|---|----|---|---|----|---| | S | MV | Н | EV | N | Z | V | С | | INT | | SM | | Р | 11 | | The condition code register can be considered as two functional blocks. The MSB, which corresponds to the CCR in the M68HC11, contains the low-power stop control bit and processor status flags. The LSB contains the interrupt priority field, the DSP saturation mode control bit, and the program counter address extension field. ### S — STOP Enable - 0 = Stop clock when LPSTOP instruction is executed. - 1 = Perform NOP when LPSTOP instruction is executed. ### MV — Accumulator M overflow flag Set when overflow into the accumulator M sign bit (AM35) has occurred. ### H — Half Carry Flag Set when a carry from bit 3 in accumulators A or B occurs during BCD addition. ### EV — Extension Bit Overflow Flag Set when an overflow into bit 31 of accumulator M has occurred. ### N — Negative Flag Set when the MSB of a result register is set. #### Z — Zero Flag Set when all bits of a result register are zero. ### V — Overflow Flag Set when twos complement overflow occurs as the result of an operation. ### C — Carry Flag Set when a carry or borrow occurs during arithmetic operation. Also used during shift and rotate operations to facilitate multiple word operations. ### INT[2:0] — Interrupt Priority Mask The value of this field (\$0 to \$7) specifies the CPU16 interrupt priority level. ### SM — Saturate Mode Bit When SM is set, if either EV or MV is set, data read from accumulator M using TMRT or TMET will be given maximum positive or negative value, depending on the state of the AM sign bit before overflow. ### PK[3:0] — Program Counter Address Extension Field This field is concatenated with the program counter to form a 20-bit pseudolinear address. ### 2.5 Data Types The CPU16 supports the following data types: - Bit data - 8-bit (byte) and 16-bit (word) integers - 32-bit long integers - 16-bit and 32-bit signed fractions (MAC operations only) - 20-bit effective address consisting of 16-bit page address plus 4-bit extension A byte is 8 bits wide and can be accessed at any byte location. A word is composed of two consecutive bytes, and is addressed at the lower byte. Instruction fetches are always accessed on word boundaries. Word operands are normally accessed on word boundaries as well, but may be accessed on odd byte boundaries, with a substantial performance penalty. To be compatible with the M68HC11, misaligned word transfers and misaligned stack accesses are allowed. Transferring a misaligned word requires two successive byte operations. ### 2.6 Addressing Modes The CPU16 provides 10 types of addressing. Each type encompasses one or more addressing modes. Six CPU16 addressing types are identical to M68HC11 addressing types. All modes generate ADDR[15:0]. This address is combined with ADDR[19:16] from an extension field to form a 20-bit effective address. Extension fields are part of a bank switching scheme that provides the CPU16 with a 1 Mbyte address space. Bank switching is transparent to most instructions — ADDR[19:16] of the effective address change when an access crosses a bank boundary. However, it is important to note that the value of the associated extension field is dependent on the type of instruction, and generally does not change when this occurs. In the immediate modes, the instruction argument is contained in bytes or words immediately following the instruction. The effective address is the address of the byte following the instruction. The AIS, AIX/Y/Z, ADDD and ADDE instructions have an extended 8-bit mode where the immediate value is an 8-bit signed number that is sign-extended to 16 bits, then added to the appropriate register — this decreases execution time. Extended mode instructions contain ADDR[15:0] in the word following the opcode. The effective address is formed by concatenating EK and the 16-bit extension. In the indexed modes, registers IX, IY, and IZ, together with their associated extension fields, are used to calculate the effective address. Signed 16-bit mode and signed 20-bit mode are extensions to the M68HC11 indexed addressing mode. For 8-bit indexed mode, an 8-bit unsigned offset contained in the instruction is added to the value contained in the index register and its associated extension field. For 16-bit mode, a 16-bit signed offset contained in the instruction is added to the value contained in the index register and its associated extension field. For 20-bit mode, a 20-bit signed offset is added to the value contained in the index register. This mode is used for JMP and JSR instructions. Inherent mode instructions use information available to the processor to determine the effective address. Operands (if any) are system resources and are thus not fetched from memory. Accumulator offset mode adds the contents of 16-bit accumulator E to one of the index registers and its associated extension field to form the effective address. This mode allows use of index registers and an accumulator within loops without corrupting accumulator D. Relative modes are used for branch and long branch instructions. A byte or word signed twos complement offset is added to the program counter if the branch condition is satisfied. The new PC value, concatenated with the PK field, is the effective address. Post-modified index mode is used with the MOVB and MOVW instructions. A signed 8-bit offset is added to index register X after the effective address formed by XK and IX is used. In M68HC11 systems, direct mode can be used to perform rapid accesses to RAM or I/O mapped into page 0 (\$0000 to \$00FF), but the CPU16 uses the first 512 bytes of page 0 for exception vectors. To compensate for the loss of direct mode, the ZK field and index register Z have been assigned reset initialization vectors — by resetting the ZK field to a chosen page, and using 8-bit unsigned index mode with IZ, a programmer can access useful data structures anywhere in the address map. #### 2.7 Instruction Set The CPU16 has an 8-bit instruction set. It uses a prebyte to support a multipage opcode map. This arrangement makes it possible to fetch an 8-bit operand simultaneously with a page 0 opcode. If a program makes maximum use of 8-bit offset indexed addressing mode, it will have a significantly smaller instruction space. The instruction set is based upon that of the M68HC11, but the opcode map has been rearranged to maximize performance with a 16-bit data bus. All M68HC11 instructions are supported by the CPU16, although they may be executed differently. Most M68HC11 code will run on the CPU16 following reassembly. The user must take into account changed instruction times, the interrupt mask, and the new interrupt stack frame. The CPU16 has a full range of 16-bit arithmetic and logic instructions, including signed and unsigned multiplication and division. New instructions have been added to support extended addressing and digital signal processing. The following table is a summary of the CPU16 instruction set. Because it is only affected by a few instructions, the LSB of the condition code register is not shown in the table — instructions which affect the interrupt mask and PK field are noted. ### **Table 5 Instruction Set Summary** | Mnemonic | Operation | Description | Address | | Instruction | l | Condition Codes | | | | | | | | | |----------|---------------------|---------------------------------|----------------------|--------------|---------------|--------|-----------------|----|----------|----|---|---|---|---|--| | | | P | Mode | Opcode | Operand | Cycles | s | M۱ | | EV | N | Z | | С | | | ABA | Add B to A | (A ) + (B) ⇒ A | INH | 370B | _ | 2 | _ | - | $\Delta$ | Ч— | Δ | Δ | Δ | Δ | | | ABX | Add B to X | (XK : IX) + (000 : B) ⇒ XK : IX | INH | 374F | | 2 | - | _ | _ | _ | _ | _ | _ | _ | | | ABY | Add B to Y | (YK:IY) + (000:B) ⇒ YK:IY | INH | 375F | _ | 2 | _ | _ | _ | _ | _ | _ | _ | _ | | | ABZ | Add B to Z | (ZK : IZ) + (000 : B) ⇒ ZK : IZ | INH | 376F | | 2 | - | _ | _ | _ | _ | _ | _ | _ | | | ACE | Add E to AM[31:15] | (AM[31:15]) + (E) ⇒ AM | INH | 3722 | _ | 2 | - | Δ | _ | Δ | _ | _ | _ | _ | | | ACED | Add concatenated | (E : D) + (AM) ⇒ AM | INH | 3723 | _ | 4 | - | Δ | _ | Δ | _ | _ | _ | _ | | | | E and D to AM | | | | | | | | | | | | | | | | ADCA | Add with Carry to A | $(A) + (M) + C \Rightarrow A$ | IND8, X | 43 | ff | 6 | _ | _ | Δ | _ | Δ | Δ | Δ | Δ | | | | | | IND8, Y | 53 | ff | 6 | | | | | | | | | | | | | | IND8, Z | 63 | ff<br> | 6 | | | | | | | | | | | | | | IMM8 | 73 | ii | 2 | | | | | | | | | | | | | | IND16, X<br>IND16, Y | 1743<br>1753 | 9999 | 6 | | | | | | | | | | | | | | IND16, Y<br>IND16, Z | 1763 | 9999 | 6<br>6 | | | | | | | | | | | | | | EXT | 1773 | gggg<br>hh ll | 6 | | | | | | | | | | | | | | E, X | 2743 | | 6 | | | | | | | | | | | | | | E, Y | 2753 | _ | 6 | | | | | | | | | | | | | | E, Z | 2763 | - | 6 | | | | | | | | | | | ADCB | Add with Carry to B | $(B) + (M) + C \Rightarrow B$ | IND8, X | C3 | ff | 6 | _ | _ | Δ | _ | Δ | Δ | Δ | Δ | | | | | | IND8, Y | D3 | ff | 6 | | | | | | | | | | | | | | IND8, Z | E3 | ff | 6 | | | | | | | | | | | | | | IMM8 | F3 | ii | 2 | | | | | | | | | | | | | | E, X | 27C3 | _ | 6 | | | | | | | | | | | | | | E, Y | 27D3 | _ | 6 | | | | | | | | | | | | | | E, Z<br>IND16, X | 27E3<br>17C3 | | 6<br>6 | | | | | | | | | | | | | | IND16, X | 17D3 | 9999 | 6 | | | | | | | | | | | | | | IND16, Z | 17E3 | 9999<br>9999 | 6 | | | | | | | | | | | | | | EXT | 17F3 | hh II | 6 | | | | | | | | | | | ADCD | Add with Carry to D | (D) + (M : M + 1) + C ⇒ D | IND8, X | 83 | ff | 6 | - | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | | IND8, Y | 93 | ff | 6 | | | | | | | | | | | | | | IND8, Z | A3 | ff | 6 | | | | | | | | | | | | | | E, X | 2783 | - | 6 | | | | | | | | | | | | | | E, Y | 2793 | _ | 6 | | | | | | | | | | | | | | E, Z<br>IMM16 | 27A3<br>37B3 | ii kk | 6<br>4 | | | | | | | | | | | | | | IND16, X | 37C3 | jj kk<br>gggg | 6 | | | | | | | | | | | | | | IND16, Y | 37D3 | 9999 | 6 | | | | | | | | | | | | | | IND16, Z | 37E3 | 9999 | 6 | | | | | | | | | | | | | | EXT | 37F3 | hh II | 6 | | | | | | | | | | | ADCE | Add with Carry to E | (E) + (M : M + 1) + C ⇒ E | IMM16 | 3733 | jj kk | 4 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | | IND16, X | 3743 | 9999 | 6 | | | | | | | | | | | | | | IND16, Y | 3753 | 9999 | 6 | | | | | | | | | | | | | | IND16, Z | 3763 | 9999 | 6 | | | | | | | | | | | | | | EXT | 3773 | hh II | 6 | | | | | | | | | | | ADDA | Add to A | $(A) + (M) \Rightarrow A$ | IND8, X | 41 | ff | 6 | - | _ | Δ | _ | Δ | Δ | Δ | Δ | | | | | | IND8, Y | 51 | ff | 6 | | | | | | | | | | | | | | IND8, Z<br>IMM8 | 61<br>71 | ff<br>ii | 6 2 | | | | | | | | | | | | | | E, X | 2741 | <u>"</u> | 6 | | | | | | | | | | | | | | E, Y | 2751 | _ | 6 | | | | | | | | | | | | | | E, Z | 2761 | _ | 6 | | | | | | | | | | | | | | IND16, X | 1741 | 9999 | 6 | | | | | | | | | | | | | | IND16, Y | 1751 | 9999 | 6 | | | | | | | | | | | | | | IND16, Z | 1761 | 9999 | 6 | | | | | | | | | | | | | | EXT | 1771 | hh II | 6 | | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | | Condition Codes | | | | | | | | | | |----------|---------------------|----------------------------------------|----------------------|--------------|--------------------|-------------|-----------------|----|---|----------|--------------|---|---|---|--|--| | | | | Mode | Opcode | Operand | Cycles | s | ΜV | _ | EV | | Z | | С | | | | ADDB | Add to B | (B) + (M) ⇒ B | IND8, X | C1 | ff | 6 | | _ | Δ | <u> </u> | Δ | Δ | Δ | Δ | | | | | | | IND8, Y | D1 | ff | 6 | | | | | | | | | | | | | | | IND8, Z | E1 | ff | 6 | | | | | | | | | | | | | | | IMM8 | F1 | ii | 2 | | | | | | | | | | | | | | | E, X | 27C1 | _ | 6 | | | | | | | | | | | | | | | E, Y<br>E, Z | 27D1<br>27E1 | | 6<br>6 | | | | | | | | | | | | | | | IND16, X | 17C1 | 9999 | 6 | | | | | | | | | | | | | | | IND16, Y | 17D1 | 9999 | 6 | | | | | | | | | | | | | | | IND16, Z | 17E1 | 9999 | 6 | | | | | | | | | | | | | | | EXT | 17F1 | hh II | 6 | | | | | | | | | | | | ADDD | Add to D | $(D) + (M : M + 1) \Rightarrow D$ | IND8, X | 81 | ff | 6 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | | | IND8, Y | 91 | ff | 6 | | | | | | | | | | | | | | | IND8, Z | A1<br>FC | ff<br>:: | 6 | | | | | | | | | | | | | | | IMM8<br>E, X | 2781 | ii<br> | 2<br>6 | | | | | | | | | | | | | | | E, X | 2791 | | 6 | | | | | | | | | | | | | | | E, Z | 27A1 | _ | 6 | | | | | | | | | | | | | | | IMM16 | 37B1 | jjkk | 4 | | | | | | | | | | | | | | | IND16, X | 37C1 | 9999 | 6 | | | | | | | | | | | | | | | IND16, Y | 37D1 | 9999 | 6 | | | | | | | | | | | | | | | IND16, Z | 37E1 | 9999 | 6 | | | | | | | | | | | | | | | EXT | 37F1 | hh II | 6 | | | | | | | | | | | | ADDE | Add to E | (E) + (M : M + 1) ⇒ E | IMM8 | 7C | ii<br> | 2 | - | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | | | IMM16 | 3731 | jj kk | 4 | | | | | | | | | | | | | | | IND16, X<br>IND16, Y | 3741<br>3751 | 9999 | 6<br>6 | | | | | | | | | | | | | | | IND16, 1<br>IND16, Z | 3761 | 9999 | 6 | | | | | | | | | | | | | | | EXT | 3771 | gggg<br>hh ll | 6 | | | | | | | | | | | | ADE | Add D to E | (E) + (D) ⇒ E | INH | 2778 | _ | 2 | _ | _ | _ | | Δ | Δ | Δ | Δ | | | | ADX | Add D to X | $(XK:IX) + (*D) \Rightarrow XK:IX$ | INH | 37CD | _ | 2 | | _ | _ | | E | = | _ | = | | | | ADY | Add D to Y | (YK:IY) + («D) ⇒ YK:IY | INH | 37DD | _ | 2 | | _ | _ | | <u> </u> | _ | _ | _ | | | | ADZ | Add D to Z | (ZK : IZ) + («D) ⇒ ZK : IZ | INH | 37ED | _ | 2 | | _ | _ | | <u> </u> | _ | _ | _ | | | | AEX | Add E to X | (XK : IX) + («E) ⇒ XK : IX | INH | 374D | _ | 2 | _ | _ | _ | | <del> </del> | _ | _ | _ | | | | AEY | Add E to Y | (YK : IY) + («E) ⇒ YK : IY | INH | 375D | _ | 2 | | _ | _ | | <u> </u> | _ | _ | _ | | | | AEZ | Add E to Z | $(ZK : IZ) + (*E) \Rightarrow ZK : IZ$ | INH | 376D | _ | 2 | _ | _ | _ | _ | <u> </u> | _ | _ | _ | | | | | | $SK : SP + «IMM \Rightarrow SK : SP$ | IMM8 | 3F | ii | 2 | _ | _ | _ | _ | - | _ | _ | _ | | | | 7110 | SP | | IMM16 | 373F | jj kk | 4 | | | | | | | | | | | | AIX | Add Immediate Value | $XK : IX + «IMM \Rightarrow XK : IX$ | IMM8 | 3C | ii | 2 | _ | _ | _ | _ | _ | Δ | _ | _ | | | | | to X | | IMM16 | 373C | jj kk | 4 | | | | | | | | | | | | AIY | Add Immediate Value | $YK : IY + «IMM \Rightarrow YK : IY$ | IMM8 | 3D | ii | 2 | _ | _ | _ | _ | <u> </u> | Δ | _ | _ | | | | | to Y | | IMM16 | 373D | jj kk | 4 | | | | | | | | | | | | AIZ | Add Immediate Value | $ZK : IZ + «IMM \Rightarrow ZK : IZ$ | IMM8 | 3E | ii | 2 | _ | _ | _ | _ | <u> </u> | Δ | _ | _ | | | | | to Z | | IMM16 | 373E | jj kk | 4 | | | | | | | | | | | | ANDA | AND A | (A) • (M) ⇒ A | IND8, X | 46 | ff | 6 | _ | _ | _ | _ | Δ | Δ | 0 | _ | | | | | | | IND8, Y | 56 | ff | 6 | | | | | | | | | | | | | | | IND8, Z | 66 | ff<br>:: | 6 | | | | | | | | | | | | | | | IMM8 | 76<br>1746 | ii | 2 | | | | | | | | | | | | | | | IND16, X<br>IND16, Y | 1746<br>1756 | 9999 | 6<br>6 | | | | | | | | | | | | | | | IND16, Y<br>IND16, Z | 1756 | 9999<br>9999 | 6 | | | | | | | | | | | | | | | EXT | 1776 | hh II | 6 | | | | | | | | | | | | | | | E, X | 2746 | | 6 | | | | | | | | | | | | | | | E, Y | 2756 | _ | 6 | | | | | | | | | | | | | | | E, Z | 2766 | - | 6 | | | | | | | | | | | | ANDB | AND B | (B) • (M) ⇒ B | IND8, X | C6 | ff | 6 | _ | _ | _ | _ | Δ | Δ | 0 | _ | | | | | | | IND8, Y | D6 | ff | 6 | | | | | | | | | | | | | | | IND8, Z | E6 | ff<br> | 6 | | | | | | | | | | | | | | | IMM8 | F6 | ii | 2 | | | | | | | | | | | | | | | IND16, X<br>IND16, Y | 17C6<br>17D6 | 9999 | 6<br>6 | | | | | | | | | | | | | | | ו סוטוווו. | 1700 | 9999 | ا ا | 1 | | | | 1 | | | | | | | | | | | | agaa | 6 | | | | | | | | | | | | | | | IND16, Z | 17E6 | gggg<br>hh ll | 6<br>6 | | | | | | | | | | | | | | | | | gggg<br>hh II<br>— | 6<br>6<br>6 | | | | | | | | | | | | | | | IND16, Z<br>EXT | 17E6<br>17F6 | | 6 | | | | | | | | | | | | Mnemonic | Operation | Operation Description | | | Instruction | Condition Codes | | | | | | | | | |-------------------|-------------------------------|------------------------------------------------|----------------------------------|----------------------|-------------------------------|-----------------|-----------------|---|---|---|----------|-------------------------|---|--------| | | | | Address<br>Mode | Opcode | Operand | Cycles | S MV H EV N Z V | | | | | | | | | ANDD | AND D | (D) • (M : M + 1) ⇒ D | IND8, X<br>IND8, Y | 86<br>96 | ff<br>ff | 6<br>6 | - | _ | | | Δ | Δ | 0 | _<br>_ | | | | | IND8, Z<br>E, X<br>E, Y | A6<br>2786<br>2796 | ff<br>—<br>— | 6<br>6<br>6 | | | | | | | | | | | | | E, Z<br>IMM16 | 27A6<br>37B6 | —<br>jj kk | 6<br>4 | | | | | | | | | | | | | IND16, X<br>IND16, Y<br>IND16, Z | 37C6<br>37D6<br>37E6 | 9999<br>9999 | 6<br>6<br>6 | | | | | | | | | | ANDE | AND E | (E) • (M : M + 1) ⇒ E | EXT IMM16 | 37F6<br>3736 | gggg<br>hh II<br>jj kk | 6 | | _ | | | Δ | Δ | 0 | _ | | ANDL | , we c | (L) * (W. W. + 1) -> L | IND16, X<br>IND16, Y<br>IND16, Z | 3746<br>3756<br>3766 | 9999<br>9999<br>9999 | 6<br>6<br>6 | | | | | | _ | Ü | | | ANDP <sup>1</sup> | AND CCR | (CCR) • IMM16⇒ CCR | EXT<br>IMM16 | 3776<br>373A | hh II<br>jj kk | 6 | Δ | Δ | Δ | Δ | Δ | Δ | Δ | | | ANDP . | Arithmetic Shift Left | (6611) 111111110 | IND8, X | 04 | ff | 8 | Ë | _ | _ | | Δ | $\frac{\Delta}{\Delta}$ | Δ | | | AGE | Anument of the Left | | IND8, Y<br>IND8, Z | 14<br>24 | ff<br>ff | 8<br>8 | | | | | <u> </u> | Δ. | Δ | | | | | b7 b0 | IND16, X | 1704 | 9999 | 8 | | | | | | | | | | | | | IND16, Y<br>IND16, Z<br>EXT | 1714<br>1724<br>1734 | 9999<br>9999<br>hh II | 8<br>8<br>8 | | | | | | | | | | ASLA | Arithmetic Shift Left A | | INH | 3704 | | 2 | - | _ | _ | _ | Δ | Δ | Δ | | | | | € 0<br>C 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | | | | | | | | | | | | ASLB | Arithmetic Shift Left B | < | INH | 3714 | _ | 2 | - | _ | _ | - | Δ | Δ | Δ | | | ASLD | Arithmetic Shift Left D | b7 b0 | INH | 27F4 | _ | 2 | - | _ | _ | _ | Δ | Δ | Δ | | | | | C - 0 00 00 00 00 00 00 00 00 00 00 00 00 | | | | | | | | | | | | | | ASLE | Arithmetic Shift Left E | <u> </u> | INH | 2774 | _ | 2 | - | _ | _ | _ | Δ | Δ | Δ | | | ASLM | Arithmetic Shift Left | b15 b0 | INH | 27B6 | _ | 4 | - | Δ | _ | Δ | Δ | _ | _ | | | | AM | <u>C</u> ← ← 0 | | | | | | | | | | | | | | ASLW | Arithmetic Shift Left<br>Word | C ← | IND16, X<br>IND16, Y<br>IND16, Z | 2704<br>2714<br>2724 | 9999<br>9999<br>9999 | 8<br>8<br>8 | _ | _ | _ | _ | Δ | Δ | Δ | | | ASR | Arithmetic Shift Right | 00 00 | EXT<br>IND8, X | 2734<br>0D | hh II<br>ff | 8 | _ | _ | _ | | Δ | Δ | Δ | | | | | | IND8, Y<br>IND8, Z<br>IND16, X | 1D<br>2D<br>170D | ff<br>ff<br>gggg | 8<br>8<br>8 | | | | | | | | | | | | | IND16, Y<br>IND16, Z<br>EXT | 171D<br>172D<br>173D | 9999<br>9999<br>9999<br>hh ll | 8<br>8<br>8 | | | | | | | | | | ASRA | Arithmetic Shift Right A | | INH | 370D | _ | 2 | - | _ | _ | _ | Δ | Δ | Δ | | | ASRB | Arithmetic Shift Right B | b7 b0 | INH | 371D | _ | 2 | _ | _ | _ | | Δ | Δ | Δ | | | - | | → → C | | | | | | | | | | | - | | | ASRD | Arithmetic Shift Right D | | INH | 27FD | _ | 2 | - | _ | _ | _ | Δ | Δ | Δ | | | ASRE | Arithmetic Shift Right E | b15 b0 | INH | 277D | _ | 2 | - | _ | _ | _ | Δ | Δ | Δ | | | | | | | | | | | | | | | | | | | Mnemonic | Operation | Operation Description | Address | | Instruction | | Condition Codes | | | | | | | | | | |------------------|--------------------------------------------|-----------------------------------------------------------|----------------------|--------------|----------------|-----------|-----------------|---|---|---|---|---|---|---|--|--| | | | 2000.p.io.i | Mode | Opcode | Operand | Cycles | S MV H EV N Z V | | | | | | | | | | | ASRM | Arithmetic Shift Right | | INH | 27BA | _ | 4 | - | - | | Δ | Δ | _ | _ | Δ | | | | | AM | → → C b35 b0 | | | | | | | | | | | | | | | | ASRW | Arithmetic Shift Right | | IND16, X | 270D | 9999 | 8 | - | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | Word | | IND16, Y | 271D | 9999 | 8 | | | | | | | | | | | | | | b15 b0 | IND16, Z<br>EXT | 272D<br>273D | gggg<br>hh ll | 8<br>8 | | | | | | | | | | | | BCC <sup>4</sup> | Branch if Carry Clear | If C = 0, branch | REL8 | B4 | rr | 6, 2 | - | | _ | | _ | _ | _ | _ | | | | BCLR | Clear Bit(s) | (M) • (Mask) ⇒ M | IND16, X | 08 | mm gggg | 8 | | | | | Δ | Δ | 0 | _ | | | | DOLK | Clear Bit(s) | (IVI) - (IVIASK) -> IVI | IND16, X | 18 | mm gggg | 8 | | | | | | Δ | U | | | | | | | | IND16, Z | 28 | mm gggg | 8 | | | | | | | | | | | | | | | EXT | 38 | mm hh ll | 8 | | | | | | | | | | | | | | | IND8, X<br>IND8, Y | 1708<br>1718 | mm ff<br>mm ff | 8<br>8 | | | | | | | | | | | | | | | IND8, Z | 1718 | mm ff | 8 | | | | | | | | | | | | BCLRW | Clear Bit(s) Word | (M : M + 1) • (Mask) ⇒<br>M : M + 1 | IND16, X | 2708 | gggg<br>mmmm | 10 | - | - | _ | _ | Δ | Δ | 0 | = | | | | | | | IND16, Y | 2718 | gggg<br>mmmm | 10 | | | | | | | | | | | | | | | IND16, Z | 2728 | gggg<br>mmmm | 10 | | | | | | | | | | | | | | | EXT | 2738 | hh II<br>mmmm | 10 | | | | | | | | | | | | BCS <sup>4</sup> | Branch if Carry Set | If C = 1, branch | REL8 | B5 | rr | 6, 2 | - | _ | _ | _ | _ | _ | _ | _ | | | | BEQ <sup>4</sup> | Branch if Equal | If Z = 1, branch | REL8 | B7 | rr | 6, 2 | - | - | _ | _ | _ | _ | _ | = | | | | BGE <sup>4</sup> | Branch if Greater Than<br>or Equal to Zero | If N ⊕ V = 0, branch | REL8 | BC | rr | 6, 2 | - | - | _ | _ | _ | _ | _ | _ | | | | BGND | Enter Background De-<br>bug Mode | If BDM enabled<br>enter BDM;<br>else, illegal instruction | INH | 37A6 | _ | _ | _ | | _ | _ | _ | _ | _ | _ | | | | BGT <sup>4</sup> | Branch if Greater Than<br>Zero | If $Z + (N \oplus V) = 0$ , branch | REL8 | BE | rr | 6, 2 | - | - | _ | _ | - | - | _ | = | | | | BHI <sup>4</sup> | Branch if Higher | If C + Z = 0, branch | REL8 | B2 | rr | 6, 2 | - | - | _ | _ | _ | _ | _ | = | | | | BITA | Bit Test A | (A) • (M) | IND8, X | 49 | ff | 6 | - | - | _ | _ | Δ | Δ | 0 | = | | | | | | | IND8, Y<br>IND8, Z | 59<br>69 | ff<br>ff | 6<br>6 | | | | | | | | | | | | | | | IMM8 | 79 | l "i | 2 | | | | | | | | | | | | | | | IND16, X | 1749 | 9999 | 6 | | | | | | | | | | | | | | | IND16, Y | 1759 | 9999 | 6 | | | | | | | | | | | | | | | IND16, Z | 1769 | 9999 | 6 | | | | | | | | | | | | | | | EXT | 1779 | hh II | 6 | | | | | | | | | | | | | | | E, X<br>E, Y | 2749 | _ | 6 | | | | | | | | | | | | | | | E, Z | 2759<br>2769 | | 6<br>6 | | | | | | | | | | | | BITB | Bit Test B | (B) • (M) | IND8, X | C9 | ff | 6 | <del> </del> | _ | _ | _ | Δ | Δ | 0 | _ | | | | | | | IND8, Y | D9 | ff | 6 | | | | | | | | | | | | | | | IND8, Z | E9 | ff | 6 | | | | | | | | | | | | | | | IMM8 | F9 | ii | 2 | | | | | | | | | | | | | | | IND16, X | 17C9 | 9999 | 6 | | | | | | | | | | | | | | | IND16, Y<br>IND16, Z | 17D9<br>17E9 | 9999<br>9999 | 6<br>6 | | | | | | | | | | | | | | | EXT | 17E9 | hh II | 6 | | | | | | | | | | | | | | | E, X | 27C9 | - | 6 | | | | | | | | | | | | | | | E, Y | 27D9 | - | 6 | | | | | | | | | | | | BLE <sup>4</sup> | Branch if Less Than or | If $Z + (N \oplus V) = 1$ , branch | E, Z<br>REL8 | 27E9<br>BF | rr | 6<br>6, 2 | - | _ | _ | _ | _ | _ | _ | _ | | | | BLS <sup>4</sup> | Equal to Zero Branch if Lower or | If C + Z = 1, branch | REL8 | B3 | rr | 6, 2 | - | _ | _ | _ | - | _ | _ | = | | | | BLT <sup>4</sup> | Same Branch if Less Than Zero | If N ⊕ V = 1, branch | REL8 | BD | rr | 6, 2 | - | _ | _ | _ | - | _ | _ | _ | | | | BMI <sup>4</sup> | Branch if Minus | If N = 1, branch | REL8 | BB | rr | 6, 2 | 1 | _ | _ | _ | _ | _ | _ | _ | | | | BNE <sup>4</sup> | Branch if Not Equal | If Z = 0, branch | REL8 | B6 | rr | 6, 2 | 1- | _ | _ | _ | - | _ | _ | _ | | | | DINE . | | 2, 2, 3, 3, 3, 1 | | | | -, - | $\perp$ | | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | | | | С | one | ditio | n C | odes | • | | |--------------------|-----------------------------|-----------------------------------------------|----------|--------|------------------|--------|----------------|----|-----|-----|-------|-----|------|---|---| | | | | Mode | Opcode | Operand | Cycles | s | М | ٧ | Н | E۷ | N | Z | ٧ | С | | BPL <sup>4</sup> | Branch if Plus | If N = 0, branch | REL8 | BA | rr | 6, 2 | 1- | '- | | =' | = | _ | _ | _ | _ | | BRA | Branch Always | If 1 = 1, branch | REL8 | B0 | rr | 6 | <del> </del> | _ | | _ | _ | _ | _ | _ | _ | | BRCLR <sup>4</sup> | Branch if Bit(s) Clear | If (M) • (Mask) = 0, branch | IND8, X | СВ | mm ff rr | 10, 12 | <del> </del> | _ | | _ | | _ | _ | _ | _ | | BRCLRT | Branch ii Bit(3) Olcai | ii (W) (Wask) = 0, Branch | IND8, Y | DB | mm ff rr | 10, 12 | | | | | | | | | | | | | | IND8, Z | EB | mm ff rr | 10, 12 | | | | | | | | | | | | | | IND16, X | 0A | mm | 10, 14 | | | | | | | | | | | | | | | 0,1 | gggg rrrr | , | | | | | | | | | | | | | | IND16, Y | 1A | mm | 10, 14 | | | | | | | | | | | | | | IND16, Z | 2A | gggg rrrr<br>mm | 10, 14 | | | | | | | | | | | | | | - V- | | gggg rrrr | | | | | | | | | | | | | | | EXT | 3A | mm hh ll<br>rrrr | 10, 14 | | | | | | | | | | | BRN | Branch Never | If 1 = 0, branch | REL8 | B1 | rr | 2 | - | _ | | _ | _ | _ | _ | _ | _ | | BRSET <sup>4</sup> | Branch if Bit(s) Set | If $(\overline{M}) \cdot (Mask) = 0$ , branch | IND8, X | 8B | mm ff rr | 10, 12 | <del> </del> — | _ | | _ | _ | _ | _ | _ | _ | | BRSEI | (4,722 | , , , , , , , , , , , , , , , , , , , , | IND8, Y | 9B | mm ff rr | 10, 12 | | | | | | | | | | | | | | IND8, Z | AB | mm ff rr | 10, 12 | | | | | | | | | | | | | | IND16, X | 0B | mm | 10, 14 | | | | | | | | | | | | | | | | gggg rrrr | | | | | | | | | | | | | | | IND16, Y | 1B | mm<br>gggg rrrr | 10, 14 | | | | | | | | | | | | | | IND16, Z | 2B | mm | 10, 14 | | | | | | | | | | | | | | | | gggg rrrr | | | | | | | | | | | | | | | EXT | 3B | mm hh ll | 10, 14 | | | | | | | | | | | | | | | | rrrr | | | | | | | | | | | | BSET | Set Bit(s) | (M) • (Mask) ⇒ M | IND16, X | 09 | mm gggg | 8 | 1- | _ | | _ | - | Δ | Δ | 0 | = | | | | | IND16, Y | 19 | mm gggg | 8 | | | | | | | | | | | | | | IND16, Z | 29 | mm gggg | 8 | | | | | | | | | | | | | | EXT | 39 | mm hh ll | 8 | | | | | | | | | | | | | | IND8, X | 1709 | mm ff | 8 | | | | | | | | | | | | | | IND8, Y | 1719 | mm ff | 8 | | | | | | | | | | | | | | IND8, Z | 1729 | mm ff | 8 | | | | | | | | | | | BSETW | Set Bit(s) in Word | (M : M + 1) • (Mask) | IND16, X | 2709 | 9999 | 10 | <u> </u> | - | - | _ | - | Δ | Δ | 0 | = | | | | ⇒ M : M + 1 | | | mmmm | | | | | | | | | | | | | | | IND16, Y | 2719 | gggg<br>mmmm | 10 | | | | | | | | | | | | | | IND16, Z | 2729 | 9999 | 10 | | | | | | | | | | | | | | EXT | 2720 | mmmm | 10 | | | | | | | | | | | | | | EAT | 2739 | hh II<br>mmmm | 10 | | | | | | | | | | | | | | | | | | | | | | | | | | | | BSR | Branch to Subroutine | (PK : PC) – 2 ⇒ PK : PC<br>Push (PC) | REL8 | 36 | rr | 10 | - | - | | _ | - | - | _ | _ | _ | | | | $(SK : SP) - 2 \Rightarrow SK : SP$ | | | | | | | | | | | | | | | | | Push (CCR) | | | | | | | | | | | | | | | | | (SK : SP) – 2 ⇒ SK : SP | | | | | | | | | | | | | | | | | (PK:PC) + Offset ⇒ PK:PC | | | | | | | | | | | | | | | BVC <sup>4</sup> | Branch if Overflow<br>Clear | If V = 0, branch | REL8 | B8 | rr | 6, 2 | - | _ | - | _ | - | _ | _ | _ | _ | | BVS <sup>4</sup> | Branch if Overflow Set | If V = 1, branch | REL8 | B9 | rr | 6, 2 | <del> </del> | _ | | | _ | _ | _ | _ | _ | | CBA | Compare A to B | (A) – (B) | INH | 371B | | 2 | L | _ | _ | _ | | Δ | Δ | Δ | Δ | | CLR | Clear Memory | (A) – (B)<br>\$00 ⇒ M | IND8, X | 05 | ff | 4 | Ε | _ | | _ | _ | 0 | 1 | 0 | 0 | | OLK | Clear Welliory | φυυ ⇒ ινι | IND8, X | 15 | ff | 4 | _ | _ | | _ | - | ١ | ' | U | U | | | | | IND8, I | 25 | ff | 4 | | | | | | | | | | | | | | IND16, X | 1705 | 9999 | 6 | | | | | | | | | | | | | | IND16, Y | 1715 | 9999 | 6 | | | | | | | | | | | | | | IND16, Z | 1725 | 9999 | 6 | | | | | | | | | | | | | | EXT | 1735 | hh II | 6 | | | | | | | | | | | CLRA | Clear A | \$00 ⇒ A | INH | 3705 | _ | 2 | Ι_ | _ | | _ | _ | 0 | 1 | 0 | 0 | | CLRB | Clear B | \$00 ⇒ A<br>\$00 ⇒ B | INH | 3715 | | 2 | <del>-</del> | | _ | | _ | 0 | 1 | 0 | 0 | | | | | | | _ | | $\vdash$ | | _ | _ | _ | | | | | | CLRD | Clear D | \$0000 ⇒ D | INH | 27F5 | _ | 2 | 1 | _ | _ | | _ | 0 | 1 | 0 | 0 | | CLRE | Clear E | \$0000 ⇒ E | INH | 2775 | | 2 | - | _ | | | _ | 0 | 1 | 0 | 0 | | CLRM | Clear AM | \$000000000 ⇒ AM[32:0] | INH | 27B7 | _ | 2 | - | C | ) - | _ | 0 | - | _ | _ | _ | | | | | | | | | | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | <br> | | | Со | nditio | on C | odes | ; | | |----------|--------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------|---|---|-----|--------|------|------|---|---| | | | • | Mode | Opcode | Operand | Cycles | s | M | / Н | ΕV | N | Z | ٧ | С | | CLRW | Clear Memory Word | \$0000 ⇒ M : M + 1 | IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 2705<br>2715<br>2725<br>2735 | 9999<br>9999<br>9999<br>hh ll | 6<br>6<br>6<br>6 | - | _ | - | _ | 0 | 1 | 0 | 0 | | СМРА | Compare A to Memory | (A) – (M) | IND8, X<br>IND8, Y<br>IND8, Z<br>IMM8<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z | 48<br>58<br>68<br>78<br>1748<br>1758<br>1768<br>1778<br>2748<br>2758<br>2768 | ff<br>ff<br>ii<br>gggg<br>gggg<br>gggg<br>hh II<br>— | 6<br>6<br>2<br>6<br>6<br>6<br>6<br>6 | _ | _ | | | Δ | Δ | Δ | Δ | | СМРВ | Compare B to Memory | (B) – (M) | IND8, X<br>IND8, Y<br>IND8, Z<br>IMM8<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z | C8 D8 E8 F8 17C8 17D8 17E8 17F8 27C8 27D8 27E8 | ff<br>ff<br>ff<br>ii<br>gggg<br>gggg<br>gggg<br>hh II | 6<br>6<br>6<br>2<br>6<br>6<br>6<br>6<br>6 | _ | | _ | _ | Δ | Δ | Δ | Δ | | СОМ | One's Complement | \$FF − (M) ⇒ M | IND8, X<br>IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 00<br>10<br>20<br>1700<br>1710<br>1720<br>1730 | ff<br>ff<br>gggg<br>gggg<br>gggg<br>hh ll | 8<br>8<br>8<br>8<br>8 | | _ | - | _ | Δ | Δ | 0 | 1 | | COMA | One's Complement A | \$FF – (A) ⇒ A | INH | 3700 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | 1 | | COMB | One's Complement B | \$FF – (B) ⇒ B | INH | 3710 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | 1 | | COMD | One's Complement D | \$FFFF – (D) ⇒ D | INH | 27F0 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | 1 | | COME | One's Complement E | \$FFFF – (E) ⇒ E | INH | 2770 | _ | 2 | - | _ | - | _ | Δ | Δ | 0 | 1 | | COMW | One's Complement<br>Word | \$FFFF – M : M + 1 ⇒<br>M : M + 1 | IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 2700<br>2710<br>2720<br>2730 | 9999<br>9999<br>9999<br>hh ll | 8<br>8<br>8 | | _ | | _ | Δ | Δ | 0 | 1 | | CPD | Compare D to Memory | (D) – (M : M + 1) | IND8, X<br>IND8, Y<br>IND8, Z<br>E, X<br>E, Y<br>E, Z<br>IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 88<br>98<br>A8<br>2788<br>2798<br>27A8<br>37B8<br>37C8<br>37D8<br>37E8<br>37F8 | ff<br>ff<br>ff<br>—<br>—<br>jj kk<br>9999<br>9999<br>9999<br>hh II | 6<br>6<br>6<br>6<br>6<br>4<br>6<br>6<br>6 | | | | | Δ | Δ | Δ | Δ | | CPE | Compare E to Memory | (E) – (M : M + 1) | IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 3738<br>3748<br>3758<br>3768<br>3778 | jjkk<br>9999<br>9999<br>9999<br>hhll | 4<br>6<br>6<br>6 | | | | _ | Δ | Δ | Δ | Δ | | CPS | Compare SP to<br>Memory | (SP) – (M : M + 1) | IND8, X<br>IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>IMM16 | 4F<br>5F<br>6F<br>174F<br>175F<br>176F<br>177F<br>377F | ff<br>ff<br>ff<br>9999<br>9999<br>9999<br>hh II<br>jj kk | 6<br>6<br>6<br>6<br>6<br>6 | | | | | Δ | Δ | Δ | Δ | | Mnemonic | Operation | Description | Address | | Instruction | l | | | Cor | ditio | n Co | odes | ; | | |----------|----------------------|--------------------------------------------------------|----------------------|--------------|---------------|--------|---|----|-----|-------|------|----------|---|---| | | | | Mode | Opcode | Operand | Cycles | s | M۷ | ′ Н | ΕV | N | Z | ٧ | С | | CPX | Compare IX to Memory | (IX) – (M : M + 1) | IND8, X | 4C | ff | 6 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | IND8, Y | 5C | ff | 6 | | | | | | | | | | | | | IND8, Z | 6C | ff | 6 | | | | | | | | | | | | | IND16, X<br>IND16, Y | 174C<br>175C | 9999<br>9999 | 6<br>6 | | | | | | | | | | | | | IND16, 7 | 176C | 9999 | 6 | | | | | | | | | | | | | EXT | 177C | hh II | 6 | | | | | | | | | | | | | IMM16 | 377C | jj kk | 4 | | | | | | | | | | CPY | Compare IY to Memory | (IY) – (M : M + 1) | IND8, X | 4D | ff | 6 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | IND8, Y | 5D | ff | 6 | | | | | | | | | | | | | IND8, Z<br>IND16, X | 6D<br>174D | ff | 6<br>6 | | | | | | | | | | | | | IND16, X | 175D | 9999<br>9999 | 6 | | | | | | | | | | | | | IND16, Z | 176D | 9999 | 6 | | | | | | | | | | | | | EXT | 177D | hh II | 6 | | | | | | | | | | | | | IMM16 | 377D | jj kk | 4 | | | | | | | | | | CPZ | Compare IZ to Memory | (IZ) – (M : M + 1) | IND8, X | 4E | ff | 6 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | IND8, Y | 5E | ff | 6 | | | | | | | | | | | | | IND8, Z | 6E | ff | 6 | | | | | | | | | | | | | IND16, X<br>IND16, Y | 174E<br>175E | 9999<br>9999 | 6<br>6 | | | | | | | | | | | | | IND16, Z | 176E | 9999 | 6 | | | | | | | | | | | | | EXT | 177E | hh II | 6 | | | | | | | | | | | | | IMM16 | 377E | jj kk | 4 | | | | | | | | | | DAA | Decimal Adjust A | (A) <sub>10</sub> | INH | 3721 | _ | 2 | - | _ | _ | _ | Δ | Δ | U | Δ | | DEC | Decrement Memory | (M) – \$01 ⇒ M | IND8, X | 01 | ff | 8 | - | _ | _ | _ | Δ | Δ | Δ | _ | | | | | IND8, Y | 11 | ff | 8 | | | | | | | | | | | | | IND8, Z | 21 | ff | 8 | | | | | | | | | | | | | IND16, X | 1701 | 9999 | 8 | | | | | | | | | | | | | IND16, Y | 1711 | 9999 | 8 | | | | | | | | | | | | | IND16, Z<br>EXT | 1721<br>1731 | gggg<br>hh ll | 8<br>8 | | | | | | | | | | DECA | Decrement A | (A) – \$01 ⇒ A | INH | 3701 | | 2 | - | _ | _ | _ | Δ | Δ | Δ | _ | | DECB | Decrement B | (B) – \$01 ⇒ B | INH | 3711 | _ | 2 | - | _ | _ | _ | Δ | Δ | Δ | _ | | DECW | Decrement Memory | (M : M + 1) - \$0001 | IND16, X | 2701 | 9999 | 8 | - | _ | _ | _ | Δ | Δ | Δ | _ | | | Word | ⇒ M : M + 1 | IND16, Y | 2711 | 9999 | 8 | | | | | | | | | | | | | IND16, Z | 2721 | 9999 | 8 | | | | | | | | | | | | | EXT | 2731 | hh II | 8 | | | | | | | | | | EDIV | Extended Unsigned | (E : D) / (IX) | INH | 3728 | _ | 24 | - | _ | _ | _ | Δ | $\Delta$ | Δ | Δ | | | Divide | Quotient $\Rightarrow$ IX<br>Remainder $\Rightarrow$ D | | | | | | | | | | | | | | EDIVS | Extended Signed Di- | (E : D) / (IX) | INH | 3729 | | 38 | | | | | _ | | Δ | Δ | | EDIVO | vide | (E∶D) / (IX)<br>Quotient ⇒ IX | IINI | 3/29 | _ | 36 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | Vide | Remainder ⇒ ACCD | | | | | | | | | | | | | | EMUL | Extended Unsigned | (E) * (D) ⇒ E : D | INH | 3725 | _ | 10 | - | _ | _ | _ | Δ | Δ | _ | Δ | | | Multiply | (-) (-) | """ | | | | | | | | | | | | | EMULS | Extended Signed Mul- | (E) * (D) ⇒ E : D | INH | 3726 | _ | 8 | - | _ | _ | _ | Δ | Δ | _ | Δ | | | tiply | | | | | | | | | | | | | | | EORA | Exclusive OR A | $(A) \oplus (M) \Rightarrow A$ | IND8, X | 44 | ff | 6 | _ | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Y | 54 | ff | 6 | | | | | | | | | | | | | IND8, Z | 64 | ff<br>:: | 6 | | | | | | | | | | | | | IMM8<br>IND16, X | 74<br>1744 | ii | 2 | | | | | | | | | | | | | IND16, X<br>IND16, Y | 1744 | 9999 | 6<br>6 | | | | | | | | | | | | | IND16, 1 | 1764 | 9999<br>9999 | 6 | | | | | | | | | | | | | EXT | 1774 | hh II | 6 | | | | | | | | | | | | | E, X | 2744 | - | 6 | | | | | | | | | | | | | E, Y | 2754 | - | 6 | | | | | | | | | | | | | E, Z | 2764 | _ | 6 | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | | | | Coı | nditio | n Co | odes | ; | | |-------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|--------------|--------------|--------|----------------|----|-----|--------|--------------|------|---|---| | | | | Mode | Opcode | Operand | Cycles | s | Mν | ′ Н | EV | N | Z | ٧ | С | | EORB | Exclusive OR B | $(B) \oplus (M) \Rightarrow B$ | IND8, X | C4 | ff | 6 | _ | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Y | D4 | ff | 6 | | | | | | | | | | | | | IND8, Z<br>IMM8 | E4<br>F4 | ff<br>ii | 6 | | | | | | | | | | | | | IND16, X | 17C4 | | 2<br>6 | | | | | | | | | | | | | IND16, X | 1704<br>17D4 | 9999<br>9999 | 6 | | | | | | | | | | | | | IND16, 7 | 17E4 | 9999 | 6 | | | | | | | | | | | | | EXT | 17F4 | hh II | 6 | | | | | | | | | | | | | E, X | 27C4 | _ | 6 | | | | | | | | | | | | | E, Y | 27D4 | _ | 6 | | | | | | | | | | | | | E, Z | 27E4 | _ | 6 | | | | | | | | | | EORD | Exclusive OR D | $(D) \oplus (M : M + 1) \Rightarrow D$ | IND8, X | 84 | ff | 6 | _ | _ | _ | _ | Δ | Δ | 0 | = | | | | | IND8, Y | 94 | ff | 6 | | | | | | | | | | | | | IND8, Z | A4 | ff | 6 | | | | | | | | | | | | | E, X | 2784 | _ | 6 | | | | | | | | | | | | | E, Y | 2794 | _ | 6 | | | | | | | | | | | | | E, Z | 27A4 | | 6 | | | | | | | | | | | | | IMM16 | 37B4 | jjkk | 4 | | | | | | | | | | | | | IND16, X | 37C4 | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 37D4 | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 37E4 | 9999 | 6 | | | | | | | | | | F055 | F | (F) @ (M 11 1) = | EXT | 37F4 | hhll | 6 | | | | | <u> </u> | | | | | EORE | Exclusive OR E | (E) ⊕ (M : M + 1) ⇒ E | IMM16 | 3734 | jj kk | 4 | - | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND16, X | 3744 | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 3754 | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 3764 | 9999 | 6 | | | | | | | | | | | | | EXT | 3774 | hh II | 6 | | | | | | | | | | FDIV | Fractional Unsigned Divide | $ \begin{array}{c} \text{(D) / (IX)} \Rightarrow \text{IX} \\ \text{Remainder} \Rightarrow \text{ D} \end{array} $ | INH | 372B | _ | 22 | - | _ | _ | _ | - | Δ | Δ | Δ | | FMULS | Fractional Signed<br>Multiply | $(E) * (D) \Rightarrow E : D[31:1]$ $0 \Rightarrow D[0]$ | INH | 3727 | _ | 8 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | IDIV | Integer Divide | (D) / (IX) ⇒ IX; | INH | 372A | _ | 22 | _ | _ | _ | | _ | Δ | 0 | Δ | | IDIV | Integer Divide | Remainder $\Rightarrow$ D | 11311 | 0/2/( | | | | | | | | | Ü | | | INC | Increment Memory | (M) + \$01 ⇒ M | IND8, X | 03 | ff | 8 | _ | _ | _ | _ | Δ | Δ | Δ | _ | | | | | IND8, Y | 13 | ff | 8 | | | | | | | | | | | | | IND8, Z | 23 | ff | 8 | | | | | | | | | | | | | IND16, X | 1703 | gggg | 8 | | | | | | | | | | | | | IND16, Y | 1713 | 9999 | 8 | | | | | | | | | | | | | IND16, Z | 1723 | 9999 | 8 | | | | | | | | | | | | | EXT | 1733 | hh II | 8 | | | | | | | | | | INCA | Increment A | (A) + \$01 ⇒ A | INH | 3703 | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | _ | | INCB | Increment B | (B) + \$01 ⇒ B | INH | 3713 | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | = | | INCW | Increment Memory | (M: M + 1) + \$0001 | IND16, X | 2703 | gggg | 8 | _ | _ | _ | _ | Δ | Δ | Δ | = | | | Word | ⇒ M : M + 1 | IND16, Y | 2713 | 9999 | 8 | | | | | | | | | | | | | IND16, Z | 2723 | 9999 | 8 | | | | | | | | | | | | | EXT | 2733 | hh II | 8 | | | | | | | | | | JMP | Jump | ⟨ea⟩ ⇒ PK : PC | IND20, X | 4B | zg gggg | 8 | 1— | _ | _ | | <u> </u> | _ | _ | = | | | | | IND20, Y | 5B | zg gggg | 8 | | | | | | | | | | | | | IND20, Z | 6B | zg gggg | 8 | | | | | | | | | | | | | EXT20 | 7A | zb hh ll | 6 | | | | | | | | | | JSR | Jump to Subroutine | Push (PC) | IND20, X | 89 | zg gggg | 12 | <del> </del> - | _ | _ | | _ | _ | _ | = | | | | (SK : SP) – 2 ⇒ SK : SP | IND20, Y | 99 | zg gggg | 12 | | | | | | | | | | | | Push (CCR) | IND20, Z | A9 | zg gggg | 12 | | | | | | | | | | | | (SK : SP) – 2 ⇒ SK : SP | EXT20 | FA | zb hh ll | 10 | | | | | | | | | | | | ⟨ea⟩ ⇒ PK : PC | | | | | | | | | | | | | | LBCC <sup>4</sup> | Long Branch if Carry<br>Clear | If C = 0, branch | REL16 | 3784 | rrrr | 6, 4 | _ | _ | _ | _ | _ | _ | _ | _ | | LBCS <sup>4</sup> | Long Branch if Carry<br>Set | If C = 1, branch | REL16 | 3785 | rrrr | 6, 4 | - | _ | _ | _ | - | _ | _ | = | | LBEQ <sup>4</sup> | Long Branch if Equal | If Z = 1, branch | REL16 | 3787 | rrrr | 6, 4 | - | _ | _ | _ | - | _ | _ | _ | | LBEV <sup>4</sup> | Long Branch if EV Set | If EV = 1, branch | REL16 | 3791 | rrrr | 6, 4 | - | _ | _ | _ | - | _ | _ | = | | LBGE <sup>4</sup> | Long Branch if Greater<br>Than or Equal to Zero | If N ⊕ V = 0, branch | REL16 | 378C | rrrr | 6, 4 | _ | _ | _ | _ | _ | _ | _ | _ | | LBGT <sup>4</sup> | Long Branch if Greater | If Z <b>+</b> (N ⊕ V) = 0, branch | REL16 | 378E | rrrr | 6, 4 | = | _ | _ | | <del>-</del> | _ | _ | = | | LDGI | Than Zero | , , , , , , , , , , , , , , , , , , , , | -:- | | | l -, · | 1 | | | | I | | | | | M | | Paradiation | | | - | | | | | | | | | |-------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------|--------------|------|--------|---|---|---|---| | Mnemonic | Operation | Description | Address | | Instruction | | | | nditio | | | | _ | | 4 | Lana Dana da Kilikahan | KO 1.7. O bassach | Mode | Opcode | Operand | Cycles | S | MV H | EV | N | Z | ٧ | С | | LBHI <sup>4</sup> | Long Branch if Higher | If C + Z = 0, branch | REL16 | 3782 | rrrr | 6, 4 | | | | | | | | | LBLE <sup>4</sup> | Long Branch if Less<br>Than or Equal to Zero | If $Z \div (N \oplus V) = 1$ , branch | REL16 | 378F | rrrr | 6, 4 | _ | | _ | | _ | _ | _ | | LBLS <sup>4</sup> | Long Branch if Lower or Same | If C + Z = 1, branch | REL16 | 3783 | rrrr | 6, 4 | _ | | _ | _ | _ | _ | _ | | LBLT <sup>4</sup> | Long Branch if Less<br>Than Zero | If N ⊕ V = 1, branch | REL16 | 378D | rrrr | 6, 4 | _ | | _ | - | _ | | _ | | LBMI <sup>4</sup> | Long Branch if Minus | If N = 1, branch | REL16 | 378B | rrrr | 6, 4 | _ | | - | - | _ | _ | _ | | LBMV <sup>4</sup> | Long Branch if MV Set | If MV = 1, branch | REL16 | 3790 | rrrr | 6, 4 | _ | | - | - | _ | _ | = | | LBNE <sup>4</sup> | Long Branch if Not<br>Equal | If Z = 0, branch | REL16 | 3786 | rrrr | 6, 4 | _ | | _ | - | _ | _ | | | LBPL <sup>4</sup> | Long Branch if Plus | If N = 0, branch | REL16 | 378A | rrrr | 6, 4 | _ | | _ | - | _ | _ | = | | LBRA | Long Branch Always | If 1 = 1, branch | REL16 | 3780 | rrrr | 6 | _ | | - | - | _ | _ | = | | LBRN | Long Branch Never | If 1 = 0, branch | REL16 | 3781 | rrrr | 6 | _ | | _ | _ | _ | _ | _ | | LBSR | Long Branch to<br>Subroutine | Push (PC) (SK : SP) – 2 ⇒ SK : SP Push (CCR) (SK : SP) – 2 ⇒ SK : SP (PK : PC) + Offset ⇒ PK : PC | REL16 | 27F9 | rrr | 10 | _ | | | _ | _ | _ | - | | LBVC <sup>4</sup> | Long Branch if<br>Overflow Clear | If V = 0, branch | REL16 | 3788 | rrrr | 6, 4 | _ | | _ | - | _ | _ | _ | | LBVS <sup>4</sup> | Long Branch if<br>Overflow Set | If V = 1, branch | REL16 | 3789 | rrrr | 6, 4 | _ | | | - | _ | _ | | | LDAA | Load A | (M) ⇒ A | IND8, X<br>IND8, Y<br>IND8, Z | 45<br>55<br>65 | ff<br>ff<br>ff | 6<br>6<br>6 | _ | | - = | Δ | Δ | 0 | | | | | | IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z | 1745<br>1755<br>1765<br>1775<br>2745<br>2755<br>2765 | 9999<br>9999<br>9999<br>hh II<br>— | 6<br>6<br>6<br>6<br>6 | | | | | | | | | LDAB | Load B | (M) ⇒ B | IND8, X<br>IND8, Y<br>IND8, Z<br>IMM8<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT<br>E, X<br>E, Y<br>E, Z | C5<br>D5<br>E5<br>F5<br>17C5<br>17D5<br>17E5<br>17F5<br>27C5<br>27D5<br>27E5 | ff<br>ff<br>ii<br>9999<br>9999<br>9999<br>hh II<br>— | 6<br>6<br>6<br>6<br>6<br>6<br>6<br>6 | _ | | | Δ | Δ | 0 | | | LDD | Load D | (M : M + 1) ⇒ D | IND8, X<br>IND8, Y<br>IND8, Z<br>E, X<br>E, Y<br>E, Z<br>IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 85<br>95<br>A5<br>2785<br>2795<br>27A5<br>37B5<br>37C5<br>37D5<br>37E5<br>37F5 | ff<br>ff<br>ff<br>—<br>—<br>jj kk<br>9999<br>9999<br>hh II | 6<br>6<br>6<br>6<br>6<br>6<br>6<br>6 | _ | | _ | Δ | Δ | 0 | _ | | LDE | Load E | (M : M + 1) ⇒ E | IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 3735<br>3745<br>3755<br>3765<br>3775 | jj kk<br>9999<br>9999<br>9999<br>hh ll | 4<br>6<br>6<br>6 | _ | | | Δ | Δ | 0 | _ | | LDED | Load Concatenated | (M : M + 1) ⇒ E | EXT | 2771 | hh II | 8 | <del> </del> | | - | - | _ | _ | _ | | | E and D | $(M+2:M+3)\Rightarrow D$ | | | | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | | | | Cor | ditio | n C | odes | ; | | |----------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------|---------------|--------|---|----|-----|-------|-----|------|----|----| | | | | Mode | Opcode | Operand | Cycles | s | ΜV | Н | E۷ | N | Z | ٧ | С | | LDHI | Initialize H and I | $(M:M+1)_X \Rightarrow HR$ | EXT | 27B0 | <u> </u> | 8 | - | _ | '- | - | _ | _ | _ | _ | | | | $(M:M+1)_Y\Rightarrow IR$ | | | | | | | | | | | | | | LDS | Load SP | (M : M + 1) ⇒ SP | IND8, X | CF | ff | 6 | = | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Y | DF | ff | 6 | | | | | | | | | | | | | IND8, Z | EF | ff | 6 | | | | | | | | | | | | | IND16, X | 17CF | 9999 | 6 | | | | | | | | | | | | | IND16, Y<br>IND16, Z | 17DF<br>17EF | 9999 | 6<br>6 | | | | | | | | | | | | | EXT | 17FF | gggg<br>hh ll | 6 | | | | | | | | | | | | | IMM16 | 37BF | jj kk | 4 | | | | | | | | | | LDX | Load IX | (M : M + 1) ⇒ IX | IND8, X | CC | ff | 6 | - | _ | _ | _ | Δ | Δ | 0 | _ | | | | , | IND8, Y | DC | ff | 6 | | | | | | | | | | | | | IND8, Z | EC | ff | 6 | | | | | | | | | | | | | IND16, X | 17CC | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 17DC | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 17EC | 9999 | 6 | | | | | | | | | | | | | EXT<br>IMM16 | 17FC<br>37BC | hh II | 6<br>4 | | | | | | | | | | LDY | Load IY | (M : M + 1) ⇒ IY | IND8, X | CD | jj kk<br>ff | 6 | | | | | _ | | 0 | | | LDT | Load IT | $(IVI \cdot IVI + I) \Rightarrow I I$ | IND8, X | DD | ff | 6 | - | _ | _ | _ | | Δ | U | _ | | | | | IND8, Z | ED | ff | 6 | | | | | | | | | | | | | IND16, X | 17CD | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 17DD | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 17ED | 9999 | 6 | | | | | | | | | | | | | EXT | 17FD | hh II | 6 | | | | | | | | | | | | | IMM16 | 37BD | jj kk | 4 | | | | | | | | | | LDZ | Load IZ | $(M:M+1) \Rightarrow IZ$ | IND8, X | CE | ff | 6 | - | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Y | DE | ff | 6 | | | | | | | | | | | | | IND8, Z<br>IND16, X | EE<br>17CE | ff | 6 | | | | | | | | | | | | | IND16, X | 170E | 9999<br>9999 | 6<br>6 | | | | | | | | | | | | | IND16, 7 | 17EE | 9999 | 6 | | | | | | | | | | | | | EXT | 17FE | hh II | 6 | | | | | | | | | | | | | IMM16 | 37BE | jj kk | 4 | | | | | | | | | | LPSTOP | Low Power Stop | If S | INH | 27F1 | | 4, 20 | _ | _ | _ | _ | _ | _ | _ | _ | | | | then STOP | | | | | | | | | | | | | | | | else NOP | | | | | | | | | | | | | | LSR | Logical Shift Right | | IND8, X | 0F | ff | 8 | - | _ | _ | _ | 0 | Δ | Δ | Δ | | | | , | IND8, Y | 1F<br>2F | ff | 8 | | | | | | | | | | | | 0→ C b7 b0 | IND8, Z<br>IND16, X | 170F | ff<br>gggg | 8<br>8 | | | | | | | | | | | | | IND16, X | 171F | 9999 | 8 | | | | | | | | | | | | | IND16, Z | 172F | 9999 | 8 | | | | | | | | | | | | | EXT | 173F | hh II | 8 | | | | | | | | | | LSRA | Logical Shift Right A | | INH | 370F | | 2 | _ | _ | _ | _ | 0 | Δ | Δ | Δ | | | | <del>`</del> | | | | | | | | | | | | | | | | 0 | | | | | | | | | | | | | | LSRB | Logical Shift Right B | <i>U</i> / <i>U</i> / | INH | 371F | _ | 2 | - | _ | _ | | 0 | Δ | Δ | Δ | | | 9 | <del></del> | | | | _ | | | | | • | | | | | | | | | | | | | | | | | | | | | LSRD | Logical Shift Right D | b7 b0 | INH | 27FF | | 2 | | | | | 0 | Α. | Α. | Α. | | LOKU | Logical Still Right D | | IINF1 | 2/55 | - | - | 1 | _ | _ | _ | " | Δ | Δ | Δ | | | | 0 → C + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D + C + D | | | | | | | | | | | | | | 1005 | 1 | b15 b0 | 18.00 | 07 | | | | | | | | | , | | | LSRE | Logical Shift Right E | | INH | 277F | - | 2 | - | _ | _ | _ | 0 | Δ | Δ | Δ | | | | | | | | | | | | | | | | | | | | 0 → C b15 b0 | | | | | | | | | | | | | | LSRW | Logical Shift Right | | IND16, X | 270F | 9999 | 8 | _ | _ | _ | _ | 0 | Δ | Δ | Δ | | | Word | | IND16, Y | 271F | 9999 | 8 | | | | | | | | | | | | 0→☐☐ ☐ →C | IND16, Z | 272F | 9999 | 8 | | | | | | | | | | | | | EXT | 273F | hh II | 8 | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | | | | Con | ditio | n Co | odes | | | |----------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------|-------------------------------------|--------------|---|----|-----|-------|----------|------|---|-------------------------| | . , | | | Mode | Opcode | Operand | Cycles | s | ΜV | | EV | N | Z | ٧ | С | | MAC | Multiply and<br>Accumulate<br>Signed 16-Bit<br>Fractions | $(HR) * (IR) \Rightarrow E : D$<br>$(AM) + (E : D) \Rightarrow AM$<br>Qualified $(IX) \Rightarrow IX$<br>Qualified $(IY) \Rightarrow IY$ | IMM8 | 7B | xoyo | 12 | _ | Δ | _ | Δ | _ | | Δ | _ | | | | $(HR) \Rightarrow IZ$ $(M: M+1)_X \Rightarrow HR$ $(M: M+1)_Y \Rightarrow IR$ | | | | | | | | | | | | | | MOVB | Move Byte | $(M_1) \Rightarrow M_2$ | IXP to EXT<br>EXT to IXP<br>EXT to EXT | 30<br>32<br>37FE | ff hh ll<br>ff hh ll<br>hh ll hh ll | 8<br>8<br>10 | _ | _ | _ | _ | Δ | Δ | 0 | | | MOVW | Move Word | $(M:M+1_1) \Rightarrow M:M+1_2$ | IXP to EXT<br>EXT to IXP | 31<br>33 | ff hh ll<br>ff hh ll | 8<br>8 | - | _ | _ | _ | Δ | Δ | 0 | _ | | MUL | Multiply | (A) + (B) + D | EXT to EXT | 37FF<br>3724 | hh II hh II | 10 | | | | | | | | | | NEG | Multiply Negate Memory | $(A) * (B) \Rightarrow D$ $\$00 - (M) \Rightarrow M$ | IND8, X | 02 | ff | 8 | _ | _ | _ | _ | _ | Δ | Δ | $\frac{\Delta}{\Delta}$ | | NEG | Negate Memory | \$00 − (W) ⇒ W | IND8, Y<br>IND8, Z | 12<br>22 | ff | 8<br>8 | | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | IND16, X | 1702 | 9999 | 8 | | | | | | | | | | | | | IND16, Y | 1712 | 9999 | 8 | | | | | | | | | | | | | IND16, Z<br>EXT | 1722<br>1732 | gggg<br>hh II | 8<br>8 | | | | | | | | | | NEGA | Negate A | \$00 − (A) ⇒ A | INH | 3702 | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | NEGB | Negate B | \$00 − (B) ⇒ B | INH | 3712 | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | NEGD | Negate D | \$0000 − (D) ⇒ D | INH | 27F2 | | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | NEGE | Negate E | \$0000 – (E) ⇒ E | INH | 2772 | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | NEGW | Negate Memory Word | \$0000 − (M : M + 1)<br>⇒ M : M + 1 | IND16, X<br>IND16, Y<br>IND16, Z | 2702<br>2712<br>2722 | 9999<br>9999 | 8<br>8<br>8 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | EXT | 2732 | hh II | 8 | | | | | | | | | | NOP | Null Operation | _ | INH | 274C | _ | 2 | - | _ | _ | _ | _ | _ | _ | _ | | ORAA | OR A | (A) <b>⊹</b> (M) ⇒ A | IND8, X<br>IND8, Y | 47<br>57 | ff<br>ff | 6 | = | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Z<br>IMM8 | 67<br>77 | ff<br>ii | 6<br>2 | | | | | | | | | | | | | IND16, X<br>IND16, Y | 1747<br>1757 | 9999<br>9999 | 6<br>6 | | | | | | | | | | | | | IND16, Z<br>EXT | 1767<br>1777 | gggg<br>hh ll | 6<br>6 | | | | | | | | | | | | | E, X | 2747 | _ | 6 | | | | | | | | | | 0040 | 00.0 | | E, Y<br>E, Z | 2757<br>2767 | | 6 | | | | | | | | | | ORAB | OR B | (B) <b>⊹</b> (M) ⇒ B | IND8, X<br>IND8, Y | C7<br>D7 | ff<br>ff | 6<br>6 | - | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Z | E7 | ff | 6 | | | | | | | | | | | | | IMM8 | F7 | ii | 2 | | | | | | | | | | | | | IND16, X | 17C7 | 9999 | 6 | | | | | | | | | | | | | IND16, Y<br>IND16, Z | 17D7<br>17E7 | 9999<br>9999 | 6<br>6 | | | | | | | | | | | | | EXT | 17E7<br>17F7 | hh II | 6 | | | | | | | | | | | | | E, X | 27C7 | - | 6 | | | | | | | | | | | | | E, Y | 27D7 | - | 6 | | | | | | | | | | 000 | 05.5 | (D) 1 (M 1) 7 | E, Z | 27E7 | | 6 | | | | | | | | | | ORD | OR D | (D) <b>⊹</b> (M : M + 1) ⇒ D | IND8, X<br>IND8, Y | 87<br>97 | ff<br>ff | 6<br>6 | - | _ | _ | _ | $\Delta$ | Δ | 0 | _ | | | | | IND8, T | 97<br>A7 | ff | 6 | | | | | | | | | | | | | E, X | 2787 | - | 6 | | | | | | | | | | | | | E, Y | 2797 | - | 6 | | | | | | | | | | | | | E, Z<br>IMM16 | 27A7<br>37B7 | —<br> | 6 | | | | | | | | | | | | | IND16, X | 37B7<br>37C7 | jj kk<br>gggg | 4<br>6 | | | | | | | | | | | | | IND16, Y | 37D7 | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 37E7 | 9999 | 6 | | | | | | | | | | | | | EXT | 37F7 | hh II | 6 | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | 1 | | | Cor | nditio | n Co | odes | ; | | |-------------------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------|----------------------------|---|----|----------|--------|------|------|---|---| | | | - | Mode | Opcode | Operand | Cycles | s | ΜV | Н | E۷ | N | Z | ٧ | C | | ORE | OR E | (E) <b>÷</b> (M : M + 1) ⇒ E | IMM16<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 3737<br>3747<br>3757<br>3767<br>3777 | jj kk<br>9999<br>9999<br>9999<br>hh ll | 4<br>6<br>6<br>6<br>6 | _ | _ | <u>'</u> | _ | Δ | Δ | 0 | _ | | ORP <sup>1</sup> | OR Condition Code<br>Register | (CCR) <b>⊹</b> IMM16 ⇒ CCR | IMM16 | 373B | jj kk | 4 | Δ | Δ | Δ | Δ | Δ | Δ | Δ | | | PSHA | Push A | $(SK : SP) + 1 \Rightarrow SK : SP$<br>Push (A)<br>$(SK : SP) - 2 \Rightarrow SK : SP$ | INH | 3708 | _ | 4 | - | _ | _ | _ | _ | _ | _ | _ | | PSHB | Push B | $(SK : SP) + 1 \Rightarrow SK : SP$<br>Push (B)<br>$(SK : SP) - 2 \Rightarrow SK : SP$ | INH | 3718 | _ | 4 | _ | _ | _ | _ | _ | _ | _ | - | | PSHM | Push Multiple Registers Mask bits: 0 = D 1 = E 2 = IX 3 = IY 4 = IZ 5 = K 6 = CCR 7 = (reserved) | For mask bits 0 to 7: If mask bit set Push register (SK:SP) – 2 ⇒ SK:SP | IMM8 | 34 | ii | N = number of iterations | _ | | _ | | _ | | | _ | | PSHMAC | Push MAC State | MAC Registers ⇒ Stack | INH | 27B8 | _ | 14 | _ | _ | _ | _ | _ | _ | _ | - | | PULA | Pull A | (SK : SP) + 2 ⇒ SK : SP<br>Pull (A)<br>(SK : SP) − 1 ⇒ SK : SP | INH | 3709 | _ | 6 | _ | _ | _ | _ | _ | _ | _ | | | PULB | Pull B | (SK : SP) + 2 ⇒ SK : SP<br>Pull (B)<br>(SK : SP) − 1 ⇒ SK : SP | INH | 3719 | _ | 6 | _ | _ | _ | _ | _ | _ | _ | _ | | PULM <sup>1</sup> | Pull Multiple Registers Mask bits: 0 = CCR[15:4] 1 = K 2 = IZ 3 = IY 4 = IX 5 = E 6 = D 7 = (reserved) | For mask bits 0 to 7: If mask bit set (SK:SP) + 2 ⇒ SK:SP Pull register | IMM8 | 35 | ii | N = number of iterations | Δ | Δ | Δ | Δ | Δ | Δ | Δ | | | PULMAC | Pull MAC State | Stack ⇒ MAC Registers | INH | 27B9 | | 16 | _ | _ | _ | | _ | _ | _ | _ | | RMAC | Repeating<br>Multiply and<br>Accumulate<br>Signed 16-Bit<br>Fractions | Repeat until (E) < 0<br>$(AM) + (H) * (I) \Rightarrow AM$<br>Qualified (IX) $\Rightarrow$ IX;<br>Qualified (IY) $\Rightarrow$ IY;<br>$(M : M + 1)\chi \Rightarrow$ H;<br>$(M : M + 1)\gamma \Rightarrow$ I<br>$(E) - 1 \Rightarrow E$ | IMM8 | FB | хоуо | 6 + 12<br>per<br>iteration | _ | Δ | _ | Δ | _ | _ | _ | _ | | ROL | Rotate Left Rotate Left A | □ | IND8, X<br>IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 0C<br>1C<br>2C<br>170C<br>171C<br>172C<br>173C | ff<br>ff<br>ff<br>gggg<br>gggg<br>gggg<br>hh II | 8<br>8<br>8<br>8<br>8<br>8 | _ | _ | _ | | Δ | Δ | Δ | | | NOLA | Notate Left A | CK | IINI 1 | 3700 | | | | _ | _ | _ | Δ | Δ | Δ | | | ROLB | Rotate Left B | C b7 b0 | INH | 371C | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | | | Mnemonic | Operation | Description | Address | | Instruction | ı | | | Con | ditio | n C | odes | <u> </u> | | |------------------|-----------------------|-------------------------------------|----------------------|--------------|---------------|--------|---|----|-----|-------|-----|------|----------|---| | | | · | Mode | Opcode | Operand | Cycles | s | ΜV | ' Н | ΕV | N | Z | ٧ | С | | ROLD | Rotate Left D | | INH | 27FC | <u> </u> | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | | | | | | | | | | | | | | ROLE | Rotate Left E | | INH | 277C | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | CK | | | | | | | | | | | | | | ROLW | Rotate Left Word | | IND16, X | 270C | 9999 | 8 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | IND16, Y | 271C | 9999 | 8 | | | | | | | | | | | | b15 b0 | IND16, Z<br>EXT | 272C<br>273C | gggg<br>hh ll | 8<br>8 | | | | | | | | | | ROR | Rotate Right | | IND8, X | 0E | ff | 8 | - | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | IND8, Y | 1E | ff | 8 | | | | | | | | | | | | → C b0 b0 | IND8, Z | 2E | ff | 8 | | | | | | | | | | | | | IND16, X | 170E | 9999 | 8 | | | | | | | | | | | | | IND16, Y<br>IND16, Z | 171E<br>172E | 9999 | 8<br>8 | | | | | | | | | | | | | EXT | 172L<br>173E | gggg<br>hh ll | 8 | | | | | | | | | | RORA | Rotate Right A | | INH | 370E | | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | _ | b7 b0 | | | | | | | | | | | | | | RORB | Rotate Right B | | INH | 371E | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | → → → C → b0 | | | | | | | | | | | | | | RORD | Rotate Right D | | INH | 27FE | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | | | | | | | | | | | | | | RORE | Rotate Right E | | INH | 277E | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | | | | | | | | | | | | | | RORW | Rotate Right Word | | IND16, X | 270E | 9999 | 8 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | | | IND16, Y | 271E | 9999 | 8 | | | | | | | | | | | | b15 | IND16, Z<br>EXT | 272E<br>273E | gggg<br>hh ll | 8<br>8 | | | | | | | | | | RTI <sup>2</sup> | Return from Interrupt | (SK : SP) + 2 ⇒ SK : SP | INH | 2777 | _ | 12 | Δ | Δ | Δ | Δ | Δ | Δ | Δ | Δ | | | | Pull CCR<br>(SK : SP) + 2 ⇒ SK : SP | | | | | | | | | | | | | | | | Pull PC<br>(PK : PC) – 6 ⇒ PK : PC | | | | | | | | | | | | | | RTS <sup>3</sup> | Return from Subrou- | (SK : SP) + 2 ⇒ SK : SP | INH | 27F7 | _ | 12 | _ | _ | _ | _ | _ | _ | _ | _ | | | tine | Pull PK | | | | | | | | | | | | | | | | (SK : SP) + 2 ⇒ SK : SP<br>Pull PC | | | | | | | | | | | | | | | | (PK : PC) – 2 ⇒ PK : PC | | | | | | | | | | | | | | SBA | Subtract B from A | (A) – (B) ⇒ A | INH | 370A | | 2 | - | _ | _ | _ | Δ | Δ | Δ | Δ | | SBCA | Subtract with Carry | $(A) - (M) - C \Rightarrow A$ | IND8, X | 42 | ff | 6 | _ | _ | _ | _ | Δ | Δ | | | | | from A | | IND8, Y | 52 | ff | 6 | | | | | | | | | | | | | IND8, Z | 62 | ff | 6 | | | | | | | | | | | | | IMM8 | 72 | ii | 2 | | | | | | | | | | | | | IND16, X<br>IND16, Y | 1742<br>1752 | 9999 | 6<br>6 | | | | | | | | | | | | | IND16, Y<br>IND16, Z | 1762 | 9999<br>9999 | 6 | | | | | | | | | | | | | EXT | 1772 | hh II | 6 | | | | | | | | | | | | | E, X | 2742 | _ | 6 | | | | | | | | | | | | | E, Y | 2752 | - | 6 | | | | | | | | | | | | | E, Z | 2762 | _ | 6 | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | | | | Cor | nditio | n Co | odes | 5 | | |----------|---------------------|---------------------------------|-----------------|--------------|---------------|--------|---|----|------------|--------|------|----------|---|---| | | | | Mode | Opcode | Operand | Cycles | s | M۷ | <b>/</b> Н | ΕV | N | Z | ٧ | С | | SBCB | Subtract with Carry | $(B) - (M) - C \Rightarrow B$ | IND8, X | C2 | ff | 6 | _ | _ | '- | '- | Δ | Δ | Δ | Δ | | | from B | | IND8, Y | D2 | ff | 6 | | | | | | | | | | | | | IND8, Z | E2 | ff<br> | 6 | | | | | | | | | | | | | IMM8 | F2 | ii | 2 | | | | | | | | | | | | | IND16, X | 17C2 | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 17D2 | 9999 | 6 | | | | | | | | | | | | | IND16, Z<br>EXT | 17E2<br>17F2 | gggg<br>hh II | 6<br>6 | | | | | | | | | | | | | E, X | 27C2 | | 6 | | | | | | | | | | | | | E, X | 27D2 | _ | 6 | | | | | | | | | | | | | E, Z | 27E2 | _ | 6 | | | | | | | | | | SBCD | Subtract with Carry | (D) – (M : M + 1) – C ⇒ D | IND8, X | 82 | ff | 6 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | CDCD | from D | | IND8, Y | 92 | ff | 6 | | | | | - | _ | _ | _ | | | | | IND8, Z | A2 | ff | 6 | | | | | | | | | | | | | E, X | 2782 | | 6 | | | | | | | | | | | | | E, Y | 2792 | _ | 6 | | | | | | | | | | | | | E, Z | 27A2 | _ | 6 | | | | | | | | | | | | | IMM16 | 37B2 | jj kk | 4 | | | | | | | | | | | | | IND16, X | 37C2 | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 37D2 | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 37E2 | 9999 | 6 | | | | | | | | | | | | | EXT | 37F2 | hh II | 6 | | | | | | | | | | SBCE | Subtract with Carry | (E) – (M : M + 1) – C ⇒ E | IMM16 | 3732 | jj kk | 4 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | | from E | (-) (, | IND16, X | 3742 | 9999 | 6 | | | | | _ | | | | | | | | IND16, Y | 3752 | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 3762 | 9999 | 6 | | | | | | | | | | | | | EXT | 3772 | hh II | 6 | | | | | | | | | | SDE | Subtract D from E | (E) – (D)⇒ E | INH | 2779 | _ | 2 | _ | _ | _ | _ | Δ | Δ | Δ | Δ | | STAA | Store A | (A) ⇒ M | IND8, X | 4A | ff | 4 | | _ | _ | | Δ | Δ | 0 | _ | | 01701 | 0.077 | (* ',' → '.'' | IND8, Y | 5A | ff | 4 | | | | | - | _ | Ü | | | | | | IND8, Z | 6A | ff | 4 | | | | | | | | | | | | | IND16, X | 174A | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 175A | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 176A | 9999 | 6 | | | | | | | | | | | | | EXT | 177A | hh II | 6 | | | | | | | | | | | | | E, X | 274A | _ | 4 | | | | | | | | | | | | | E, Y | 275A | _ | 4 | | | | | | | | | | | | | E, Z | 276A | _ | 4 | | | | | | | | | | STAB | Store B | (B) ⇒ M | IND8, X | CA | ff | 4 | _ | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Y | DA | ff | 4 | | | | | | | | | | | | | IND8, Z | EA | ff | 4 | | | | | | | | | | | | | IND16, X | 17CA | gggg | 6 | | | | | | | | | | | | | IND16, Y | 17DA | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 17EA | 9999 | 6 | | | | | | | | | | | | | EXT | 17FA | hh II | 6 | | | | | | | | | | | | | E, X | 27CA | _ | 4 | | | | | | | | | | | | | E, Y | 27DA | _ | 4 | | | | | | | | | | | | | E, Z | 27EA | _ | 4 | | | | | | | | | | STD | Store D | (D) ⇒ M : M + 1 | IND8, X | 8A | ff | 6 | - | _ | _ | _ | Δ | $\Delta$ | 0 | _ | | | | | IND8, Y | 9A | ff | 6 | | | | | | | | | | | | | IND8, Z | AA | ff | 6 | | | | | | | | | | | | | E, X | 278A | _ | 6 | | | | | | | | | | | | | E, Y | 279A | - | 6 | | | | | | | | | | | | | E, Z | 27AA | _ | 6 | | | | | | | | | | | | | IND16, X | 37CA | 9999 | 4 | | | | | | | | | | | | | IND16, Y | 37DA | 9999 | 4 | | | | | | | | | | | | | IND16, Z | 37EA | 9999 | 4 | | | | | | | | | | | | | EXT | 37FA | hh II | 6 | | | | | | | | | | STE | Store E | (E) ⇒ M : M + 1 | IND16, X | 374A | 9999 | 6 | - | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND16, Y | 375A | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 376A | 9999 | 6 | | | | | | | | | | | | | EXT | 377A | hh II | 6 | | | | | | | | | | STED | Store Concatenated | (E) ⇒ M : M + 1 | EXT | 2773 | hh II | 8 | - | _ | = | _ | - | _ | _ | _ | | | D and E | $(D) \Rightarrow M + 2 : M + 3$ | | | | | l | | | | I | | | | | Mnemonic | Operation | Description | Address | | Instruction | | | | Cor | ditio | n Co | odes | ; | _ | |----------|-----------------|---------------------------|----------------------|--------------|---------------|--------|--------------|----|-----|-------|------|------|---|----------| | | | | Mode | Opcode | Operand | Cycles | s | ΜV | н | ΕV | N | Z | ٧ | 1 | | STS | Store SP | (SP) ⇒ M : M + 1 | IND8, X | 8F | ff | 4 | _ | _ | _ | _ | Δ | Δ | 0 | <u> </u> | | | | | IND8, Y | 9F | ff | 4 | | | | | | | | | | | | | IND8, Z | AF | ff | 4 | | | | | | | | | | | | | IND16, X | 178F | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 179F | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 17AF | 9999 | 6 | | | | | | | | | | | | | EXT | 17BF | hh II | 6 | | | | | | | | | | STX | Store IX | (IX) ⇒ M : M + 1 | IND8, X | 8C | ff | 4 | - | _ | _ | _ | Δ | Δ | 0 | - | | | | | IND8, Y | 9C | ff | 4 | | | | | | | | | | | | | IND8, Z<br>IND16, X | AC<br>178C | ff | 4<br>6 | | | | | | | | | | | | | IND16, X | 178C | 9999<br>9999 | 6 | | | | | | | | | | | | | IND16, 7 | 179C | 9999 | 6 | | | | | | | | | | | | | EXT | 17BC | hh II | 6 | | | | | | | | | | STY | Store IY | (IY) ⇒ M : M + 1 | IND8, X | 8D | ff | 4 | - | | _ | | Δ | Δ | 0 | _ | | | 0.01011 | (11) - 111 111 1 | IND8, Y | 9D | ff | 4 | | | | | _ | _ | Ü | | | | | | IND8, Z | AD | ff | 4 | | | | | | | | | | | | | IND16, X | 178D | gggg | 6 | | | | | | | | | | | | | IND16, Y | 179D | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 17AD | 9999 | 6 | | | | | | | | | | | | | EXT | 17BD | hh II | 6 | | | | | | | | | | STZ | Store Z | (IZ) ⇒ M : M + 1 | IND8, X | 8E | ff | 4 | _ | _ | _ | _ | Δ | Δ | 0 | _ | | | | | IND8, Y | 9E | ff | 4 | | | | | | | | | | | | | IND8, Z | AE | ff | 4 | | | | | | | | | | | | | IND16, X | 178E | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 179E | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 17AE | 9999 | 6 | | | | | | | | | | | | | EXT | 17BE | hh II | 6 | | | | | | | | | | SUBA | Subtract from A | $(A) - (M) \Rightarrow A$ | IND8, X | 40 | ff | 6 | - | _ | _ | _ | Δ | Δ | Δ | | | | | | IND8, Y | 50 | ff | 6 | | | | | | | | | | | | | IND8, Z | 60 | ff<br> | 6 | | | | | | | | | | | | | IMM8 | 70 | ii | 2 | | | | | | | | | | | | | IND16, X<br>IND16, Y | 1740<br>1750 | 9999 | 6 | | | | | | | | | | | | | IND16, 1 | 1760 | 9999 | 6<br>6 | | | | | | | | | | | | | EXT | 1770 | gggg<br>hh ll | 6 | | | | | | | | | | | | | E, X | 2740 | | 6 | | | | | | | | | | | | | E, Y | 2750 | _ | 6 | | | | | | | | | | | | | E, Z | 2760 | _ | 6 | | | | | | | | | | SUBB | Subtract from B | (B) – (M) ⇒ B | IND8, X | C0 | ff | 6 | _ | | _ | | Δ | Δ | Δ | | | | | | IND8, Y | D0 | ff | 6 | | | | | | | | | | | | | IND8, Z | E0 | ff | 6 | | | | | | | | | | | | | IMM8 | F0 | ii | 2 | | | | | | | | | | | | | IND16, X | 17C0 | 9999 | 6 | | | | | | | | | | | | | IND16, Y | 17D0 | gggg | 6 | | | | | | | | | | | | | IND16, Z | 17E0 | 9999 | 6 | | | | | | | | | | | | | EXT | 17F0 | hh II | 6 | | | | | | | | | | | | | E, X | 27C0 | _ | 6 | | | | | | | | | | | | | E, Y | 27D0 | _ | 6 | | | | | | | | | | | | | E, Z | 27E0 | | 6 | | | | | | | | | | SUBD | Subtract from D | (D) – (M : M + 1) ⇒ D | IND8, X | 80 | ff | 6 | - | _ | _ | _ | Δ | Δ | Δ | | | | | | IND8, Y | 90 | ff | 6 | | | | | | | | | | | | | IND8, Z | A0 | ff | 6 | | | | | | | | | | | | | E, X | 2780 | _ | 6 | | | | | | | | | | | | | E, Y<br>E, Z | 2790<br>27A0 | | 6<br>6 | | | | | | | | | | | | | IMM16 | 37B0 | jj kk | 4 | | | | | | | | | | | | | IND16, X | 37C0 | 9999 | 6 | | | | | | | | | | | | | IND16, X | 37D0 | 9999 | 6 | | | | | | | | | | | | | IND16, 7 | 37E0 | 9999 | 6 | | | | | | | | | | | | | EXT | 37F0 | hh II | 6 | | | | | | | | | | SUBE | Subtract from E | (E) – (M : M + 1) ⇒ E | IMM16 | 3730 | jj kk | 4 | <del> </del> | _ | _ | | Λ | Δ | Δ | | | | Judia de mont L | (-, ( | IND16, X | 3740 | 9999 | 6 | | | | | | _ | _ | | | | | | IND16, Y | 3750 | 9999 | 6 | | | | | | | | | | | | i . | | | 5555 | 1 | 1 | | | | | | | | | | | | IND16, Z | 3760 | gggg | 6 | | | | | | | | | | Mnemonic | Operation | Description | Address | | Instruction | | | | Cor | ditic | n C | odes | | | |------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|-----------------------------------|-----------------------|----------|----|-----|-------|-----|------|---|---| | | | | Mode | Opcode | Operand | Cycles | s | ΜV | Н | ΕV | N | Z | ٧ | С | | SWI | Software Interrupt | (PK : PC) + 2 ⇒ PK : PC Push (PC) (SK : SP) – 2 ⇒ SK : SP Push (CCR) (SK : SP) – 2 ⇒ SK : SP \$0 ⇒ PK SWI Vector ⇒ PC | INH | 3720 | _ | 16 | _ | _ | _ | _ | _ | _ | _ | _ | | SXT | Sign Extend B into A | If B7 = 1<br>then A = \$FF<br>else A = \$00 | INH | 27F8 | _ | 2 | _ | _ | _ | _ | Δ | Δ | _ | _ | | TAB | Transfer A to B | (A) ⇒ B | INH | 3717 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | _ | | TAP | Transfer A to CCR | (A[7:0]) ⇒ CCR[15:8] | INH | 37FD | _ | 4 | Δ | Δ | Δ | Δ | Δ | Δ | Δ | Δ | | TBA | Transfer B to A | (B) ⇒ A | INH | 3707 | _ | 2 | <u> </u> | _ | _ | _ | Δ | Δ | 0 | = | | TBEK | Transfer B to EK | $(B) \Rightarrow EK$ | INH | 27FA | _ | 2 | _ | _ | _ | _ | _ | _ | = | = | | TBSK | Transfer B to SK | $(B) \Rightarrow SK$ | INH | 379F | _ | 2 | <u> </u> | _ | _ | _ | _ | _ | = | = | | TBXK | Transfer B to XK | $(B) \Rightarrow XK$ | INH | 379C | _ | 2 | <u> </u> | _ | _ | _ | _ | _ | = | = | | TBYK | Transfer B to YK | $(B) \Rightarrow YK$ | INH | 379D | _ | 2 | - | _ | _ | _ | _ | _ | = | = | | TBZK | Transfer B to ZK | $(B) \Rightarrow ZK$ | INH | 379E | _ | 2 | <u> </u> | _ | _ | _ | _ | _ | _ | = | | TDE | Transfer D to E | (D) ⇒ E | INH | 277B | _ | 2 | 1- | _ | _ | _ | Δ | Δ | 0 | _ | | TDMSK | Transfer D to<br>XMSK : YMSK | (D[15:8]) ⇒ X MASK<br>(D[7:0]) ⇒ Y MASK | INH | 372F | _ | 2 | - | _ | _ | _ | - | _ | = | = | | TDP <sup>1</sup> | Transfer D to CCR | (D) ⇒ CCR[15:4] | INH | 372D | _ | 4 | Δ | Δ | Δ | Δ | Δ | Δ | Δ | Δ | | TED | Transfer E to D | (E) ⇒ D | INH | 27FB | _ | 2 | _ | _ | _ | _ | Δ | Δ | 0 | _ | | TEDM | Transfer E and D to | $(D) \Rightarrow AM[15:0]$ | INH | 27B1 | _ | 4 | _ | 0 | _ | 0 | _ | _ | Ť | _ | | TEDIVI | AM[31:0]<br>Sign Extend AM | $(E) \Rightarrow AM[31:16]$<br>$(E) \Rightarrow AM[31:16]$<br>AM[35:32] = AM31 | | 2751 | | 7 | | Ū | | Ū | | | | | | TEKB | Transfer EK to B | $$0 \Rightarrow B[7:4]$<br>(EK) $\Rightarrow B[3:0]$ | INH | 27BB | _ | 2 | - | _ | _ | _ | - | _ | _ | | | TEM | Transfer E to AM[31:16] Sign Extend AM Clear AM LSB | (E) $\Rightarrow$ AM[31:16]<br>\$00 $\Rightarrow$ AM[15:0]<br>AM[35:32] = AM31 | INH | 27B2 | _ | 4 | | 0 | _ | 0 | _ | _ | _ | _ | | TMER | Transfer AM to E<br>Rounded | Rounded (AM) ⇒ Temp If (SM • (EV ★ MV)) then Saturation ⇒ E else Temp[31:16] ⇒ E | INH | 27B4 | _ | 6 | _ | Δ | _ | Δ | Δ | Δ | _ | = | | TMET | Transfer AM to E Trun-<br>cated | If $(SM \bullet (EV + MV))$<br>then Saturation $\Rightarrow E$<br>else $AM[31:16] \Rightarrow E$ | INH | 27B5 | _ | 2 | _ | _ | _ | _ | Δ | Δ | _ | _ | | TMXED | Transfer AM to<br>IX : E : D | $AM[35:32] \Rightarrow IX[3:0]$<br>$AM35 \Rightarrow IX[15:4]$<br>$AM[31:16] \Rightarrow E$<br>$AM[15:0] \Rightarrow D$ | INH | 27B3 | _ | 6 | _ | _ | _ | _ | _ | _ | = | | | TPA | Transfer CCR MSB to<br>A | (CCR[15:8]) ⇒ A | INH | 37FC | _ | 2 | _ | _ | _ | _ | _ | _ | Ξ | | | TPD | Transfer CCR to D | $(CCR) \Rightarrow D$ | INH | 372C | | 2 | | Ξ | _= | Ξ | | | | _ | | TSKB | Transfer SK to B | $(SK) \Rightarrow B[3:0]$ $\$0 \Rightarrow B[7:4]$ | INH | 37AF | _ | 2 | _ | _ | _ | _ | _ | _ | _ | = | | TST | Test for Zero or Minus | (M) – \$00 | IND8, X<br>IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y<br>IND16, Z<br>EXT | 06<br>16<br>26<br>1706<br>1716<br>1726<br>1736 | ff<br>ff<br>9999<br>9999<br>hh II | 6<br>6<br>6<br>6<br>6 | _ | _ | = | _ | Δ | Δ | 0 | 0 | | TSTA | Test A for<br>Zero or Minus | (A) – \$00 | INH | 3706 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | 0 | | TSTB | Test B for<br>Zero or Minus | (B) - \$00 | INH | 3716 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | 0 | | TSTD | Test D for<br>Zero or Minus | (D) - \$0000 | INH | 27F6 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | 0 | | TSTE | Test E for<br>Zero or Minus | (E) - \$0000 | INH | 2776 | _ | 2 | - | _ | _ | _ | Δ | Δ | 0 | 0 | ### **Table 5 Instruction Set Summary (Continued)** | Mnemonic | Operation | Description | Address | Instruction | | | | | Con | ditio | n Co | odes | | | |----------|--------------------|------------------------------------------------------|----------|-------------|---------|--------|------------|----|-----|-------|------|------|---|---| | | | | Mode | Opcode | Operand | Cycles | S | ΜV | Н | ΕV | N | Z | ٧ | С | | TSTW | Test for | (M:M+1)-\$0000 | IND16, X | 2706 | gggg | 6 | <b> </b> | _ | _ | _ | Δ | Δ | 0 | 0 | | | Zero or Minus Word | | IND16, Y | 2716 | 9999 | 6 | | | | | | | | | | | | | IND16, Z | 2726 | 9999 | 6 | | | | | | | | | | | | | EXT | 2736 | hh II | 6 | | | | | | | | | | TSX | Transfer SP to X | $(SK : SP) + 2 \Rightarrow XK : IX$ | INH | 274F | _ | 2 | - | _ | _ | - | _ | _ | _ | - | | TSY | Transfer SP to Y | $(SK : SP) + 2 \Rightarrow YK : IY$ | INH | 275F | _ | 2 | - | _ | _ | - | _ | _ | _ | - | | TSZ | Transfer SP to Z | $(SK : SP) + 2 \Rightarrow ZK : IZ$ | INH | 276F | _ | 2 | _ | _ | _ | _ | _ | _ | _ | - | | TXKB | Transfer XK to B | $ $0 \Rightarrow B[7:4] (XK) \Rightarrow B[3:0] $ | INH | 37AC | _ | 2 | - | _ | _ | - | _ | _ | _ | = | | TXS | Transfer X to SP | (XK : IX) – 2 ⇒ SK : SP | INH | 374E | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | TXY | Transfer X to Y | $(XK : IX) \Rightarrow YK : IY$ | INH | 275C | _ | 2 | <u> </u> | _ | _ | = | _ | _ | _ | = | | TXZ | Transfer X to Z | $(XK : IX) \Rightarrow ZK : IZ$ | INH | 276C | _ | 2 | <u> </u> | _ | _ | = | _ | _ | _ | = | | TYKB | Transfer YK to B | $$0 \Rightarrow B[7:4]$<br>(YK) $\Rightarrow B[3:0]$ | INH | 37AD | _ | 2 | - | _ | _ | - | _ | _ | _ | - | | TYS | Transfer Y to SP | (YK : IY) – 2 ⇒ SK : SP | INH | 375E | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | TYX | Transfer Y to X | $(YK : IY) \Rightarrow XK : IX$ | INH | 274D | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | TYZ | Transfer Y to Z | $(YK : IY) \Rightarrow ZK : IZ$ | INH | 276D | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | TZKB | Transfer ZK to B | $$0 \Rightarrow B[7:4]$<br>(ZK) $\Rightarrow B[3:0]$ | INH | 37AE | _ | 2 | _ | _ | _ | - | _ | _ | - | - | | TZS | Transfer Z to SP | (ZK : IZ) – 2 ⇒ SK : SP | INH | 376E | _ | 2 | _ | _ | _ | - | _ | _ | _ | = | | TZX | Transfer Z to X | $(ZK : IZ) \Rightarrow XK : IX$ | INH | 274E | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | TZY | Transfer Z to Y | $(ZK : IZ) \Rightarrow ZK : IY$ | INH | 275E | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | WAI | Wait for Interrupt | WAIT | INH | 27F3 | _ | 8 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | XGAB | Exchange A with B | (A) ⇔ (B) | INH | 371A | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | XGDE | Exchange D with E | (D) ⇔ (E) | INH | 277A | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | XGDX | Exchange D with X | $(D) \Leftrightarrow (IX)$ | INH | 37CC | _ | 2 | <b> </b> - | _ | _ | _ | _ | _ | _ | = | | XGDY | Exchange D with Y | $(D) \Leftrightarrow (IY)$ | INH | 37DC | _ | 2 | - | _ | _ | - | _ | _ | _ | = | | XGDZ | Exchange D with Z | (D) ⇔ (IZ) | INH | 37EC | _ | 2 | <u> </u> | _ | _ | _ | _ | _ | _ | = | | XGEX | Exchange E with X | (E) ⇔ (IX) | INH | 374C | _ | 2 | - | _ | _ | - | _ | _ | _ | = | | XGEY | Exchange E with Y | (E) ⇔ (IY) | INH | 375C | _ | 2 | - | _ | _ | - | _ | _ | _ | = | | XGEZ | Exchange E with Z | (E) ⇔ (IZ) | INH | 376C | _ | 2 | - | _ | _ | - | _ | _ | _ | = | ### NOTES: - 1. CCR[15:4] change according to results of operation. The PK field is not affected. - 2. CCR[15:0] change according to copy of CCR pulled from stack. - 3. PK field changes according to state pulled from stack. The rest of the CCR is not affected. - 4. Cycle times for conditional branches are shown in "taken, not taken" order. ### **Table 6 Instruction Set Abbreviations and Symbols** | | Table 6 Instruction Set Appreviations and Symbols | | | | | | | | | | | |-------------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | AM<br>B<br>CCR<br>D | _<br>_<br>_ | Accumulator A Accumulator M Accumulator B Condition code register Accumulator D | M<br>M +1<br>M : M + 1<br>() <sub>X</sub> | _<br>_<br>_ | Register used in operation Address of one memory byte Address of byte at M + \$0001 Address of one memory word Contents of address pointed to by IX | | | | | | | | EK<br>IR<br>HR | _<br>_<br>_ | Accumulator E Extended addressing extension field MAC multiplicand register MAC multiplier register Index register X | () <sub>Z</sub><br>E, X<br>E, Y | _ | Contents of address pointed to by IY Contents of address pointed to by IZ IX with E offset IY with E offset IZ with E offset | | | | | | | | IY<br>IZ<br>K<br>PC | _<br>_<br>_ | Index register X Index register Y Index register Z Address extension register Program counter Program counter extension field | EXT<br>EXT20<br>IMM8<br>IMM16 | _<br>_<br>_ | Extended 20-bit extended 8-bit immediate 16-bit immediate IX with unsigned 8-bit offset | | | | | | | | SK<br>SL<br>SP<br>XK | _<br>_<br>_ | Stack pointer extension field Multiply and accumulate sign latch Stack pointer Index register X extension field Index register Y extension field | IND8, Y<br>IND8, Z<br>IND16, X<br>IND16, Y | _<br>_<br>_ | IY with unsigned 8-bit offset IZ with unsigned 8-bit offset IX with signed 16-bit offset IY with signed 16-bit offset IZ with signed 16-bit offset IZ with signed 16-bit offset | | | | | | | | ZK<br>XMSK<br>YMSK<br>S | _<br>_<br>_ | Index register Z extension field Modulo addressing index register X mask Modulo addressing index register Y mask Stop disable control bit AM overflow indicator | IND20, X<br>IND20, Y<br>IND20, Z<br>INH | _<br>_<br>_ | IX with signed 20-bit offset IY with signed 20-bit offset IZ with signed 20-bit offset Inherent Post-modified indexed | | | | | | | | EV<br>N<br>Z<br>V | _<br>_<br>_ | Half carry indicator AM extended overflow indicator Negative indicator Zero indicator Two's complement overflow indicator | REL16<br>b<br>ff<br>gggg | _<br>_<br>_ | 8-bit relative 16-bit relative 4-bit address extension 8-bit unsigned offset 16-bit signed offset | | | | | | | | IP<br>SM<br>PK | _<br>_<br>_ | Carry/borrow indicator Interrupt priority field Saturation mode control bit Program counter extension field Bit not affected | ii<br>jj<br>kk<br>II | _<br>_<br>_ | High byte of 16-bit extended address<br>8-bit immediate data<br>High byte of 16-bit immediate data<br>Low byte of 16-bit immediate data<br>Low byte of 16-bit extended address | | | | | | | | 0<br>1<br>M<br>R | _<br>_<br>_ | Bit changes as specified Bit cleared Bit set Memory location used in operation Result of operation | mmmm<br>rr<br>rrrr<br>xo | _<br>_<br>_ | 8-bit mask 16-bit mask 8-bit unsigned relative offset 16-bit signed relative offset MAC index register X offset | | | | | | | | + | _ | Addition Subtraction or negation (2's complement) | z<br>•<br>+ | _<br>_ | MAC index register Y offset 4-bit zero extension AND Inclusive OR (OR) | | | | | | | | /<br>><br><<br>=<br>≥ | _<br>_<br>_<br>_ | Multiplication Division Greater Less Equal Equal or greater Equal or less | NOT<br>:<br>⇒<br>⇔<br>± | <br><br> | Exclusive OR (EOR) Complementation Concatenation Transferred Exchanged Sign bit; also used to show tolerance Sign extension | | | | | | | | | | Not equal | % | _ | Binary value Hexadecimal value | | | | | | | ### 3 Single-Chip Integration Module The single-chip integration module (SCIM) consists of six submodules that control system start-up, initialization, configuration, and external bus with a minimum of external devices. A block diagram of the SCIM is shown below. Figure 4 Single-Chip Integration Module Block Diagram ### **Table 7 SCIM Address Map** | Address | 15 8 | 7 0 | | | | | | | | |---------|-----------------------------------------|-----------------------------------------------|--|--|--|--|--|--|--| | YFFA00 | SCIM MODULE CONF | IGURATION (SCIMCR) | | | | | | | | | YFFA02 | FACTORY TEST (SCIMTR) | | | | | | | | | | YFFA04 | CLOCK SYNTHESIZER CONTROL (SYNCR) | | | | | | | | | | YFFA06 | UNUSED | RESET STATUS REGISTER (RSR) | | | | | | | | | YFFA08 | MODULE TEST E (SCIMTRE) | | | | | | | | | | YFFA0A | PORT A DATA REGISTER (PORTA) | PORT B DATA REGISTER (PORTB) | | | | | | | | | YFFA0C | PORT G DATA REGISTER (PORTG) | PORT H DATA REGISTER (PORTH) | | | | | | | | | YFFA0E | PORT G DATA DIRECTION (DDRG) | PORT H DATA DIRECTION (DDRH) | | | | | | | | | YFFA10 | UNUSED | PORTE DATA (PORTE0) | | | | | | | | | YFFA12 | UNUSED | PORTE DATA (PORTE1) | | | | | | | | | YFFA14 | PORT A/B DATA DIRECTION<br>(DDRAB) | PORT E DATA DIRECTION (DDRE) | | | | | | | | | YFFA16 | UNUSED | PORT E PIN ASSIGNMENT (PEPAR) | | | | | | | | | YFFA18 | UNUSED | PORTF DATA (PORTF0) | | | | | | | | | YFFA1A | UNUSED | PORTF DATA (PORTF1) | | | | | | | | | YFFA1C | UNUSED | PORT F DATA DIRECTION (DDRF) | | | | | | | | | YFFA1E | UNUSED | PORT F PIN ASSIGNMENT (PFPAR) | | | | | | | | | YFFA20 | UNUSED SYSTEM PROTECTION CON (SYPCR) | | | | | | | | | | YFFA22 | PERIODIC INTERRU | PT CONTROL (PICR) | | | | | | | | | YFFA24 | PERIODIC INTERR | UPT TIMING (PITR) | | | | | | | | | YFFA26 | UNUSED | SOFTWARE SERVICE (SWSR) | | | | | | | | | YFFA28 | UNUSED | PORTFE | | | | | | | | | YFFA2A | UNUSED | PORT F EDGE DETECT<br>INTERRUPT (PFIVR) | | | | | | | | | YFFA2C | UNUSED | PORT F EDGE-DETECT<br>INTERRUPT LEVEL (PFLVR) | | | | | | | | | YFFA2E | UNUSED | UNUSED | | | | | | | | | YFFA30 | TEST MODULE MASTE | ER SHIFT A (TSTMSRA) | | | | | | | | | YFFA32 | TEST MODULE MASTE | R SHIFT B (TSTMSRB) | | | | | | | | | YFFA34 | TEST MODULE SHI | FT COUNT (TSTSC) | | | | | | | | | YFFA36 | TEST MODULE REPETIT | TION COUNTER (TSTRC) | | | | | | | | | YFFA38 | TEST MODULE CONTROL (CREG) | | | | | | | | | | YFFA3A | TEST MODULE DISTRIBUTED REGISTER (DREG) | | | | | | | | | | YFFA3C | UNUSED | UNUSED | | | | | | | | | YFFA3E | UNUSED | UNUSED | | | | | | | | | YFFA40 | UNUSED | PORT C DATA (PORTC) | | | | | | | | | YFFA42 | UNUSED | UNUSED | | | | | | | | | YFFA44 | CHIP-SELECT PIN AS | SIGNMENT (CSPAR0) | | | | | | | | | YFFA46 | CHIP-SELECT PIN AS | SIGNMENT (CSPAR1) | | | | | | | | | YFFA48 | CHIP-SELECT BASE | E BOOT (CSBARBT) | | | | | | | | | YFFA4A | CHIP-SELECT OPTION | ON BOOT (CSORBT) | | | | | | | | | | CHIP-SELECT BASE 0 (CSBAR0) | | | | | | | | | | YFFA4C | CHIP-SELECT B. | ASE 0 (CSBAR0) | | | | | | | | ### **Table 7 SCIM Address Map** | Address | 15 8 | 7 0 | | | | | | |---------|--------------------------------|-----------------|--|--|--|--|--| | YFFA50 | UNUSED | | | | | | | | YFFA52 | UNUSED | | | | | | | | YFFA54 | UNU | SED | | | | | | | YFFA56 | UNU | SED | | | | | | | YFFA58 | CHIP-SELECT BA | ASE 3 (CSBAR3) | | | | | | | YFFA5A | CHIP-SELECT OF | PTION 3 (CSOR3) | | | | | | | YFFA5C | UNU | SED | | | | | | | YFFA5E | UNU | SED | | | | | | | YFFA60 | CHIP-SELECT BA | ASE 5 (CSBAR5) | | | | | | | YFFA62 | CHIP-SELECT OPTION 5 (CSOR5) | | | | | | | | YFFA64 | CHIP-SELECT BASE 6 (CSBAR6) | | | | | | | | YFFA66 | CHIP-SELECT OPTION 6 (CSOR6) | | | | | | | | YFFA68 | CHIP-SELECT BASE 7 (CSBAR7) | | | | | | | | YFFA6A | CHIP-SELECT OPTION 7 (CSOR7) | | | | | | | | YFFA6C | CHIP-SELECT BASE 8 (CSBAR8) | | | | | | | | YFFA6E | CHIP-SELECT OPTION 8 (CSOR8) | | | | | | | | YFFA70 | CHIP-SELECT BASE 9 (CSBAR9) | | | | | | | | YFFA72 | CHIP-SELECT OPTION 9 (CSOR9) | | | | | | | | YFFA74 | CHIP-SELECT BASE 10 (CSBAR10) | | | | | | | | YFFA76 | CHIP-SELECT OPTION 10 (CSOR10) | | | | | | | | YFFA78 | UNUSED UNUSED | | | | | | | | YFFA7A | UNUSED | UNUSED | | | | | | | YFFA7C | UNUSED | UNUSED | | | | | | | YFFA7E | UNUSED UNUSED | | | | | | | Y = M111 where M is the modmap bit in the SCIMCR. ### 3.1 System Configuration The MC68HC16Y1 can operate as a stand-alone device (single-chip modes), with 24-bit external address bus and an 8-bit external data bus (partially expanded mode), or with a 24-bit external address bus and a 16-bit external data bus. However, since ADDR[23:20] follow the state of ADDR19, the external bus is effectively only 20 bits wide. In addition, SCIM pins can be configured for use as I/O ports or programmable chip select signals. System configuration is determined by setting bits in the SCIM module configuration register (SCIMCR), and by asserting certain MCU pins during reset. ### **SCIMCR** — Single-Chip Integration Module Configuration Register \$YFFA00 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|-------|-------|------|------|----|----|----|------|----|-----|-----|------|---|---|---| | | EXOFF | FRZSW | FRZBM | CPUD | SLVE | 0 | SH | EN | SUPV | MM | ABD | RWD | IARB | | | | | Ī | RESET: | | | • | | | • | | • | | | | | | | | | | Λ | 1 | 1 | * | * | Λ | ٥ | Λ | 1 | 1 | * | * | 1 | 1 | 1 | 1 | <sup>\*</sup> Reset state is mode dependent — see bit description below The module configuration register controls system configuration. It can be read or written at any time, except for the module mapping (MM) bit, which must remain set to one. #### EXOFF — External Clock Off - 0 = The CLKOUT pin is driven from an internal clock source. - 1 = The CLKOUT pin is placed in a high-impedance state. #### FRZSW — Freeze Software Enable - 0 = When FREEZE is asserted, the software watchdog continues to run. - 1 = When FREEZE is asserted, the software watchdog is disabled. ### FRZBM — Freeze Bus Monitor Enable - 0 = When FREEZE is asserted, the periodic interrupt timer counters continue to run. - 1 = When FREEZE is asserted, the periodic interrupt timer counters are disabled, preventing interrupts during software debug. ### CPUD — CPU Development Support Disable - 0 = Instruction pipeline signals available on pins IPIPE0 and IPIPE1 - 1 = Pins IPIPE0 and IPIPE1 placed in high-impedance state unless a breakpoint occurs - CPUD iscleared to zero when the MCU is in an expanded mode, and set to one in single-chip mode. ### SLVE — Slave Mode Enable - 0 = IMB is not available to an external master. - 1 = An external bus master has direct access to the IMB. This bit is a read-only status bit that reflects the state of DATA11 during reset. Slave mode is used for factory testing. Reset state is the complement of DATA11 during reset in fully expanded mode. ### SHEN[1:0] — Show Cycle Enable This field determines what the external bus interface does with the external bus during internal transfer operations. A show cycle allows internal transfers to be externally monitored. The table below shows whether show cycle data is driven externally, and whether external bus arbitration can occur. To prevent bus conflict, external peripherals must not be enabled during show cycles. | SHEN | Action | |------|-----------------------------------------------------------------------------------------------| | 00 | Show cycles disabled, external arbitration enabled | | 01 | Show cycles enabled, external arbitration disabled | | 10 | Show cycles enabled, external arbitration enabled | | 11 | Show cycles enabled, external arbitration enabled; internal activity is halted by a bus grant | ### SUPV — Supervisor/Unrestricted Data Space The SUPV bit places SCIM global registers in either supervisor data space or user data space. Since the CPU16 in the MC68HC16Y1 operates only in supervisory mode, SUPV has no effect. ### MM — Module Mapping - 0 = Internal modules are addressed from \$7FF000 \$7FFFFF. - 1 = Internal modules are addressed from \$FFF000 \$FFFFFF. The logic state of M determines the value of ADDR23 in the IMB module address. Because ADDR[23:20] follow the state of ADDR19 in the MC68HC16Y1, M must be set to one — if M is cleared, IMB modules will be inaccessible. This bit can be written only once after reset. ### ABD — Address Bus Disable - 0 = Pins ADDR[2:0] operate normally. - 1 = Pins ADDR[2:0] are disabled. ABD is cleared to zero when the MCU is in an expanded mode, and set to one in single-chip mode. ABD can be written only once after reset. #### RWD — Read/Write Disable - $0 = R/\overline{W}$ signal operates normally - $1 = R/\overline{W}$ signal placed in high-impedance state. RWD is cleared to zero when the MCU is in an expanded mode, and set to one in single-chip mode. RWD can be written only once after reset. ### IARB[3:0] — Interrupt Arbitration Each module that can generate interrupts, including the SCIM, has an IARB field. Each IARB field can be assigned a value from \$0 to \$F. During an interrupt acknowledge cycle, IARB permits arbitration among simultaneous interrupts of the same priority level. The reset value of the SCIM IARB field is \$F. This prevents SCIM interrupts from being discarded. Initialization software must set the IARB field to a lower value if lower priority interrupts are to be arbitrated. ### RSR — Reset Status Register \$YFFA07 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|----|-----|---|-----|-----|-----| | EXT | POW | SW | HLT | 0 | LOC | SYS | TST | The reset status register contains a bit for each reset source in the MCU. A bit set to one indicates what type of reset has occurred. When multiple reset sources occur at the same time, more than one bit in RSR can be set. The reset status register is updated by the reset control logic when the MCU comes out of reset. This register can be read at any time. A write has no effect. ### EXT — External Reset Reset was caused by an external signal. ### POW — Power-Up Reset Reset was caused by the power-up reset circuit. ### SW — Software Watchdog Reset Reset was caused by the software watchdog circuit. #### HLT — Halt Monitor Reset Reset was caused by the system protection submodule halt monitor. #### LOC — Loss of Clock Reset Reset was caused by loss of clock submodule frequency reference. This reset can only occur if the RSTEN bit in the clock submodule is set and the VCO is enabled. ### SYS — System Reset Reset was caused by the CPU RESET instruction. System reset does not load a reset vector or affect any internal CPU registers or SIM configuration registers, but does reset external devices and other internal modules. #### 3.2 Operating Modes During reset, the SCIM configures itself according to the states of the DATA, BERR, MODCLK, and BKPT pins. DATA[11:0] provide pin configuration information. BERR, MODCLK, and BKPT determine basic operation. The SCIM can be configured to operate in one of three modes: 16-bit expanded, 8-bit expanded, and single chip. Operating mode is determined by the value of the DATA1 and BERR signals coming out of reset. ## **Table 8 Basic Configuration Options** | Select Pin | Default Function<br>(Pin Left High) | Alternate Function<br>(Pin Pulled Low) | |---------------------|-------------------------------------|----------------------------------------| | MODCLK | Synthesized system clock | External system clock | | BKPT | Background Mode Disabled | Background Mode Enabled | | BERR | Expanded Mode | Single-Chip Mode | | DATA1 (if BERR = 1) | 8-Bit Expanded Mode | 16-Bit Expanded Mode | BERR, BKPT, and MODCLK do not have internal pull-ups and must be driven to the desired state during reset. Operating mode determines which address and data bus lines are used and which general-purpose I/O ports are available. The table below summarizes bus and port configuration. #### **Table 9 Bus and Port Configuration Options** | Mode | Address Bus | Data Bus | I/O Ports | |-----------------|-------------|------------|------------------------------------------------------------------------------------------| | 16-Bit Expanded | ADDR[18:3] | DATA[15:0] | _ | | 8-Bit Expanded | ADDR[18:3] | DATA[15:8] | DATA[7:0] = Port H | | Single Chip | None | None | ADDR[18:11] = Port A<br>ADDR[10:3] = Port B<br>DATA[15:8] = Port G<br>DATA[7:0] = Port H | Many pins on the MC68HC16, including data and address bus pins, have multiple functions. Reset value for these pins depends on operating mode. In expanded mode, the values of DATA[11:0] during reset determines the function of these pins. The functions of some pins can be changed subsequently by writing to the appropriate pin assignment register. Data bus pins have internal pull-ups and must be pulled low to achieve the desired alternate configuration. The following tables summarize pin configuration options for each operating mode. ## 3.2.1 16-Bit Expanded Mode In 16-bit expanded mode, ( $\overline{BERR} = 1$ , DATA1 = 0) pins ADDR[18:3] and DATA[15:0] are configured as address and data pins, respectively. The alternate functions for these pins as ports A, B, G, and H are unavailable. **Table 10 16-Bit Expanded Mode Reset Configuration** | Pin(s) Affected | Select Pin | <b>Default Function</b><br>(Pin Left High) | Alternate Function (Pin Pulled Low) | |------------------------------------------------------------------------------|------------|--------------------------------------------|------------------------------------------------------| | CSBOOT | DATA0 | CSBOOT 16-Bit | CSBOOT 8-Bit | | BR/CS0 | DATA2 | CS0 | BR | | FC0/CS3 | | CS3 | FC0 | | FC1/PC1 | | FC1 | FC1 | | FC2/CS5/PC2 | | CS5 | FC2 | | ADDR19/CS6/PC3 ADDR20/CS7/PC4 ADDR21/CS8/PC5 ADDR22/CS9/PC6 ADDR23/CS10/ECLK | DATA3 | CS6 | ADDR19 | | | DATA4 | CS[7:6] | ADDR[20:19] | | | DATA5 | CS[8:6] | ADDR[21:19] | | | DATA6 | CS[9:6] | ADDR[22:19] | | | DATA7 | CS[10:6] | ADDR[23:19] | | DSACKO/PE0 DSACK1/PE1 AVEC/PE2 PE3 DS/PE4 AS/PE5 SIZO/PE6 SIZ1/PE7 | DATA8 | DSACKO DSACK1 AVEC PE3 DS AS SIZO SIZ1 | PE0<br>PE1<br>PE2<br>PE3<br>PE4<br>PE5<br>PE6<br>PE7 | | MODCLK/PF0 | DATA9 | MODCLK | PF0 | | IRQ[7:1]/PF[7:1] | | IRQ[7:1] | PF[7:1] | | BGACK/CSE | DATA10 | BGACK | CSE <sup>1</sup> | | BG/CSM | | BG | CSM <sup>2</sup> | | DATA11 | DATA11 | Slave Mode Disabled <sup>3</sup> | Slave Mode Enabled <sup>3</sup> | <sup>1.</sup> $\overline{\text{CSE}}$ is enabled when DATA10 and DATA1 = 0 during reset. <sup>2.</sup> $\overline{\text{CSM}}$ is enabled when DATA13, DATA10 and DATA1 = 0 during reset. <sup>3.</sup> Slave mode used for factory test only. ## 3.2.2 8-Bit Expanded Mode In 8-bit expanded mode (BERR = 1, DATA1 = 1), pins DATA[7:0] are configured as an 8-bit I/O port. Pins DATA[15:8] are configured as data pins. Pins ADDR[18:3] are configured as address pins. Emulator mode is always disabled. **Table 11 8-Bit Expanded Mode Reset Configuration** | Pin(s) Affected | Select Pin | Default Function<br>(Pin Left High) | Alternate Function<br>(Pin Pulled Low) | |------------------------------------------------------------------------------|------------------|----------------------------------------|------------------------------------------------------| | CSBOOT | N/A <sup>1</sup> | CSBOOT 8-Bit | CSBOOT 8-Bit | | BR/CS0<br>FC0/CS3/PC0<br>FC1/PC1<br>FC2/CS5/PC2 | N/A <sup>1</sup> | CS0<br>CS3<br>FC1<br>CS5 | CS0<br>CS3<br>FC1<br>CS5 | | ADDR19/CS6/PC3 ADDR20/CS7/PC4 ADDR21/CS8/PC5 ADDR22/CS9/PC6 ADDR23/CS10/ECLK | N/A <sup>1</sup> | CS[10:6] | CS[10:6] | | DSACKO/PE0 DSACK1/PE1 AVEC/PE2 PE3 DS/PE4 AS/PE5 SIZO/PE6 SIZ1/PE7 | DATA8 | DSACKO DSACK1 AVEC PE3 DS AS SIZO SIZ1 | PE0<br>PE1<br>PE2<br>PE3<br>PE4<br>PE5<br>PE6<br>PE7 | | MODCLK/PF0<br> | DATA9 | MODCLK<br>IRQ[7:1] | PF0<br>PF[7:1] | | BGACK/CSE<br>BG/CSM | N/A <sup>1</sup> | BGACK<br>BG | BGACK<br>BG | <sup>1.</sup> These pins have only one reset configuration in 8-bit expanded mode. ### 3.2.3 Single-Chip Mode In single-chip mode (BERR = 0), pins DATA[15:0] are configured as two 8-bit I/O ports. ADDR[18:3] are configured as two 8-bit I/O ports. There is no external data bus path. Expanded mode configuration options are not available: I/O ports A, B, C, E, F, G, and H are always selected. BERR can be tied low permanently to select single-chip mode. **Table 12 Single-Chip Mode Reset Configuration** | Pin(s) Affected | Function | |------------------|--------------| | CSBOOT | CSBOOT 8-Bit | | ADDR[18:10] | PA[7:0] | | ADDR[9:3] | PB[7:0] | | BR/CS0 | CS0 | | FC0/CS3/PC0 | PC[6:0] | | FC1/PC1 | | | FC2/CS5/PC2 | | | ADDR19/CS6/PC3 | | | ADDR20/CS7/PC4 | | | ADDR21/CS8/PC5 | | | ADDR22/CS9/PC6 | | | ADDR23/CS10/ECLK | _ | | DSACK0/PE0 | PE[7:0] | | DSACK1/PE1 | | | AVEC/PE2 | | | PE3 | | | DS/PE4 | | | AS/PE5 | | | SIZ0/PE6 | | | SIZ1/PE7 | | | MODCLK/PF0 | PF0 | | IRQ[7:1]/PF[7:1] | PF[7:1] | | DATA[15:8] | PG[7:0] | | DATA[7:0] | PH[7:0] | | BGACK/CSE | BGACK | | BG/CSM | BG | #### 3.3 Emulation Support The SCIM contains logic that can be used to replace on-chip ports externally. It also contains special support logic to allow external emulation of internal ROM. This emulation support allows system development of a single-chip application in expanded mode. Emulator mode is a special type of 16-bit expanded operation. It is entered by holding DATA10 low, BERR high, and DATA1 low during reset. In emulator mode, all port A, B, E, G, and H data and data direction registers and the port E pin assignment register are mapped externally. Port C data, port F data and data direction registers, and port F pin assignment register are accessible normally in emulator mode. An emulator chip select $(\overline{CSE})$ is asserted whenever any of the externally-mapped registers are addressed. The signal is asserted on the falling edge of $\overline{AS}$ . The SCIM does not respond to these accesses, allowing external logic, such as a port replacement unit (PRU) to respond. Accesses to externally-mapped registers require three clock cycles. External ROM emulation is enabled by holding DATA10 and DATA13 low during reset (DATA14 must be held high during reset to enable the ROM module). While ROM emulation mode is enabled, memory chip select signal $\overline{\text{CSM}}$ is asserted whenever a valid access to an address assigned to the masked ROM array is made. The ROM module does not acknowledge IMB accesses while in emulation mode — this causes the SCIM to run an external bus cycle for each access. See **3.9 Chip Selects** and **9 Masked ROM Module** for more information. ## 3.3.1 System Protection System protection includes a bus monitor, a halt monitor, a spurious interrupt monitor, and a software watchdog timer. These functions reduce the number of external components required for a complete control system. #### **SYPCR** — System Protection Control Register \$YFFA21 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|----|----|-----|-----|----|----| | SWE | SWP | SV | VT | DBE | BME | BI | MT | | RESET: | | | | | | | | | 1 | MODCLK | 0 | 0 | 0 | 0 | 0 | 0 | The system protection control register controls system monitor functions, software watchdog clock prescaling, and bus monitor timing. In operating modes, this register can be written only once following power-on or reset, but can be read at any time. In test mode, it is writable at any time. SWE — Software Watchdog Enable 0 = Software watchdog disabled 1 = Software watchdog enabled SWP — Software Watchdog Prescale This bit controls the value of the software watchdog prescaler. 0 = Software watchdog clock not prescaled 1 = Software watchdog clock prescaled by 512 The reset value of SWP is the complement of the state of the MODCLK pin during reset. ### SWT[1:0] — Software Watchdog Timing This field selects the divide ratio used to establish software watchdog time-out period. The following table gives the ratio for each combination of SWP and SWT bits. | SWP | SWT | Ratio | |-----|-----|-----------------| | 0 | 00 | 2 <sup>9</sup> | | 0 | 01 | 2 <sup>11</sup> | | 0 | 10 | 2 <sup>13</sup> | | 0 | 11 | 2 <sup>15</sup> | | 1 | 00 | 2 <sup>18</sup> | | 1 | 01 | 2 <sup>20</sup> | | 1 | 10 | 2 <sup>22</sup> | | 1 | 11 | 2 <sup>24</sup> | DBE — Double Bus Fault Enable 0 = Disable double bus fault halt monitor function 1 = Enable double bus fault halt monitor function BME — Bus Monitor External Enable 0 = Disable bus monitor function for an internal to external bus cycle. 1 = Enable bus monitor function for an internal to external bus cycle. ## BMT[1:0] — Bus Monitor Timing This field selects a bus monitor time-out period as shown in the table below. | BMT | Bus Monitor Time-out Period | |-----|-----------------------------| | 00 | 64 System Clocks | | 01 | 32 System Clocks | | 10 | 16 System Clocks | | 11 | 8 System Clocks | #### 3.3.2 Bus Monitor The internal bus monitor checks for excessively long response times during normal bus cycles (DSACKx) and during IACK cycles (AVEC). The monitor asserts BERR if response time is excessive. DSACKx and AVEC response times are measured in clock cycles. The maximum allowable response time can be selected by setting the BMT field. The monitor does not check DSACKx response on the external bus unless it initiates the bus cycle. The BME bit in the SYPCR enables the internal bus monitor for internal to external bus cycles. If a system contains external bus masters, an external bus monitor must be implemented, and the internal to external bus monitor option must be disabled. #### 3.3.3 Halt Monitor The halt monitor responds to an assertion of HALT on the internal bus, caused by a double bus fault. This signal is asserted by the CPU after a double bus fault occurs. A flag in the reset status register (RSR) indicates that the last reset was caused by the halt monitor. The halt monitor reset can be inhibited by the DBE bit in the SYPCR. #### 3.3.4 Spurious Interrupt Monitor The spurious interrupt monitor causes a bus error exception if no interrupt arbitration occurs during interrupt acknowledge cycle. ### 3.3.5 Software Watchdog ## **SWSR** — Software Service Register \$YFFA27 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|----|-----|---|---|---| | | | | SW | /SR | | | | | RESET: | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Register shown with read value. The software watchdog is controlled by SWE in SYPCR. Once enabled, the watchdog requires that a service sequence be written to SWSR on a periodic basis. If servicing does not take place, the watchdog times out and issues a reset. This register can be written at any time, but returns zeros when read. Perform a software watchdog service sequence as follows: - Write \$55 to SWSR. - Write \$AA to SWSR. Both writes must occur in the order listed prior to time-out, but any number of instructions can be executed between the two writes. Watchdog clock rate is affected by SWP and SWT in SYPCR. When SWT[1:0] are modified, a watchdog service sequence must be performed before the new timeout period will take effect. The reset value of SWP is the complement of the state of the MODCLK pin on the rising edge of reset. Software watchdog time-out period is given by the following equation: Time-Out Period = Divide Count/EXTAL Frequency ### 3.4 System Clock The system clock in the SCIM provides timing signals for the IMB modules and for an external peripheral bus. Because the MC68HC16Y1 is a fully static design, register and memory contents are not affected when clock rate changes. System hardware and software support changes in clock rate during operation. The system clock signal can be generated in three ways. An internal phase-locked loop can synthesize the clock from either an internal or an external frequency source, or the clock signal can be input from an external source. Following is a block diagram of the clock submodule. - 1. Must be low-leakage capacitor (insulation resistance 30,000 $\text{M}\Omega$ or greater). - 2. Capacitance based on a test circuit constructed with a DAISHINKU DMX-38 32.768-kHz crystal. SYS CLOCK BLOCK 32KHZ Figure 5 System Clock Block Diagram #### 3.4.1 Clock Sources The state of the clock mode (MODCLK) pin during reset determines clock source. When MODCLK is held high during reset, the clock synthesizer generates a clock signal from either a crystal oscillator or an external reference input — clock synthesizer control register SYNCR determines operating frequency and various modes of operation. When MODCLK is held low during reset, the clock synthesizer is disabled, and an external system clock signal must be applied — SYNCR control bits have no effect. A reference crystal must be connected between the EXTAL and XTAL pins in order to use the internal oscillator. Use of a 32.768 kHz watch crystal is recommended — these crystals are readily available and inexpensive. If an external reference signal or an external system clock signal is applied via the EXTAL pin, the XTAL pin must be left floating. External reference signal frequency must be less than or equal to maximum specified reference frequency. External system clock signal frequency must be less than or equal to maximum specified system clock frequency. When an external system clock signal is applied (PLL not used), duty cycle of the input is critical, especially at operating frequencies close to maximum. The relationship between clock signal duty cycle and clock signal period is expressed: Minimum external clock period = minimum external clock high/low time 50% – percentage variation of external clock input duty cycle ### 3.4.2 Clock Synthesizer Operation A voltage controlled oscillator (VCO) generates the system clock signal. A portion of the clock signal is fed back to a divider/counter. The divider controls the frequency of one input to a phase comparator. The other phase comparator input is a reference signal, either from the internal oscillator or from an external source. The comparator generates a control signal proportional to the difference in phase between its two inputs. The signal is low-pass filtered and used to correct VCO output frequency. The synthesizer locks when VCO frequency is identical to reference frequency. Lock time is affected by the filter time constant and by the amount of difference between the two comparator inputs. Whenever comparator input changes, the synthesizer must re-lock. Lock status is shown by the SLOCK bit in SYN-CR The MC68HC16Y1 does not come out of reset state until the synthesizer locks. Crystal type, characteristic frequency, and layout of external oscillator circuitry affect lock time. The low-pass filter requires an external low-leakage capacitor, typically 0.1 $\mu$ F, connected between the XFC and $V_{DDSYN}$ pins. $V_{DDSYN}$ is used to power the clock circuits. A separate power source increases MCU noise immunity and can be used to run the clock when the MCU is powered down. A quiet power supply must be used as the $V_{DDSYN}$ source, since PLL stability depends on the VCO, which uses this supply. Adequate external bypass capacitors should be placed as close as possible to the $V_{DDSYN}$ pin to assure stable operating frequency. When the clock synthesizer is used, control register SYNCR determines operating frequency and various modes of operation. Because the CPU16 in the MC68HC16Y1 operates only in supervisor mode, SYNCR can be read or written at any time. The SYNCR X bit controls a divide by two prescaler that is not in the synthesizer feedback loop. Setting X doubles clock speed without changing VCO speed — there is no VCO relock delay. The SYNCR W bit controls a 3-bit prescaler in the feedback divider. Setting W increases VCO speed by a factor of four. The SYNCR Y field determines the count modulus for a modulo 64 down counter, causing it to divide by a value of Y + 1. When either W or Y value changes, there is a VCO relock delay. Clock frequency is determined by SYNCR bit settings as follows: $$F_{\text{SYSTEM}} = F_{\text{REFERENCE}} [4(Y + 1)(2^{2W + X})]$$ In order for the device to perform correctly, the clock frequency selected by the W, X, and Y bits must be within the limits specified for the MCU. Maximum specified clock frequency with a 32.768 kHz reference is 16.78 kHz. VCO frequency is determined by: $$F_{VCO} = F_{SYSTEM} (2 - X)$$ , for 32.768 kHz devices. The reset state of SYNCR (\$3F00) produces a modulus-64 count. #### 3.4.3 Clock Control The clock control circuits determine system clock frequency and clock operation under special circumstances, such as loss of synthesizer reference or low-power mode. Clock source is determined by the logic state of the MODCLK pin during reset. ### **SYNCR** — Clock Synthesizer Control Register \$YFFA04 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|----|----|----|----|----|---|---|------|---|---|-------|-------|-------|--------|-------| | | W | Х | | | Y | | | | EDIV | 0 | 0 | SLIMP | SLOCK | RSTEN | STSCIM | STEXT | | RESET: | | | | | | | | | • | , | | | | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | U | U | 0 | 0 | 0 | When the on-chip clock synthesizer is used, system clock frequency is controlled by the bits in the upper byte of SYNCR. Bits in the lower byte show status of or control operation of internal and external clocks. Because the CPU16 always operates in supervisor mode, SYNCR can be read or written at any time. ## W — Frequency Control (VCO) This bit controls a prescaler tap in the synthesizer feedback loop. Setting the bit increases the VCO speed by a factor of four. VCO relock delay is required. #### X — Frequency Control Bit (Prescale) This bit controls a divide by two prescaler that is not in the synthesizer feedback loop. Setting it doubles clock speed without changing VCO speed. There is no VCO relock delay. ### Y[5:0] — Frequency Control (Counter) The Y field controls the modulus down counter in the synthesizer feedback loop, causing it to divide by a value of Y + 1. Values range from 0 to 63. VCO relock delay is required. #### EDIV — E Clock Divide Rate - 0 = ECLK frequency is system clock divided by 8. - 1 = ECLK frequency is system clock divided by 16. ECLK is an external M6800 bus clock available on pin ADDR23. See **3.9 Chip Selects** for more information. ### SLIMP — Limp Mode Flag - 0 = External crystal is VCO reference. - 1 = Loss of crystal reference. When the on-chip synthesizer is used, loss of reference frequency will cause SLIMP to be set. The VCO continues to run using the base control voltage. Maximum limp frequency is maximum specified system clock frequency. X-bit state affects limp frequency. - SLOCK Synthesizer Lock Flag - 0 = VCO is enabled, but has not locked. - 1 = VCO has locked on the desired frequency (or system clock is external). The MCU maintains reset state until the synthesizer locks, but SLOCK does not indicate synthesizer lock status until after the user writes to SYNCR. #### RSTEN — Reset Enable - 0 = Loss of crystal causes the MCU to operate in limp mode. - 1 = Loss of crystal causes system reset. #### STSCIM — Stop Mode System Integration Clock - 0 = When LPSTOP is executed, the SCIM clock is driven from the crystal oscillator and the VCO is turned off to conserve power. - 1 = When LPSTOP is executed, the SCIM clock is driven from the VCO. #### STEXT — Stop Mode External Clock - 0 = When LPSTOP is executed, the CLKOUT signal is held negated to conserve power. - 1 = When LPSTOP is executed, the CLKOUT signal is driven from the SCIM clock, as determined by the state of the STSCIM bit. ### 3.4.4 Periodic Interrupt Timer The periodic interrupt timer (PIT) generates interrupts of specified priorities at specified intervals. Timing for the PIT is provided by a programmable prescaler driven by the system clock. #### **PICR** — Periodic Interrupt Control Register \$YFFA22 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|-----|----|----|----|----|-------|---|---|---|---|---|----|---|---|---| | | 0 | 0 | 0 | 0 | 0 | | PIRQL | | | | | Р | IV | | | | | _ | RESI | ET: | • | • | | | | | • | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | This register contains information concerning periodic interrupt priority and vectoring. Bits [10:0] can be read or written at any time. Bits [15:11] are unimplemented and always return zero. ### PIRQL[2:0] — Periodic Interrupt Request Level The table below shows what interrupt request level is asserted when a periodic interrupt is generated. If a PIT interrupt and an external IRQ of the same priority occur simultaneously, the PIT interrupt is serviced first. The periodic timer continues to run when the interrupt is disabled. | PIRQL | Interrupt Request Level | |-------|-----------------------------| | 000 | Periodic Interrupt Disabled | | 001 | Interrupt Request Level 1 | | 010 | Interrupt Request Level 2 | | 011 | Interrupt Request Level 3 | | 100 | Interrupt Request Level 4 | | 101 | Interrupt Request Level 5 | | 110 | Interrupt Request Level 6 | | 111 | Interrupt Request Level 7 | ## PIV[7:0] — Periodic Interrupt Vector The bits of this field contain the vector generated in response to an interrupt from the periodic timer. When the SCIM responds, the periodic interrupt vector is placed on the bus. | PITR — Periodic Interrupt Timer Register \$YFFA24 | | | | | | | | | | | | | FA24 | | | | |---------------------------------------------------|----|----|----|----|----|----|---|--------|---|---|---|------|------|---|---|---| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PTP | | | | PITN | И | | | | | RESET: | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | MODCLK | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PITR contains the count value for the periodic timer. A zero value turns off the periodic timer. This register can be read or written at any time. PTP — Periodic Timer Prescaler Control 1 = Periodic timer clock prescaled by a value of 512 0 = Periodic timer clock not prescaled The reset state of PTP is the complement of the state of the MODCLK signal during reset. PITM[7:0] — Periodic Interrupt Timing Modulus Field This is an 8-bit timing modulus. The period of the timer can be calculated as follows: PIT Period = [(PITM)(Prescale)(4)]/EXTAL where PIT Period = Periodic interrupt timer period PITM = Periodic interrupt timer register modulus (PITR[7:0]) EXTAL = Crystal frequency Prescale = 512 or 1 depending on the state of the PTP bit in the PITR #### 3.5 External Bus Interface The external bus interface (EBI) transfers information between the internal MCU bus and external devices when the MC68HC16Y1 is operating in expanded modes. In fully expanded mode, the external bus has 24 address lines and 16 data lines. In partially expanded mode, the external bus has 24 address lines and 8 data lines. Because the CPU16 in the MC68HC16Y1 drives only 20 of the 24 IMB address lines, ADDR[23:20] follow the output state of ADDR19. The EBI provides dynamic sizing between 8-bit and 16-bit data accesses. It supports byte, word, and long-word transfers. Ports are accessed through the use of asynchronous cycles controlled by the data transfer (SIZ1 and SIZ0) and data size acknowledge pins (DSACK1 and DSACK0). In fully expanded mode, both 8-bit and 16-bit data ports can be accessed; in partially expanded mode, only 8-bit ports can be accessed. Multiple bus cycles may be required for a transfer to an 8-bit port. Port width is the maximum number of bits accepted or provided during a bus transfer. External devices must follow the handshake protocol described below. Control signals indicate the beginning of the cycle, the address space, the size of the transfer, and the type of cycle. The selected device controls the length of the cycle. Strobe signals, one for the address bus and another for the data bus, indicate the validity of an address and provide timing information for data. The EBI operates in an asynchronous mode for any port width. To add flexibility and minimize the necessity for external logic, MCU chip select logic can be synchronized with EBI transfers. Chip select logic can also provide internally-generated bus control signals for these accesses. See **3.9 Chip Selects** for more information. #### 3.5.1 Bus Control Signals The CPU initiates a bus cycle by driving the address, size, function code, and read/write outputs. At the beginning of the cycle, size signals SIZ0 and SIZ1 are driven along with the function code signals. The size signals indicate the number of bytes remaining to be transferred during an operand cycle. They are valid while the address strobe $(\overline{AS})$ is asserted. The table below shows SIZ0 and SIZ1 encoding. The read/write $(R/\overline{W})$ signal determines the direction of the transfer during a bus cycle. This signal changes state, when required, at the beginning of a bus cycle, and is valid while $\overline{AS}$ is asserted. $R/\overline{W}$ only transitions when a write cycle is preceded by a read cycle or vice versa. The signal may remain low for two consecutive write cycles. **Table 13 Size Signal Encoding** | SIZ1 | SIZ0 | Transfer Size | |------|------|---------------| | 0 | 1 | Byte | | 1 | 0 | Word | | 1 | 1 | 3 Byte | | 0 | 0 | Long Word | #### 3.5.2 Function Codes Function code signals FC[2:0] are automatically generated by the CPU16. The function codes can be considered address extensions that automatically select one of eight address spaces to which an address applies. These spaces are designated as either user or supervisor, and program or data spaces. Because the CPU16 always operates in supervisor mode (FC2 always = 1), address spaces 0 to 3 are not used. Address space 7 is designated CPU space. CPU space is used for control information not normally associated with read or write bus cycles. Function codes are valid while $\overline{\rm AS}$ is asserted. **Table 14 CPU16 Address Space Encoding** | FC2 | FC1 | FC0 | Address Space | |-----|-----|-----|---------------| | 1 | 0 | 0 | Reserved | | 1 | 0 | 1 | Data Space | | 1 | 1 | 0 | Program Space | | 1 | 1 | 1 | CPU Space | #### 3.5.3 Address Bus Address bus signals ADDR[19:0] define the address of the most significant byte to be transferred during a bus cycle. The MCU places the address on the bus at the beginning of a bus cycle. The address is valid while $\overline{AS}$ is asserted. Because the CPU16 in the MC68HC16Y1 does not drive ADDR[23:20], these lines follow the logic state of ADDR19. #### 3.5.4 Address Strobe AS is a timing signal that indicates the validity of an address on the address bus and of many control signals. It is asserted one-half clock after the beginning of a bus cycle. #### **3.5.5 Data Bus** Data bus signals DATA[15:0] comprise a bidirectional, non-multiplexed parallel bus that transfers data to or from the MCU. A read or write operation can transfer 8 or 16 bits of data in one bus cycle. During a read cycle, the data is latched by the MCU on the last falling edge of the clock for that bus cycle. For a write cycle, all 16 bits of the data bus are driven, regardless of the port width or operand size. The MCU places the data on the data bus one-half clock cycle after $\overline{\rm AS}$ is asserted in a write cycle. #### 3.5.6 Data Strobe Data strobe $(\overline{DS})$ is a timing signal. For a read cycle, the MCU asserts $\overline{DS}$ to signal an external device to place data on the bus. $\overline{DS}$ is asserted at the same time as $\overline{AS}$ during a read cycle. For a write cycle, $\overline{DS}$ signals an external device that data on the bus is valid. The MCU asserts $\overline{DS}$ one full clock cycle after the assertion of $\overline{AS}$ during a write cycle. ### 3.5.7 Bus Cycle Termination Signals During bus cycles, external devices assert the data transfer and size acknowledge signals (DSACK1 and DSACK0). During a read cycle, the signals tell the MCU to terminate the bus cycle and to latch data. During a write cycle, the signals indicate that an external device has successfully stored data and that the cycle may terminate. These signals also indicate to the MCU the size of the port for the bus cycle just completed. (Refer to the discussion of dynamic bus sizing.) The bus error (BERR) signal is also a bus cycle termination indicator and can be used in the absence of DSACK1 and DSACK0 to indicate a bus error condition. It can also be asserted in conjunction with these signals, provided it meets the appropriate timing requirements. The internal bus monitor can be used to generate the BERR signal for internal and internal-to-external transfers. When BERR and HALT are asserted simultaneously, the CPU16 takes a bus error exception. Finally, autovector signal (AVEC) can be used to terminate external IRQ pin interrupt acknowledge cycles. AVEC indicates that the MCU will internally generate a vector number to locate an interrupt handler routine. If it is continuously asserted, autovectors will be generated for all external interrupt requests. AVEC is ignored during all other bus cycles. #### 3.5.8 Data Transfer Mechanism The MCU architecture supports byte, word, and long-word operands, allowing access to 8- and 16-bit data ports through the use of asynchronous cycles controlled by the data transfer and size acknowledge inputs (DSACK1 and DSACK0). ## 3.5.9 Dynamic Bus Sizing The MCU dynamically interprets the port size of the addressed device during each bus cycle, allowing operand transfers to or from 8- and 16-bit ports. During an operand transfer cycle, the slave device signals its port size and indicates completion of the bus cycle to the MCU through the use of the DSACKO and DSACKT inputs, as shown in the following table. | DSACK1 | DSACK0 | Result | |--------|--------|------------------------------------------------| | 1 | 1 | Insert Wait States in Current Bus Cycle | | 1 | 0 | Complete Cycle — Data Bus Port Size is 8 Bits | | 0 | 1 | Complete Cycle — Data Bus Port Size is 16 Bits | | 0 | 0 | Reserved | Table 15 Effect of DSACK Signals For example, if the MCU is executing an instruction that reads a long-word operand from a 16-bit port, the MCU latches the 16 bits of valid data and then runs another bus cycle to obtain the other 16 bits. The operation for an 8-bit port is similar, but requires four read cycles. The addressed device uses the DSACKO and DSACKO signals to indicate the port width. For instance, a 16-bit device always returns DSACKO for a 16-bit port (regardless of whether the bus cycle is a byte or word operation). Dynamic bus sizing requires that the portion of the data bus used for a transfer to or from a particular port size be fixed. A 16-bit port must reside on data bus bits [15:0], and an 8-bit port must reside on data bus bits [15:8]. This minimizes the number of bus cycles needed to transfer data and ensures that the MCU transfers valid data. The MCU always attempts to transfer the maximum amount of data on all bus cycles. For a word operation, it is assumed that the port is 16 bits wide when the bus cycle begins. Operand bytes are designated as shown in the figure below. OP0 is the most significant byte of a long-word operand, and OP3 is the least significant byte. The two bytes of a word-length operand are OP0 (most significant) and OP1. The single byte of a byte-length operand is OP0. | Operand | | | Byte Order | | | | | | | |------------|-----|----|------------|-----|-----|-----|-----|-----|--| | | 31 | 24 | 23 | 16 | 15 | 8 | 7 | 0 | | | Long Word | OP0 | | OI | OP1 | | OP2 | | OP3 | | | Three Byte | | | OP0 | | OP1 | | OP2 | | | | Word | | | | OP0 | | OP1 | | | | | Byte | | | | | | | 0 | P0 | | Figure 6 Operand Byte Order ### 3.5.10 Operand Alignment The data multiplexer establishes the necessary connections for different combinations of address and data sizes. The multiplexer takes the two bytes of the 16-bit bus and routes them to their required positions. Positioning of bytes is determined by the size and address outputs. SIZ1 and SIZ0 indicate the remaining number of bytes to be transferred during the current bus cycle. The number of bytes transferred is equal to or less than the size indicated by SIZ1 and SIZ0, depending on port width. ADDR0 also affects the operation of the data multiplexer. During an operand transfer, ADDR[23:1] indicate the word base address of the portion of the operand to be accessed, and ADDR0 indicates the byte offset from the base. Bear in mind the fact that ADDR[23:20] follow the state of ADDR19 in the MC68HC16Y1. ### 3.5.11 Misaligned Operands CPU16 processor architecture uses a basic operand size of 16 bits. An operand is misaligned when it overlaps a word boundary. This is determined by the value of ADDR0. When ADDR0 = 0 (an even address), the address is on a word and byte boundary. When ADDR0 = 1 (an odd address), the address is on a byte boundary only. A byte operand is aligned at any address; a word or long-word operand is misaligned at an odd address. In the MC68HC16Y1, the largest amount of data that can be transferred by a single bus cycle is an aligned word. If the MCU transfers a long-word operand via a 16-bit port, the most significant operand word is transferred on the first bus cycle and the least significant operand word on a following bus cycle. The CPU16 can perform misaligned word transfers. This capability makes it software compatible with the MC68HC11 CPU. The CPU16 treats misaligned long-word transfers as two misaligned word transfers. ## 3.5.12 Operand Transfer Cases The following table summarizes how operands are aligned for various types of transfers. OPn entries are portions of a requested operand that are read or written during a bus cycle and are defined by SIZ1, SIZ0, and ADDR0 for that bus cycle. ### **Table 16 Operand Transfer Cases** | Transfer Case | | SIZ0 | ADDR0 | DSACK1 | DSACK0 | DATA | DATA | |----------------------------------------------------|---|------|-------|--------|--------|--------|-------| | | | | | | | [15:8] | [7:0] | | Byte to 8-bit Port (Even/Odd) | 0 | 1 | Х | 1 | 0 | OP0 | (OP0) | | Byte to 16-bit Port (Even) | 0 | 1 | 0 | 0 | Χ | OP0 | (OP0) | | Byte to 16-bit Port (Odd) | 0 | 1 | 1 | 0 | Χ | (OP0) | OP0 | | Word to 8-bit Port (Aligned) | 1 | 0 | 0 | 1 | 0 | OP0 | (OP1) | | Word to 8-bit Port (Misaligned) | 1 | 0 | 1 | 1 | 0 | OP0 | (OP0) | | Word to 16-bit Port (Aligned) | 1 | 0 | 0 | 0 | Х | OP0 | OP1 | | Word to 16-bit Port (Misaligned) | 1 | 0 | 1 | 0 | Χ | (OP0) | OP0 | | 3 Byte to 8-bit Port (Aligned) <sup>2</sup> | 1 | 1 | 0 | 1 | 0 | OP0 | (OP1) | | 3 Byte to 8-bit Port (Misaligned) <sup>2</sup> | 1 | 1 | 1 | 1 | 0 | OP0 | (OP0) | | 3 Byte to 16-bit Port (Aligned) <sup>3</sup> | 1 | 1 | 0 | 0 | Х | OP0 | OP1 | | 3 Byte to 16-bit Port (Misaligned) <sup>2</sup> | 1 | 1 | 1 | 0 | Х | (OP0) | OP0 | | Long Word to 8-bit Port (Aligned) | 0 | 0 | 0 | 1 | 0 | OP0 | (OP1) | | Long Word to 8-bit Port (Misaligned) <sup>3</sup> | 1 | 0 | 1 | 1 | 0 | OP0 | (OP0) | | Long Word to 16-bit Port (Aligned) | 0 | 0 | 0 | 0 | Х | OP0 | OP1 | | Long Word to 16-bit Port (Misaligned) <sup>3</sup> | 1 | 0 | 1 | 0 | Х | (OP0) | OP0 | #### NOTES: - 1. Operands in parentheses are ignored by the CPU16 during read cycles. - 2. Three-byte transfer cases occur only as a result of a long word to byte transfer. - 3. The CPU16 treats misaligned long-word transfers as two misaligned word transfers. #### 3.6 Reset Reset procedures handle system initialization and recovery from catastrophic failure. The MC68HC16Y1 performs resets with a combination of hardware and software. The SCIM determines whether a reset is valid, asserts control signals, performs basic system configuration and boot ROM selection based on hardware mode-select inputs, then passes control to the CPU16. Reset occurs when an active low logic level on the $\overline{\text{RESET}}$ pin is clocked into the SCIM. Resets are gated by the CLKOUT signal. Asynchronous resets are assumed to be catastrophic. An asynchronous reset can occur on any clock edge. Synchronous resets are timed to occur at the end of bus cycles. If there is no clock when $\overline{\text{RESET}}$ is asserted, reset does not occur until the clock starts. Resets are clocked to allow completion of write cycles in progress at the time $\overline{\text{RESET}}$ is asserted. Reset is the highest-priority CPU16 exception. Any processing in progress is aborted by the reset exception, and cannot be restarted. Only essential tasks are performed during reset exception processing. Other initialization tasks must be accomplished by the exception handler routine. SCIM Reset Mode Selection The logic states of certain MCU pins during reset determine SCIM operating configuration. Refer to **3.2 Operating Modes** for more information. #### 3.6.1 MCU Module Pin Function During Reset As a general rule, module pins default to port functions, and input/output ports are set to input state. This is accomplished by disabling pin functions in the appropriate control registers, and by clearing the appropriate port data direction registers. Refer to individual module sections in this technical summary for more information. The following table is a summary of module pin functions out of reset. **Table 17 Module Pin Functions** | Module | Pin Mnemonic | Function | | | |--------|-------------------|-------------------|--|--| | ADC | PADA[7:0]/AN[7:0] | DISCRETE INPUT | | | | | V <sub>RH</sub> | REFERENCE VOLTAGE | | | | | V <sub>RL</sub> | REFERENCE VOLTAGE | | | | CPU | DSI/IPIPE1 | DSI/IPIPE1 | | | | | DSO/IPIPE0 | DSO/IPIPE0 | | | | | BKPT/DSCLK | BKPT/DSCLK | | | | GPT | PGP7/IC4/OC5 | DISCRETE INPUT | | | | | PGP[6:3]/OC[4:1] | DISCRETE INPUT | | | | | PGP[2:0]/IC[3:1] | DISCRETE INPUT | | | | | PAI | DISCRETE INPUT | | | | | PCLK | DISCRETE INPUT | | | | | PWMA, PWMB | DISCRETE OUTPUT | | | | MCCI | PMC7/TXDA | DISCRETE INPUT | | | | | PMC6/RXDA | DISCRETE INPUT | | | | | PMC5/TXDB | DISCRETE INPUT | | | | | PMC4/RXDB | DISCRETE INPUT | | | | | PMC3/SS | DISCRETE INPUT | | | | | PMC2/SCK | DISCRETE INPUT | | | | | PMC1/MOSI | DISCRETE INPUT | | | | | PMC0/MISO | DISCRETE INPUT | | | | TPU | TP[15:0] | TPU INPUT | | | #### 3.6.2 Reset Timing The RESET input must be asserted for a specified minimum period in order for reset to occur. External RESET assertion can be delayed internally for a period equal to the longest bus cycle time (or the bus monitor time-out period) in order to protect write cycles from being aborted by reset. While RESET is asserted, SIM pins are either in an inactive, high impedance state or are driven to their inactive states. When an external device asserts RESET for the proper period, reset control logic clocks the signal into an internal latch. The control logic drives the RESET pin low for an additional 512 CLKOUT cycles after it detects that the RESET signal is no longer being externally driven, to guarantee this length of reset to the entire system. If an internal source asserts a reset signal, the reset control logic asserts RESET for a minimum of 512 cycles. If the reset signal is still asserted at the end of 512 cycles, the control logic continues to assert RESET until the internal reset signal is negated. After 512 cycles have elapsed, the reset input pin goes to an inactive, high-impedance state for 10 cycles. At the end of this 10-cycle period, the reset input is tested. When the input is at logic level one, reset exception processing begins. If, however, the reset input is at logic level zero, the reset control logic drives the pin low for another 512 cycles. At the end of this period, the pin again goes to high-impedance state for 10 cycles, then it is tested again. The process repeats until RESET is released. #### 3.6.3 Power-On Reset When the SCIM clock synthesizer is used to generate system clocks, power-on reset involves special circumstances related to application of system and clock synthesizer power. Regardless of clock source, voltage must be applied to clock synthesizer power input pin V<sub>DDSYN</sub>, so that the MCU can op- erate. The following discussion assumes that $V_{DDSYN}$ is applied before and during reset. This minimizes crystal start-up time. When $V_{DDSYN}$ is applied at power-on, start-up time is affected by specific crystal parameters and by oscillator circuit design. $V_{DD}$ ramp-up time also affects pin state during reset. During power-on reset, an internal circuit in the SCIM drives the IMB internal and external reset lines. The circuit releases the internal reset line as $V_{DD}$ ramps up to the minimum specified value, and SCIM pins are initialized. When $V_{DD}$ reaches the specified minimum value, the clock synthesizer VCO begins operation. Clock frequency ramps up to the specified limp mode frequency. The external $\overline{\text{RESET}}$ line remains asserted until the clock synthesizer PLL locks and 512 CLKOUT cycles elapse. The SCIM clock synthesizer provides clock signals to the other MCU modules. After the clock is running and the internal reset signal is asserted for four clock cycles, these modules reset. $V_{DD}$ ramp time and VCO frequency ramp time determine how long these four cycles take. Worst case is approximately 15 milliseconds. During this period, module port pins may be in an indeterminate state. While input-only pins can be put in a known state by means of external pull-up resistors, external logic on input/output or output-only pins must condition the lines during this time. Active drivers require high-impedance buffers or isolation resistors to prevent conflict. #### 3.6.4 Use of Three State Control Pin Asserting the three-state control (TSC) input causes the MCU to put all output drivers in an inactive, high-impedance state. The signal must remain asserted for ten clock cycles for drivers to change state. There are certain constraints on use of TSC during power-up reset: When the internal clock synthesizer is used (MODCLK held high during reset), synthesizer rampup time affects how long the ten cycles take. Worst case is approximately 20 milliseconds from TSC assertion. When an external clock signal is applied (MODCLK held low during reset), pins go to high-impedance state as soon after TSC assertion as ten clock pulses have been applied to the EXTAL pin. When TSC assertion takes effect, internal signals are forced to values that can cause inadvertent mode selection. Once the output drivers change state, the MCU must be powered down and restarted before normal operation can resume. #### 3.7 Interrupts Interrupt recognition and servicing involve complex interaction between the central processing unit, the system integration module, and a device or module requesting interrupt service. The CPU16 provides for eight levels of interrupt priority (0–7), seven automatic interrupt vectors, and 200 assignable interrupt vectors. All interrupts with priorities less than seven can be masked by the interrupt priority (IP) field in the condition code register. The CPU16 handles interrupts as a type of asynchronous exception. Interrupt recognition is based on the states of interrupt request signals $\overline{IRQ[7:1]}$ and the IP mask value. Each of the signals corresponds to an interrupt priority. $\overline{IRQ1}$ has the lowest priority, and $\overline{IRQ7}$ has the highest priority. The IP field consists of three bits (CCR[7:5]). Binary values %000 to %111 provide eight priority masks. Masks prevent an interrupt request of a priority less than or equal to the mask value (except for IRQ7) from being recognized and processed. When IP contains %000, no interrupt is masked. During exception processing, the IP field is set to the priority of the interrupt being serviced. Interrupt request signals can be asserted by external devices or by microcontroller modules. Request lines are connected internally by a wired NOR. Simultaneous requests with different priorities can be made. Internal assertion of an interrupt request signal does not affect the logic state of the corresponding MCU pin. External interrupt requests are routed to the CPU16 through the external bus interface and SCIM interrupt control logic. The CPU treats external interrupt requests as though they had come from the SCIM. External IRQ[6:1] are active-low level-sensitive inputs. External IRQ7 is an active-low transition-sensitive input. It requires both an edge and a voltage level for validity. <u>IRQ[6:1]</u> are maskable. <u>IRQ7</u> is nonmaskable. The <u>IRQ7</u> input is transition-sensitive to prevent redundant servicing and stack overflow. A nonmaskable interrupt is generated each time <u>IRQ7</u> is asserted, and each time the priority mask changes from %111 to a lower number while <u>IRQ7</u> is asserted. Interrupt requests are sampled on consecutive falling edges of the system clock. Interrupt request input circuitry has hysteresis. To be valid, a request signal must be asserted for at least two consecutive clock periods. Valid requests do not cause immediate exception processing, but are left pending. Pending requests are processed at instruction boundaries or when exception processing of higher-priority exceptions is complete. The CPU16 does not latch the priority of a pending interrupt request. If an interrupt source of higher priority makes a service request while a lower priority request is pending, the higher priority request is serviced. If an interrupt request of equal or lower priority than the current IP mask value is made, the CPU does not recognize the occurrence of the request in any way. ### 3.7.1 Interrupt Acknowledge and Arbitration Interrupt acknowledge bus cycles are generated during exception processing. When the CPU16 detects one or more interrupt requests of a priority higher than the interrupt priority mask value, it performs a CPU space read from address \$FFFFF : [IP] : 1. The CPU space read cycle performs two functions: it places a mask value corresponding to the highest priority interrupt request on the address bus, and it acquires an exception vector number from the interrupt source. The mask value also serves two purposes: it is latched into the CCR IP field to mask lower-priority interrupts during exception processing, and it is decoded by modules that have requested interrupt service to determine whether the current interrupt acknowledge cycle pertains to them. Modules that have requested interrupt service decode the IP value placed on the address bus at the beginning of the interrupt acknowledge cycle. If their requests are at the specified IP level, they respond to the cycle. Arbitration between simultaneous requests of the same priority is performed by serial contention between module interrupt arbitration (IARB) field bit values. Each module that can make an interrupt service request, including the SCIM, has an IARB field in its configuration register. An IARB field can be assigned a value from %0001 (lowest priority) to %1111 (highest priority). A value of %0000 in an IARB field causes the CPU16 to process a spurious interrupt exception when an interrupt from that module is recognized. Because the EBI manages external interrupt requests, the SCIM IARB value is used for arbitration between internal and external interrupt requests. The reset value of IARB for the SCIM is %1111. The reset IARB value for all other modules is %0000. Initialization software must assign different IARB values to implement an arbitration scheme. Each module must have a unique IARB value. When two or more IARB fields have the same nonzero value, the CPU16 interprets multiple vector numbers simultaneously, with unpredictable consequences. Arbitration must always take place, even when a single source requests service. This point is important for two reasons: the CPU interrupt acknowledge cycle to is not driven on the external bus unless the SCIM wins contention, and failure to contend causes an interrupt acknowledge bus cycle to be terminated by a bus error, which causes a spurious interrupt exception to be taken. When arbitration is complete, the dominant module must place an interrupt vector number on the data bus and terminate the bus cycle. In the case of an external interrupt request, because the interrupt ac- knowledge cycle is transferred to the external bus, an external device must decode the mask value and respond with a vector number, then generate bus cycle termination signals. If the device does not respond in time, a spurious interrupt exception is taken. The periodic interrupt timer (PIT) in the SCIM can generate internal interrupt requests of specific priority at predetermined intervals. By hardware convention, PIT interrupts are serviced before external interrupt service requests of the same priority. Refer to **3.4.4 Periodic Interrupt Timer** for more information. ## 3.7.2 Interrupt Processing Summary A summary of the interrupt processing sequence follows. When the sequence begins, a valid interrupt service request has been detected and is pending. - A. The CPU finishes higher priority exception processing or reaches an instruction boundary. - B. Processor state is stacked, then the CCR PK extension field is cleared. - C. The interrupt acknowledge cycle begins: - 1. FC[2:0] are driven to %111 (CPU space) encoding. - 2. The address bus is driven as follows. ADDR[23:20] = %1111; ADDR[19:16] = %1111, which indicates that the cycle is an interrupt acknowledge CPU space cycle; ADDR[15:4] = %111111111111; ADDR[3:1] = the priority of the interrupt request being acknowledged; and ADDR0 = %1. - 3. Request priority is latched into the CCR IP field from the address bus. - D. Modules or external peripherals that have requested interrupt service decode the priority value in ADDR[3:1]. If request priority is the same as the priority value in the address, IARB contention takes place. When there is no contention, the spurious interrupt monitor asserts BERR, and a spurious interrupt exception is processed. - E. After arbitration, the interrupt acknowledge cycle can be completed in one of three ways: - 1. The dominant interrupt source supplies a vector number and DSACKx signals appropriate to the access. The CPU16 acquires the vector number. - 2. The AVEC signal is asserted (the signal can be asserted by the dominant interrupt source or the pin can be tied low), and the CPU16 generates an autovector number corresponding to interrupt priority. - The bus monitor asserts BERR and the CPU16 generates the spurious interrupt vector number. - F. The vector number is converted to a vector address. - G. The content of the vector address is loaded into the PC, and the processor transfers control to the exception handler routine. ## 3.8 General-Purpose Input/Output The SCIM contains six general-purpose input/output ports: ports A, B, E, F, G, and H. (Port C, an output-only port, is included under the discussion of chip selects.) Ports A, B, and G are available in single-chip mode only, and Port H is available in single-chip or 8-bit expanded modes only. Ports E, F, G, and H have an associated data direction register (DDR) to configure each pin as input or output. Ports A and B share a DDR that configures each port as input or output. Ports E and F have associated pin assignment registers which configure each pin as digital I/O or an alternate function. Port F has an edge-detect flag register which indicates whether a transition has occurred on any of its pins. The following table shows the shared functions of the general-purpose I/O ports and the modes in which they are available. **Table 18 General-Purpose I/O Ports** | Port | Shared Function | Modes | |------|-----------------|-----------------------------| | A | ADDR[18:11] | Single chip | | В | ADDR[10:3] | Single chip | | E | Bus control | All | | F | IRQ[7:1]/MODCLK | All | | G | DATA[15:8] | Single chip | | Н | DATA[7:0] | Single chip, 8-bit expanded | Access to port A, B, E, G, and H data and data direction registers and port E pin assignment register requires three clock cycles, to ensure timing compatibility with external port replacement logic. Port registers are byte-addressable and are grouped to allow coherent word access to port data register pairs A-B and G-H, as well as word-aligned long word coherency of A-B-G-H port data registers. Port registers are not affected by CPU reset. If emulator mode is enabled, accesses to ports A, B, E, G, and H data and data direction registers and port E pin assignment register are ignored, and can be replaced with external logic, such as a Motorola Port Replacement Unit. Port F registers remain accessible. A write to port A, B, E, F, G, or H data register is stored in the internal data latch, and if any port pin is configured as an output, the value stored for that bit is driven on the pin. A read of the port data register returns the value at the pin only if the pin is configured as a discrete input. Otherwise, the value read is the value stored in the register. #### 3.8.1 Ports A and B Ports A and B are available in single-chip mode only. One data direction register controls data direction for both ports. Port A and B registers can be read or written at any time the MCU is not in emulator mode. | PORTA — Port A Data Register \$YFFA0 | | | | | | | | | | |--------------------------------------|--------------|---------------|--------|-----|-----|-----|----------|--|--| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | | | RESET: | • | • | | • | | | | | | | U | U | U | U | U | U | U | U | | | | | | | | | | | | | | | PORTB — Port B Data Register \$Y | | | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PB7 | PB6 | PB5 | PB4 | PB3 | PB2 | PB1 | PB0 | | | | RESET: | | | | | | | | | | | U | U | U | U | U | U | U | U | | | | | | | | | | | | | | | <b>DDRAB</b> — P | ort A/B Data | Direction Reg | jister | | | | \$YFFA14 | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | 0 | 0 | 0 | 0 | 0 | 0 | DDA | DDB | | | | RESET: | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | DDA and DDB control the direction of the pin drivers for ports A and B, respectively, when the pins are configured for I/O. Setting DDA or DDB configures all pins in the corresponding port as outputs. Clearing DDA or DDB to zero configures all pins in the corresponding port as inputs. #### 3.8.2 Port E Port E can be made available in all operating modes. The state of BERR and DATA8 during reset controls whether the port E pins are used as bus control signals or discrete I/O lines. If the MCU is in emulator mode, an access of the port E data, data direction, or pin assignment registers (PORTE, DDRE, PEPAR) is forced to go external. This allows port replacement logic to be supplied externally, giving an emulator access to the bus control signals. ### **PORTE** — Port E Data Register ### **\$YFFA11, \$YFFA13** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|-----| | PE7 | PE6 | PE5 | PE4 | PE3 | PE2 | PE1 | PE0 | | RESET: | | | | | | | | | U | U | U | U | U | U | U | U | PORTE is a single register that can be accessed in two locations. It can be read or written at any time the MCU is not in emulator mode. #### **DDRE** — Port E Data Direction Register #### \$YFFA15 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|------|------|------|------|------| | DDE7 | DDE6 | DDE5 | DDE4 | DDE3 | DDE2 | DDE1 | DDE0 | | RESET: | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The bits in this register control the direction of the pin drivers when the pins are configured as I/O. Any bit in this register set to one configures the corresponding pin as an output. Any bit in this register cleared to zero configures the corresponding pin as an input. This register can be read or written at any time the MCU is not in emulator mode. ### **PEPAR** — Port E Pin Assignment Register ### \$YFFA17 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |--------------------------------|-------|-------|-------|-------|-------|-------|-------|--|--| | PEPA7 | PEPA6 | PEPA5 | PEPA4 | PEPA3 | PEPA2 | PEPA1 | PEPA0 | | | | RESET (Expanded, Single-chip): | | | | | | | | | | | DATA8 | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | The bits in this register control the function of each port E pin. Any bit set to one defines the corresponding pin to be a bus control signal, with the function shown in the following table. Any bit cleared to zero defines the corresponding pin to be an I/O pin, controlled by PORTE and DDRE. ### **Table 19 Port E Pin Assignments** | PEPAR Bit | Port E Signal | Bus Control Signal | |-----------|---------------|--------------------| | PEPA7 | PE7 | SIZ1 | | PEPA6 | PE6 | SIZ0 | | PEPA5 | PE5 | ĀS | | PEPA4 | PE4 | DS | | PEPA3 | PE3 | * | | PEPA2 | PE2 | AVEC | | PEPA1 | PE1 | DSACK1 | | PEPA0 | PE0 | DSACK0 | <sup>\*</sup> When PEPA3 is set, the PE3 pin goes to logic level one. The CPU16 does not support the control function for this pin. BERR and DATA8 control the state of this register following reset. If BERR and/or DATA8 are low during reset, this register is set to \$00, defining all port E pins to be I/O pins. If BERR and DATA8 are both high during reset, the register is set to \$FF, which defines all port E pins to be bus control signals. #### 3.8.3 Port F Port F pins can be configured as interrupt request inputs, edge-detect input/outputs, or discrete input/outputs. When port F pins are configured for edge detection, and a priority level is specified by writing a value to the Port F edge-detect interrupt level register (PFLVR), port F control logic generates an interrupt request when the specified edge is detected. Interrupt vector assignment is made by writing a value to the Port F edge-detect interrupt vector register (PFIVR). The edge-detect interrupt has the lowest arbitration priority in the SCIM. ### **PORTF** — Port F Data Register \$YFFA19, \$YFFA1B | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|-----|-----|-----|-----|-----|-----|-----| | | PF7 | PF6 | PF5 | PF4 | PF3 | PF2 | PF1 | PF0 | | - | RESET: | | | | | | | | | | U | U | U | U | U | U | U | U | A write to the port F data register is stored in the internal data latch, and if any port F pin is configured as an output, the value stored for that bit is driven on the pin. A read of PORTF returns the value on a pin only if the pin is configured as a discrete input. Otherwise, the value read is the value stored in the data register. Port F is a single register that can be accessed in two locations. It can be read or written at any time, including when the MCU is in emulator mode. #### **DDRF** — Port F Data Direction Register \$YFFA1D | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|------|------|------|------|------| | DDF7 | DDF6 | DDF5 | DDF4 | DDF3 | DDF2 | DDF1 | DDF0 | | RESET: | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The bits in this register control the direction of Port F pin drivers when the pins are configured for I/O. Setting any bit in this register configures the corresponding pin as an output. Clearing any bit in this register configures the corresponding pin as an input. ## **PFPAR** — Port F Pin Assignment Register \$YFFA1F | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | | PFPA3 | | PFI | PA2 | PFPA1 | | PFPA0 | | | RESET (Expanded, Single-chip): | | | | | | | | _ | | | DATA9 | | 0 | Λ | Λ | Λ | Λ | Λ | Λ | Λ | The fields in this register determine the functions of pairs of port F pins as shown in the following tables. BERR and DATA9 determine the reset state of this register. If BERR and/or DATA9 are low during reset, this register is set to \$00, defining all port F pins to be I/O pins. If BERR and DATA9 are both high during reset, the register is set to \$FF, which defines all port F pins except PF0 to be interrupt signals. ### **Table 20 Port F Pin Assignments** | PFPAR Field | Port F Signal | Alternate Signal | |-------------|---------------|------------------| | PFPA3 | PF[7:6] | ĪRQ[7:6] | | PFPA2 | PF[5:4] | ĪRQ[5:4] | | PFPA1 | PF[3:2] | ĪRQ[3:2] | | PFPA0 | PF[1:0] | ĪRQ1, MODCLK* | <sup>\*</sup>MODCLK signal is only recognized during reset #### **Table 21 PFPAR Pin Functions** | PFPAx Bits | Port F Signal | |------------|-----------------------------| | 00 | I/O pin without edge detect | | 01 | Rising edge detect | | 10 | Falling edge detect | | 11 | Interrupt request | #### **PORTFE** —Port F Edge-Detect Flag Register \$YFFA2B | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|-----| | EF7 | EF6 | EF5 | EF4 | EF3 | EF2 | EF1 | EF0 | | RESET: | • | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | When the corresponding pin is configured for edge detection, a PORTFE bit is set if an edge is detected. PORTFE bits remain set, regardless of the subsequent state of the corresponding pin, until cleared. To clear a bit, first read PORTFE, then write the bit to zero. When a pin is configured for general-purpose I/O or for use as an interrupt request input, PORTFE bits do not change state. ### **PFIVR** — Port F Edge-Detect Interrupt Vector Register \$YFFA2B | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | PFIVR7 | PFIVR6 | PFIVR5 | PFIVR4 | PFIVR3 | PFIVR2 | PFIVR1 | PFIVR0 | | RESET: | | | | | | | | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | This register determines which vector in the exception vector table is used for interrupts generated by the port F edge-detect logic. Program PFIVR[7:0] to the value pointing to the appropriate interrupt vector. See the CPU16 section of this summary for interrupt vector assignments. ## **PFLVR** — Port F Edge-Detect Interrupt Level Register \$YFFA2D | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|---|-------|-------|-------| | 0 | 0 | 0 | 0 | 0 | PFLV2 | PFLV1 | PFLV0 | | RESET: | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PFLVR determines the priority level of the port F edge-detect interrupt. The reset value is \$00, indicating that the interrupt is disabled. When several sources of interrupts from the SCIM are arbitrating for the same level, the port F edge-detect interrupt has the lowest arbitration priority. #### 3.8.4 Port G Port G is available in single-chip mode only. In single-chip mode, these pins are always configured for general-purpose I/O. #### **PORTG** — Port G Data Register **\$YFFA0C** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|-----| | PG7 | PG6 | PG5 | PG4 | PG3 | PG2 | PG1 | PG0 | | RESET: | | | | | | | | | U | U | U | U | U | U | U | U | This register can be read or written anytime the MCU is not in emulator mode. #### **DDRG** — Port G Data Direction Register **\$YFFA0E** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|------|------|------|------|------| | DDG7 | DDG6 | DDG5 | DDG4 | DDG3 | DDG2 | DDG1 | DDG0 | | RESET: | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The bits in this register control the direction of the pin drivers when the pins are configured as I/O. Any bit in this register set to one configures the corresponding pin as an output. Any bit in this register cleared to zero configures the corresponding pin as an input. #### 3.8.5 Port H Port H is available in single-chip and 8-bit expanded modes only. The function of these pins is determined by operating mode — there is no pin assignment register associated with this port. ### PORTH — Port H Data Register \$YFFA0D | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|-----|-----|-----|-----|-----|-----| | PH7 | PH6 | PH5 | PH4 | PH3 | PH2 | PH1 | PH0 | | RESET: | | | | | | | | | U | U | U | U | U | U | U | U | This register can be read or written anytime the MCU is not in emulator mode. Reset has no effect. #### **DDRH** — Port H Data Direction Register **\$YFFA0F** | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|------|------|------|------|------|------| | DDH7 | DDH6 | DDH5 | DDH4 | DDH3 | DDH2 | DDH1 | DDH0 | | RESET: | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The bits in this register control the direction of the pin drivers when the pins are configured as I/O. Any bit in this register set to one configures the corresponding pin as an output. Any bit in this register cleared to zero configures the corresponding pin as an input. ### 3.9 Chip Selects Typical microcontrollers require additional hardware to provide external chip select signals. The MC68HC16Y1 includes nine programmable chip select circuits that can provide 2 to 13 clock cycle access to external memory and peripherals. Two additional chip selects $\overline{CSE}$ and $\overline{CSM}$ provide emulator support. Address block sizes of 2 Kbytes to 1 Mbyte can be selected. However, because ADDR[23:20] = ADDR19 in the CPU16, 512-Kbyte blocks are the largest usable size. Chip select assertion can be synchronized with bus control signals to provide output enable, read/write strobes, or interrupt acknowledge signals. Logic can also generate DSACK signals internally. A single DSACK generator is shared by all circuits — multiple chip selects assigned to the same address and control must have the same number of wait states. Chip selects can also be synchronized with the ECLK signal available on ADDR23. When a memory access occurs, chip select logic compares address space type, address, type of access, transfer size, and interrupt priority (in the case of interrupt acknowledge) to parameters stored in chip select registers. If all parameters match, the appropriate chip select signal is asserted. Select signals are active low. A block diagram of a chip select circuit is shown below. Figure 7 Chip Select Circuit Block Diagram If a chip select function is given the same address as a microcontroller module or memory array, an access to that address will go to the module or array, and the chip select signal will not be asserted. Each chip select pin can have two or more functions. Chip select configuration out of reset is determined by operating mode. In all modes, the boot ROM select signal is automatically asserted out of reset. In single-chip mode, all chip select pins except $\overline{\text{CS10}}$ and $\overline{\text{CS0}}$ are configured for alternate functions or discrete output. In expanded modes, appropriate pins are configured for chip select operation, but chip select signals cannot be asserted until a transfer size is chosen. In fully expanded mode, data bus pins can be held low to enable alternate functions for chip select pins. The following table shows allocation of chip selects and discrete outputs to MCU pins. **Table 22 Chip Select Pin Allocation** | Chip Select | Alternate | Discrete Outputs | |-------------|-----------|------------------| | Function | Function | Function | | CSBOOT | CSBOOT | _ | | CS0 | BR | _ | | CSM | BG | _ | | CSE | BGACK | _ | | CS3 | FC0 | PC0 | | _ | FC1 | PC1 | | CS5 | FC2 | PC2 | | CS6 | ADDR19 | PC3 | | CS7 | ADDR20 | PC4 | | CS8 | ADDR21 | PC5 | | CS9 | ADDR22 | PC6 | | CS10 | ADDR23 | ECLK | ### 3.10 Emulation Mode Chip Select Signals Emulation mode chip select signals are used during external register or ROM emulation. Pin function is controlled by a chip select pin assignment register, but the other chip select registers do not affect these signals. During emulator mode operation, all port A, B, E, G, and H data and data direction registers, and the port E pin assignment register are mapped externally. The emulator chip select signal $\overline{CSE}$ is asserted when any of these registers is addressed. The SCIM does not respond to these accesses — an external device, such as a port replacement unit, can respond instead. See **3.3 Emulation Support** for more information. An internal module chip select signal $\overline{\text{CSM}}$ can also be enabled during emulator mode operation. When the ROM module is enabled, $\overline{\text{CSM}}$ is asserted when an access to an address assigned to the masked ROM array is made — this allows an external device to emulate the ROM. Internal $\overline{\text{DSACK}}$ is generated by the ROM module after it has inserted the number of wait states specified by the WAIT field in the MRMCR. See **9 Masked ROM Module** for more information. #### 3.10.1 Chip Select Registers Pin assignment registers (CSPAR) determine functions of chip select pins. Pin assignment registers also determine port size (8- or 16-bit) for dynamic bus allocation. A pin data register (PORTC) latches discrete output data. Blocks of addresses are assigned to each chip select function. Block sizes of 2 Kbytes to 1 Mbyte can be selected by writing values to the appropriate base address register (CSBAR). However, because the logic state of ADDR20 is always the same as the state of ADDR19 in the MC68HC16Y1, the largest usable block size is 512 Kbytes. Address blocks for separate chip select functions can overlap. Chip select option registers (CSOR) determine timing of and conditions for assertion of chip select signals. Eight parameters, including operating mode, access size, synchronization, and wait state insertion can be specified. Initialization code often resides in a peripheral memory device controlled by the chip select circuits. A set of special chip select functions and registers (CSORBT, CSBARBT) is provided to support bootstrap operation. ### 3.10.2 Pin Assignment Registers The pin assignment registers contain pairs of bits that determine the functions of chip select pins. Alternate functions of the associated pins are shown in parentheses. Reset value depends on the operating mode. In the following register diagrams, reset values are shown in the following order: single-chip modes, partially expanded mode, and fully expanded mode. The notation "DATA#" indicates that a bit goes to the logic level of that data bus pin on reset. DATA lines have weak pull-ups — during reset in fully expanded mode, an active external device can pull the data lines low to select alternate functions. #### CSPAR0 — Chip Select Pin Assignment Register 0 \$YFFA44 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----------|----|----|-----|-----------|---|-------------|---|------------|---|-----------|---|----|-------| | 0 | 0 | CS<br>(FC | | 0 | FC1 | CS<br>(FC | | CSI<br>(BGA | | CSN<br>(BG | | CS<br>(BF | | CS | воот | | RES | ET: | • | | • | | • | | • | | • | | | | • | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 0 | | 0 | 0 | DATA2 | 1 | 0 | 1 | DATA2 | 1 | DATA10 | 1 | DATA10 | 1 | DATA2 | 1 | 1 | DATA0 | CSPAR0[15:14] — Not used. These bits always read zero; write has no effect. CSPAR011 — Not used. CSPAR010 determines whether pin is FC1 or a discrete output. ### CSPAR1 — Chip Select Pin Assignment Register 1 **\$YFFA46** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|----|----|----|----|--------------|---|--------------|---|--------------|---|--------------|---|--------------|---| | 0 | 0 | 0 | 0 | 0 | 0 | CS1<br>(ADDR | | CS9<br>(ADDR | | CS8<br>(ADDR | | CS7<br>(ADDR | | CS6<br>(ADDR | | | RES | ET: | • | | • | | | | • | | • | | | | • | | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | DATA7 | 1 | DATA6 | 1 | DATA5 | 1 | DATA4 | 1 | DATA3 | 1 | CSPAR1[15:10] — Not used. These bits always read zero; write has no effect. Clearing both CS10 select bits (CSPAR1[9:8]) enables the M6800 bus clock (ECLK) on ADDR23. The table below shows pin assignment register encoding. | Bit Pair | Description | |----------|---------------------------| | 00 | Discrete Output | | 01 | Alternate Function | | 10 | Chip Select (8-Bit Port) | | 11 | Chip Select (16-Bit Port) | A pin programmed as a discrete output drives an external signal to the value specified in the Port C data register (PORTC), with the following exceptions: - No discrete output function is available on pins BR, BG, or BGACK. - ADDR23 provides ECLK output rather than a discrete output signal. Internal chip select logic is inhibited when discrete output or alternate function are assigned. Port size is determined when a pin is assigned as a chip select. When a pin is assigned to an 8-bit port, the chip select is asserted at all addresses within the block range. If a pin is assigned to a 16-bit port, the upper/lower byte field of the option register selects the byte with which the chip select is associated. #### 3.10.3 Base Address Registers A base address is the starting address for the block enabled by a given chip select. Block size determines the extent of the block above the base address. Each chip select has an associated base register, so that an efficient address map can be constructed for each application. If a chip select is assigned an address used by a microcontroller module, the module has priority — the chip select does not respond to an access. ### **CSBARBT** — Chip Select Base Address Register Boot ROM \$YFFA48 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------|------|------|------|------|---|-------|---| | ADDR | BLKSZ | | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | | | | | RES | SET: | | | | | • | | | | • | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | #### **CSBAR0 – CSBAR10** — Chip Select Base Address Registers ### \$YFFA4C-\$YFFA74 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|---|-------|---| | ADDR<br>23 | ADDR<br>22 | ADDR<br>21 | ADDR<br>20 | ADDR<br>19 | ADDR<br>18 | ADDR<br>17 | ADDR<br>16 | ADDR<br>15 | ADDR<br>14 | ADDR<br>13 | ADDR<br>12 | ADDR<br>11 | | BLKSZ | | | RES | ET: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ADDR[23:20] will be at the same logic level as ADDR19 during internal CPU master operation. ADDR[23:20] must match ADDR19 for the chip select to be active. #### BLKSZ — Block Size Field This field determines the size of the block above the base address that must be enabled by the chip select. The table below shows bit encoding for the base address registers block size field. | Block Size Field | Block Size | Address Lines Compared | |------------------|------------|------------------------| | 000 | 2 K | ADDR[23:11] | | 001 | 8 K | ADDR[23:13] | | 010 | 16 K | ADDR[23:14] | | 011 | 64 K | ADDR[23:16] | | 100 | 128 K | ADDR[23:17] | | 101 | 256 K | ADDR[23:18] | | 110 | 512 K | ADDR[23:19] | | 111 | 512 K | ADDR[23:20] | ADDR[23:20] will be at the same logic level as ADDR19 during normal operation. ### ADDR[15:3] — Base Address Field This field sets the starting address of a particular address space. The address compare logic uses only the most significant bits to match an address within a block — the value of the base address must be a multiple of block size. Base address register diagrams show how base register bits correspond to address lines. Because ADDR20 = ADDR19 in the CPU16, maximum block size is 512 Kbytes. Because ADDR[23:20] follow the logic state of ADDR19, if all 24 address lines are used, addresses from \$080000 to \$F7FFFF are inaccessible. ## 3.10.4 Option Registers The option registers contain eight fields that determine timing of and conditions for assertion of chip select signals. These make the chip selects useful for generating peripheral control signals. Certain constraints set by fields in the base address register and in the option register must be satisfied in order to assert a chip select signal, and to provide $\overline{DSACK}$ or autovector support. | CSORB | <b>T</b> — C | hip Se | lect Op | otion R | Register | Boot | ROM | | | | | | | \$YF | FA4A | |-------|--------------|--------|---------|---------|----------|--------|-------|-----|---|----|-----|----|-------|--------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MODE | BY | TE | R | W | STRB | | DS/ | ACK | | SP | ACE | | IPL | | AVEC | | RESI | ET: | | | | | | | | | • | | | | | | | 0 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | | CSOR0 | - csc | )R10 - | – Chip | Selec | t Optio | n Regi | sters | | | | | \$ | YFFA4 | E-\$YI | FFA76 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | MODE | BY | TE | R | W | STRB | | DSA | ACK | | SP | ACE | | IPL | | AVEC | | RESE | ET: | | • | | | | | | | • | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The option register for CSBOOT, CSORBT, contains special reset values that support bootstrap operations from peripheral memory devices. MODE — Asynchronous/Synchronous Mode - 0 = Asynchronous mode selected - 1 = Synchronous mode selected In asynchronous mode, the chip select is asserted synchronized with $\overline{AS}$ or $\overline{DS}$ . In synchronous mode, the DSACK field is not used, because a bus cycle is only performed as a synchronous operation. When a match condition occurs on a chip select programmed for synchronous operation, the chip select signals the EBI that an E-clock cycle is pending. ## BYTE — Upper/Lower Byte Option This field is used only when the chip select 16-bit port option is selected in the pin assignment register. The following table lists upper/lower byte options. | Byte | Description | |------|-------------| | 00 | Disable | | 01 | Lower Byte | | 10 | Upper Byte | | 11 | Both Bytes | #### R/W — Read/Write This field causes a chip select to be asserted only for a read, only for a write, or for both read and write. The table below shows the options. | R/W | Description | |-----|-------------| | 00 | Reserved | | 01 | Read Only | | 10 | Write Only | | 11 | Read/Write | STRB — Address Strobe/Data Strobe 0 = Address strobe 1 = Data strobe This bit controls the timing for assertion of a chip select in asynchronous mode. Selecting address strobe causes chip select to be asserted synchronized with address strobe. Selecting data strobe causes chip select to be asserted synchronized with data strobe. #### DSACK — Data Strobe Acknowledge This field specifies the source of DSACK in asynchronous mode. It also allows the user to adjust bus timing with internal DSACK generation by controlling the number of wait states that are inserted to optimize bus speed in a particular application. The following table shows the DSACK field encoding. A nowait encoding (%0000) corresponds to a three clock-cycle bus. The fast termination encoding (%1110) corresponds to a two clock-cycle bus — microcontroller modules typically respond at this rate, but fast termination can also be used to access fast external memory. | DSACK | Description | |-------|------------------| | 0000 | No Wait States | | 0001 | 1 Wait State | | 0010 | 2 Wait States | | 0011 | 3 Wait States | | 0100 | 4 Wait States | | 0101 | 5 Wait States | | 0110 | 6 Wait States | | 0111 | 7 Wait States | | 1000 | 8 Wait States | | 1001 | 9 Wait States | | 1010 | 10 Wait States | | 1011 | 11 Wait States | | 1100 | 12 Wait States | | 1101 | 13 Wait States | | 1110 | Fast Termination | | 1111 | External DSACK | #### SPACE — Address Space This option field is used to select an address space to be used by the chip select logic. The CPU16 normally operates in supervisor space — all space types can be used. Interrupt acknowledge cycles take place in CPU space. | Space Field | Address Space | |-------------|-----------------------| | 00 | CPU Space | | 01 | User Space | | 10 | Supervisor Space | | 11 | Supervisor/User Space | #### IPL — Interrupt Priority Level When the space field is set for CPU space (%00), chip select logic can be used for interrupt acknowledge. During an interrupt acknowledge cycle, the priority level on address lines ADDR[3:1] is compared to the value in the IPL field. If the values are the same, then a chip select can be asserted, provided other option register conditions are met. When the Space field has any value except %00, the IPL field determines whether an access takes place in program or data space. The following table shows IPL field encoding. | IPL | Space = 00 | Space = 01, 10, 11 | |-----|------------|--------------------| | 000 | All | Data or Program | | 001 | IPL1 | Data | | 010 | IPL2 | Program | | 011 | IPL3 | Reserved | | 100 | IPL4 | Reserved | | 101 | IPL5 | Data | | 110 | IPL6 | Program | | 111 | IPL7 | Reserved | This field only affects the response of chip selects and does not affect interrupt recognition by the CPU. "All" means that a chip select signal is asserted regardless of the priority of the interrupt. #### AVEC — Autovector Enable - 0 = External interrupt vector enabled - 1 = Autovector enabled This field selects one of two methods of acquiring the interrupt vector during the interrupt acknowledge cycle. It is not generally used in conjunction with a chip select pin. If the chip select is configured to trigger on an interrupt acknowledge cycle (SPACE = %00) and the $\overline{AVEC}$ field is set to one, the chip select automatically generates an $\overline{AVEC}$ in response to the interrupt acknowledge cycle. Otherwise, the vector must be supplied by the requesting device. #### **PORTC** — Port C Data Register \$YFFA41 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|-----|-----|-----|-----|-----|-----|-----| | 0 | | PC6 | PC5 | PC4 | PC3 | PC2 | PC1 | PC0 | | Ī | RESET: | | | | | | | | | | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | The pin data register controls the state of pins programmed as Port C discrete outputs. When a pin is assigned as a discrete output, the value in this register appears at the output. PC[6:0] correspond to pins $\overline{CS[9:3]}$ . This is a read/write register. Bit 7 is not used. Writing to this bit has no effect, and it always reads zero. #### 3.10.5 Chip Select Reset Operation The reset values of the chip select pin assignment fields in CSPAR0 and CSPAR1 depend on the operating mode selected. Refer to the discussion of these registers for more information. The CSBOOT assignment field in CSPAR0 is configured differently. The MSB, bit 1 of CSPAR0, is always one. This enables the CSBOOT signal to select a boot ROM containing initialization firmware. The LSB value, determined by the logic level of DATA0 during reset, selects boot ROM port size. When DATA0 is held low, port size is eight bits. When internal connections pull the LSB high, port size is 16 bits. After reset, the MCU fetches initialization vectors from addresses \$0000 to \$0006 in bank 0 of program space. To support bootstrap operation from reset, the base address field in chip select base register boot (CSBARBT) has a reset value of all zeros. A ROM device containing vectors located at these addresses can be enabled by $\overline{\text{CSBOOT}}$ after a reset. The block size field in CSBARBT has a reset value of 512 Kbytes. The byte field in option register CSORBT has a reset value of both bytes, but CSOR[10:0] have a reset value of disable, since they should not select external devices until an initial program sets up the base and option registers. The following table shows the reset values in the base and option registers for $\overline{\text{CS-BOOT}}$ . **Table 23 Chip Select Reset Values** | Field | Reset Value | |------------------|---------------------------| | Base Address | \$0000 0000 | | Block Size | 512 Kbyte | | Async/Sync Mode | Asynchronous Mode | | Upper/Lower Byte | Both Bytes | | Read/Write | Read/Write | | AS/DS | AS | | DSACK | 13 Wait States | | Address Space | Supervisor/User | | IPL | All | | Autovector | External Interrupt Vector | ### 3.11 Factory Test Test functions are integrated into the SCIM to support scan-based testing of the various MCU modules during production. Test submodule registers are intended for Motorola use. Register names and addresses are provided to show the user that these addresses are occupied. | SCIMTR — Single-Chip Integration Module Test Register | \$YFFA02 | |------------------------------------------------------------------|----------| | SCIMTRE — Single-Chip Integration Module Test Register (E Clock) | \$YFFA08 | | TSTMSRA — Master Shift Register A | \$YFFA30 | | TSTMSRB — Master Shift Register B | \$YFFA32 | | TSTSC — Test Module Shift Count | \$YFFA34 | | TSTRC — Test Module Repetition Count | \$YFFA36 | | CREG — Test Submodule Control Register | \$YFFA38 | | DREG — Distributed Register | \$YFFA3A | ### **4 Time Processor Unit** The time processor unit (TPU) provides optimum performance in controlling time-related activity. The TPU contains a dedicated execution unit, a tri-level prioritized scheduler, data storage RAM, dual-time bases, and microcode ROM. The TPU controls 16 independent, orthogonal channels, each with an associated I/O pin, and is capable of performing any time function. Each channel also contains a dedicated event register, allowing both match and input capture functions. A block diagram of the TPU follows. Figure 8 TPU Simplified Block Diagram **Table 24 TPU Address Map** | Address | 15 8 7 | 0 | |----------|-----------------------------------------------|---| | \$YFFE00 | TPU MODULE CONFIGURATION REGISTER (TPUMCR) | | | \$YFFE02 | TEST CONFIGURATION REGISTER (TCR) | | | \$YFFE04 | DEVELOPMENT SUPPORT CONTROL REGISTER (DSCR) | | | \$YFFE06 | DEVELOPMENT SUPPORT STATUS REGISTER (DSSR) | | | \$YFFE08 | TPU INTERRUPT CONFIGURATION REGISTER (TICR) | | | \$YFFE0A | CHANNEL INTERRUPT ENABLE REGISTER (CIER) | | | \$YFFE0C | CHANNEL FUNCTION SELECTION REGISTER 0 (CFSR0) | | | \$YFFE0E | CHANNEL FUNCTION SELECTION REGISTER 1 (CFSR1) | | | \$YFFE10 | CHANNEL FUNCTION SELECTION REGISTER 2 (CFSR2) | | | \$YFFE12 | CHANNEL FUNCTION SELECTION REGISTER 3 (CFSR3) | | | \$YFFE14 | HOST SEQUENCE REGISTER 0 (HSQR0) | | | \$YFFE16 | HOST SEQUENCE REGISTER 1 (HSQR1) | | | \$YFFE18 | HOST SERVICE REQUEST REGISTER 0 (HSRR0) | | | \$YFFE1A | HOST SERVICE REQUEST REGISTER 1 (HSRR1) | | | \$YFFE1C | CHANNEL PRIORITY REGISTER 0 (CPR0) | | | \$YFFE1E | CHANNEL PRIORITY REGISTER 1 (CPR1) | | | \$YFFE20 | CHANNEL INTERRUPT STATUS REGISTER (CISR) | | | \$YFFE22 | LINK REGISTER (LR) | | | \$YFFE24 | SERVICE GRANT LATCH REGISTER (SGLR) | | | \$YFFE26 | DECODED CHANNEL NUMBER REGISTER (DCNR) | | Y = M111, where M is the state of the MODMAP bit in the SCIMCR (Y = \$7 or \$F) #### 4.1 TPU ROM Functions #### 4.1.1 Discrete Input/Output (DIO) When a pin is used as a discrete input, a parameter indicates the current input level and the previous 15 levels of a pin. Bit 15, the most significant bit of the parameter, indicates the most recent state. Bit 14 indicates the next most recent state, and so on. #### 4.1.2 Input Capture/Input Transition Counter (ITC) Any channel of the TPU can capture the value of a specified TCR upon the occurrence of each transition, and then generate an interrupt request to notify the bus master. #### 4.1.3 Output Compare (OC) Generates a rising edge, a falling edge, or a toggle of the previous edge in either of two ways: - 1. At a user-specified time. The CPU can also force an immediate output, thereby generating a pulse with a length equal to the programmed delay. - 2. When linked to another channel. The OC references a linked parameter, without CPU interaction, and adds an offset to it. #### 4.1.4 Pulse-Width Modulation (PWM) Generates a pulse-width modulated waveform with any duty cycle from 0% to 100% (within the resolution and latency capability of the TPU). The CPU provides one parameter that specifies waveform period and another parameter that specifies waveform high time. Updates to one or both of these parameters can change the output to take effect either immediately, or coherently, at the next low-to-high transition of the pin. ### 4.1.5 Synchronized Pulse-Width Modulation (SPWM) Generates a pulse-width modulated waveform. The CPU can change period and/or high time at any time. When synchronized to a time function on a second channel, the SPWM low-to-high transitions have a time relationship to transitions on the second channel. ### 4.1.6 Period Measurement with Additional Transition Detect (PMA) Allows special-purpose 16-bit period measurement. Detects the occurrence of an additional transition indicated by the current measurement being less than a programmed ratio of a previous measurement. When detected, this condition can be counted and compared to a programmed number of additional transitions. #### 4.1.7 Period Measurement with Missing Transition Detect (PMM) Allows special-purpose 16-bit period measurement. Detects the occurrence of a missing transition indicated by the current measurement being more than a previous measurement multiplied by a programmed ratio. When detected, this condition can be counted and compared to a programmed number of transitions. #### 4.1.8 Position-Synchronized Pulse Generator (PSP) Any channel of the TPU can generate an output transition or pulse, which is a projection in time based on a reference period previously calculated on another channel. ### 4.1.9 Stepper Motor (SM) The stepper motor control algorithm uses a programmable number of step rates to control the linear acceleration and deceleration of a stepper motor. Any group of up to eight channels can be programmed to generate the control logic necessary to drive a stepper motor. Nominally, only two or four channels are used for a two-phase motor. ### 4.1.10 Period/Pulse-Width Accumulator (PPWA) The PPWA continuously accumulates the high time or the total elapsed interval of a waveform over a programmed number of input periods. It continuously tracks current and most recent accumulated times. **Table 25 Parameter RAM Map** | Channel | Parameter | | | | | | | | | | | | |---------|---------------|----|----|----|----|----|----|----|--|--|--|--| | | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | | | | | 0 | X \$YFFF00 | 02 | 04 | 06 | 08 | 0A | _ | _ | | | | | | 1 | X \$YFFF10 | 12 | 14 | 16 | 18 | 1A | _ | _ | | | | | | 2 | X \$YFFF20 | 22 | 24 | 26 | 28 | 2A | _ | _ | | | | | | 3 | X \$YFFF30 | 32 | 34 | 36 | 38 | ЗА | _ | _ | | | | | | 4 | X \$YFFF40 | 42 | 44 | 46 | 48 | 4A | _ | _ | | | | | | 5 | X \$YFFF50 | 52 | 54 | 56 | 58 | 5A | _ | _ | | | | | | 6 | X \$YFFF60 | 62 | 64 | 66 | 68 | 6A | _ | _ | | | | | | 7 | X \$YFFF70 | 72 | 74 | 76 | 78 | 7A | _ | _ | | | | | | 8 | X \$YFFF80 | | 84 | 86 | 88 | 8A | _ | _ | | | | | | 9 | X \$YFFF90 | 92 | 94 | 96 | 98 | 9A | _ | _ | | | | | | 10 | X \$YFFFA0 | A2 | A4 | A6 | A8 | AA | _ | _ | | | | | | 11 | X \$YFFFB0 | B2 | B4 | B6 | B8 | BA | _ | _ | | | | | | 12 | X \$YFFFC0 | C2 | C4 | C6 | C8 | CA | _ | _ | | | | | | 13 | 13 X \$YFFFD0 | | D4 | D6 | D8 | DA | _ | _ | | | | | | 14 | X \$YFFFE0 | E2 | E4 | E6 | E8 | EA | EC | EE | | | | | | 15 | X \$YFFFF0 | F2 | F4 | F6 | F8 | FA | FC | FE | | | | | <sup>— =</sup> Not Implemented ## 4.2 TPU Registers ### **TPUMCR** — TPU Module Configuration Register \$YFFE00 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|-----|-----|-----|-----|------|-----|------|------|---|---|---|-----|----|---|---| | STOP TCR1P | | TCI | R2P | EMU | T2CG | STF | SUPV | PSCK | 0 | 0 | | IAI | RB | | | | RESE | ET: | | • | | ' | • | | | • | | | • | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ### STOP — Stop Bit 0 = Internal clocks not shut down (reset condition) 1 = Internal clocks shut down X = Assignable as supervisor accessible only (if SUPV = 1) or unrestricted (if SUPV = 0). Unrestricted allows both user and supervisor access. Y = M111, where M is the modmap bit in the module configuration register of the single-chip integration module (Y = \$7 or \$F). #### TCR1P — TCR1 Prescaler Control TCR2P — TCR2 Prescaler Control #### EMU — Emulation Control 0 = TPU and RAM not in emulation mode (reset condition) 1 = TPU and RAM in emulation mode #### T2CG — TCR2 Clock/Gate Control 0 = TCR2 pin used as clock source for TCR2 (reset condition) 1 = TCR2 pin used as gate of DIV8 clock for TCR2 ## STF — Stop Flag 0 = TPU operating (reset condition) 1 = TPU stopped #### SUPV — Supervisor Data Space 0 = Assignable registers are unrestricted (FC2 is ignored). 1 = Assignable registers are restricted (FC2 is decoded; reset condition). #### PSCK — Prescaler Clock 0 = DIV32 (system clock/32) is input to TCR1 prescaler. 1 = DIV4 (system clock/4) is input to TCR1 prescaler. ## IARB — Interrupt Arbitration ID Bits Each module that generates interrupts has an IARB field. The value in this field is used to arbitrate between simultaneous interrupt requests of the same priority. The reset value of all IARB fields other than that of the SCIM is \$0 (lowest priority), to prevent priority conflict during initialization. The IARB field must be initialized to a value between \$F (highest priority) and \$1 (lowest priority), or subsequent interrupt requests will be identified by the CPU as spurious. #### **TCR** — Test Configuration Register \$YFFE02 This register is used for Motorola factory test only. **DSCR** — Development Support Control Register \$YFFE04 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------|-----|----|----|----|-----|------|----|----|-----|----|----|----|----|----|----| | | HOT4 | 0 | 0 | 0 | 0 | BLC | CLKS | FF | RZ | CCL | BP | BC | BH | BL | BM | BT | | Ī | RESI | ĒT: | , | | | | | | | • | | • | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | HOT4 — Hang on T4 0 = Exit wait on T4 state caused by assertion of HOT4 1 = Enter wait on T4 state DSCR[14:11] — Not Implemented BLC — Branch Latch Control - 1 = Do not latch conditions into branch condition register before exiting the halted state or during the time-slot transition period. - 0 = Latch conditions into branch condition register prior to exiting halted state. CLKS — Stop Clocks (to TCRs) 0 = Do not stop TCRs. 1 = Stop TCRs during the halted state. FRZ[1:0] — IMB FREEZE Response The FRZ bits specify the TPU microengine response to the FREEZE signal. | FRZ[1:0] | TPU Response | |----------|-------------------------------------| | 00 | Ignore Freeze | | 01 | Reserved | | 10 | Freeze at End of Current Microcycle | | 11 | Freeze at Next Time-Slot Boundary | #### CCL — Channel Conditions Latch CCL controls the latching of channel conditions (MRL and TDL) when CHAN is written. - 0 = Only the pin state condition of the new channel is latched as a result of the write CHAN register microinstruction. - 1 = Pin state, MRL, and TDL conditions of the new channel are latched as a result of a write CHAN register microinstruction. BP, BC, BH, BL, BM, and BT — Breakpoint Enable Bits DSCR[5:0] are TPU breakpoint enables. Setting a bit enables a breakpoint condition. - BP —Break if $\mu$ PC equals $\mu$ PC breakpoint register. - BC —Break if CHAN register equals channel breakpoint register at beginning of state or when CHAN is changed through microcode. - BH —Break if host service latch is asserted at beginning of state. - BL —Break if link service latch is asserted at beginning of state. - BM —Break if MRL is asserted at beginning of state. - BT —Break if TDL is asserted at beginning of state. | <b>DSSR</b> — Development Suppo | ort Status Rediste | |---------------------------------|--------------------| |---------------------------------|--------------------| \$YFFE06 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|----|----|----|----|---|---|------|------|------|------|------|---|---|---| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | BKPT | PCBK | CHBK | SRBK | TPUF | 0 | 0 | 0 | | RESI | ET: | | | | | | , | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DSSR[15:8, 2:0] — Not Implemented #### BKPT — Breakpoint Asserted Flag If an internal breakpoint caused the TPU to enter the halted state, the TPU asserts the BKPT signal on the IMB and the BKPT flag. The TPU continues to assert BKPT until it recognizes a breakpoint acknowledge cycle from a host, or until the FREEZE signal on the IMB is asserted. #### PCBK — μPC Breakpoint Flag PCBK is asserted if a breakpoint occurs because of a $\mu$ PC register match with the $\mu$ PC breakpoint register. PCBK is negated when the BKPT flag is negated. #### CHBK — Channel Register Breakpoint Flag CHBK is asserted if a breakpoint occurs because of a CHAN register match with the channel register breakpoint register. CHBK is negated when the BKPT flag is negated. #### SRBK — Service Request Breakpoint Flag SRBK is asserted if a breakpoint occurs because of any of the service request latches being asserted along with their corresponding enable flag in the development support control register. SRBK is negated when the BKPT flag is negated. #### TPUF — TPU FREEZE Flag TPUF is asserted whenever the TPU is in a halted state as a result of FREEZE being asserted. This flag is automatically negated when the TPU exits the halted state because of FREEZE being negated. #### TICR — TPU Interrupt Configuration Register \$YFFE08 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|------|---|---|-----|----|---|---|---|---|---| | 0 | 0 | 0 | 0 | 0 | | CIRL | | | CII | ВV | | 0 | 0 | 0 | 0 | | RESE | T: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### TICR[15:11] — Not Implemented #### CIRL — Channel Interrupt Request Level The interrupt request level for all channels is specified by this three-bit encoded field. Level seven for this field indicates a nonmaskable interrupt; level zero indicates that all channel interrupts are disabled. #### CIBV — Channel Interrupt Base Vector This field specifies the most significant nibble of all 16 TPU channel interrupt vector numbers. #### TICR[3:0] — Not Implemented #### **CIER** — Channel Interrupt Enable Register \$YFFE0A | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------| | | CH 15 | CH 14 | CH 13 | CH 12 | CH 11 | CH 10 | CH 9 | CH 8 | CH 7 | CH 6 | CH 5 | CH 4 | CH 3 | CH 2 | CH 1 | CH 0 | | Ī | RES | ET: | | , | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## CH[15:0] — Interrupt Enable/Disable for each Channel 0 = Channel interrupts disabled 1 = Channel interrupts enabled #### **CFSR0–CFSR3** — Channel Function Select Registers **\$YFFE0C-\$YFFE12** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------------|------------|----|----|-----------|-------------|---|---|-----------|------------|---|---|-----------|-------------|---| | C | CH (15) (1 | 1) (7) (3) | | | CH (14) ( | 10) (6) (2) | | | CH (3) (9 | 9) (5) (1) | | | CH (12) ( | (8) (4) (0) | | | RESE | ET: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CFSR[15:0] — Encoded One of 16 Time Functions for each Channel | HSQR0 | — Но | st Sequ | uence | Regist | er 0 | | | | | | | | | <b>\$Y</b> | FFE14 | |-------------------------------|------------------------------|-----------------------------|-------------------------|-----------------------------|---------------------------------|----------------------|----------------|-----------|------|-----------|-----|--------|----------------|----------------------|-----------------------------------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | СН | 15 | СН | 14 | СН | l 13 | СН | l 12 | CH | 111 | СН | 10 | Cl | H 9 | CI | 1 8 | | RES | ET: | ' | | ! | | • | | ! | | ' | | | | ! | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | HSQR1 | — Но | st Sequ | uence | Registe | er 1 | | | | | | | | | <b>\$Y</b> | FFE16 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | СН | 7 | CH | 16 | CH | 15 | CH | <del>1</del> 4 | CI | H 3 | CH | 12 | Cl | <del> </del> 1 | CI | 1 0 | | RES | ET: | | | | | | | | | | | | | • | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CH[15:0 | )] — Ei | ncoded | l Host | Seque | nce | | | | | | | | | | | | HSRR0 | — Ho | st Serv | ice Re | quest I | Registe | | Q | 7 | 6 | 5 | 4 | 2 | 2 | | F <b>FE18</b> | | <b>HSRR0</b> | — Ho | st Serv | ice Re | quest I | Registe | 9 | 8 | 7<br> Ch | 6 | 5<br>T CH | 4 | 3 | 2 | 1 | 0 | | HSRR0<br>15<br>CH | — Ho: 14 | st Serv | ice Re | quest I | Registe | 9 | 8 | | 6 | | 4 | | 2 | 1 | | | <b>HSRR0</b> | — Ho: 14 | st Serv | ice Re | quest I | Registe | 9 | | | | | | | | 1 | 0 | | HSRR0<br>15<br>CH<br>RES | — Ho: 14 15 ET: 0 | st Serv<br>13<br>CH | 12<br>14<br>0 | quest I 11 CH | 10<br>13<br>0 | 9<br>CH | l 12 | CF | l 11 | СН | 10 | Cł | H 9 | 1 CI | 0<br>18 | | HSRR0 15 CH RESI 0 | — Ho: 14 15 ET: 0 | st Serv<br>13<br>CH | 12<br>14<br>0 | quest I 11 CH | 10<br>13<br>0 | 9<br>CH | l 12 | CF | l 11 | СН | 10 | Cł | H 9 | 1 CI | 0<br>18<br>0 | | HSRR0 15 CH RESI 0 HSRR1 | — Ho: 14 15 ET: 0 — Ho: 14 | st Serv 13 CH 0 st Serv | ice Re 12 14 0 ice Re | quest I 11 CH 0 quest I | Registe 10 113 0 Registe | 9<br>CH<br>0<br>er 1 | 0 | 0<br>7 | 0 | 0<br>5 | 0 | 0<br>3 | 0 | 1 CI 0 <b>\$YF</b> 1 | 0<br>18<br>0<br><b>FFE1A</b> | | HSRR0 15 CH RESI 0 HSRR1 | — Ho: 14 15 ET: 0 — Ho: 14 7 | st Serv 13 CH 0 st Serv | 12<br>14<br>0<br>ice Re | quest I 11 CH 0 quest I | Registe 10 113 0 Registe 10 | 9<br>CH<br>0<br>er 1 | 0 8 | 0<br>7 | 0 6 | 0<br>5 | 0 4 | 0<br>3 | 0 2 | 1 CI 0 <b>\$YF</b> 1 | 0<br>18<br>0<br><b>FFE1A</b><br>0 | # CH[15:0] — Encoded Type of Host Service | CHX[1:0] | Service | |----------|-----------------------------------| | 00 | No Host Service (Reset Condition) | | 01 | Type 1 Host Service | | 10 | Type 2 Host Service | | 11 | Type 3 Host Service | | CPR0 - | – Char | nnel Pr | iority F | Registe | r 0 | | | | | | | | | \$YF | FE1C | |--------|--------|---------|----------|---------|-----|----|----|----|-----|----|----|----|----------------|------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CH | 15 | CH | 14 | CH | 113 | CH | 12 | CH | 111 | CH | 10 | Cl | <del>1</del> 9 | Cl | 18 | | RES | ET: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | CPR1 - | – Char | nnel Pr | iority F | Registe | r 1 | | | | | | | | | \$YF | FE1E | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | СН | 7 | CH | H 6 | CH | 15 | CH | 14 | CI | H 3 | Cl | 12 | Cl | 11 | CH | 1 0 | | RES | ET: | • | | • | | | | | | | | • | | • | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CH[15:0] — Encoded One of Three Channel Priority Levels | CHX[1:0] | Service | |----------|----------| | 00 | Disabled | | 01 | Low | | 10 | Middle | | 11 | High | | CISR — | Channel | Interrupt | Status | Register | |--------|---------|-----------|--------|----------| |--------|---------|-----------|--------|----------| \$YFFE20 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------| | CH 15 | CH 14 | CH 13 | CH 12 | CH 11 | CH 10 | CH 9 | CH 8 | CH 7 | CH 6 | CH 5 | CH 4 | CH 3 | CH 2 | CH 1 | CH 0 | | RES | ET: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CH[15:0] — Interrupt Status Bit 0 = Channel interrupt not asserted 1 = Channel interrupt asserted ## **Table 26 Host Service Summary** | Function Name | Function<br>Code | Host Service Request Code | Host Sequence Code* | |----------------------------------|------------------|-------------------------------------|-------------------------------------------| | DIO | \$8 | 1= Force Output High | 0 = Trans Mode — Record Pin on Transition | | Discrete Input/ | | 2 = Force Output Low | 0 = Trans Mode — Record Pin on Transition | | Output | | 3 = Initialization, Input Specified | 0 = Trans Mode — Record Pin on Transition | | | | 3 = Initialization, Periodic Input | 1 = Match Mode — Record Pin at Match_Rate | | | | 3 = Update Pin Status Parameter | 2 = Record Pin State on HSR 11 | | ITC | \$A | 0 = None | 0 = No Link, Single Mode | | Input Capture/ | | 1 = Initialization | 1 = No Link, Continuous Mode | | Input Transition | | 2 = (Not Implemented) | 2 = Link, Single Mode | | Counter | | 3 = (Not Implemented) | 3 = Link, Continuous Mode | | OC | \$E | 0 = None | 0 = Execute All Functions | | Output Compare | | 1 = Host-Initiated Pulse Mode | 1 = Execute All Functions | | | | 2 = (Not Implemented) | 2 = Only Update TCRn Parameters | | | | 3 = Continuous Pulse Mode | 3 = Only Update TCRn Parameters | | PWM | \$9 | 0 = None | (None Implemented) | | Pulse-Width | | 1 = Immediate Update Request | | | Modulation | | 2 = Initialization | | | | | 3 = (Not Implemented) | | | SPWM | \$7 | 0 = None | 0 = Mode 0 | | Synchronized | | 1 = (Not Implemented) | 1 = Mode 1 | | Pulse-Width Mod- | | 2 = Initialization | 2 = Mode 2 | | ulation | | 3 = Immediate Update Request | 3 = (Not Implemented) | | PMA/PMM | \$B | 0 = None | 0 = PMA Bank Mode | | Period Measure- | | 1 = Initialization | 1 = PMA Count Mode | | ment with Addi- | | 2 = (Not Implemented) | 2 = PMM Bank Mode | | tional/Missing Transition Detect | | 3 = (Not Implemented) | 3 = PMM Count Mode | | PSP | \$C | 0 = None | 0 = Pulse Width Set by Angle | | Position-Synchro- | | 1 = Immediate Update Request | 1 = Pulse Width Set by Time | | nized Pulse Gen- | | 2 = Initialization | 2 = Pulse Width Set by Angle | | erator | | 3 = Force Change | 3 = Pulse Width Set by Time | | SM | \$D | 0 = None | (None Implemented) | | Stepper Motor | | 1 = None | | | | | 2 = Initialization | | | | | 3 = Step Request | | | PPWA | \$F | 0 = None | 0 = 24-Bit Period | | Period/Pulse- | | 1 = (Not Implemented) | 1 = 16-Bit Period + Link | | Width Accumula- | | 2 = Initialization | 2 = 24-Bit Pulse Width | | tor | | 3 = (Not Implemented) | 3 = 16-Bit Pulse Width + Link | <sup>\*</sup>Host Sequence Code interpretation is determined by the function; some HSQ codes apply to all HSR codes, some to only one, such as Init. LR — Link Register \$YFFE22 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------| | CH 15 | CH 14 | CH 13 | CH 12 | CH 11 | CH 10 | CH 9 | CH 8 | CH 7 | CH 6 | CH 5 | CH 4 | CH 3 | CH 2 | CH 1 | CH 0 | | RE | SET: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CH[15:0] — Test Mode Link Service Request Enable Bit 0 = Link bit not asserted 1 = Link bit asserted | SGLR — | Service | Grant | Latch | Register | |--------|---------|-------|-------|----------| |--------|---------|-------|-------|----------| \$YFFE24 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------| | | CH 15 | CH 14 | CH 13 | CH 12 | CH 11 | CH 10 | CH 9 | CH 8 | CH 7 | CH 6 | CH 5 | CH 4 | CH 3 | CH 2 | CH 1 | CH 0 | | _ | RESI | ET: | | , | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CH[15:0] — Service Granted Bits **DCNR** — Decoded Channel Number Register \$YFFE26 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|-------|-------|-------|-------|-------|------|------|------|------|------|------|------|------|------|------| | CH 15 | CH 14 | CH 13 | CH 12 | CH 11 | CH 10 | CH 9 | CH 8 | CH 7 | CH 6 | CH 5 | CH 4 | CH 3 | CH 2 | CH 1 | CH 0 | | RESI | ET: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | CH[15:0] — Service Status Bits #### **5 General-Purpose Timer Module** The GPT is a simple, yet flexible 11-channel timer for use in systems where a moderate degree of external visibility and control is required. The GPT consists of two nearly independent submodules, the compare/capture unit, and the pulse-width modulator. A block diagram of the GPT appears below. Figure 9 GPT Block Diagram GPT IC/OC pins are bidirectional, and may be used to form an 8-bit parallel port. Pulse-width modulator outputs can also be used as general-purpose outputs. PAI and PCLK inputs can also be used as general-purpose inputs. #### **Table 27 GPT Address Map** | Address | 15 8 | 7 0 | | | | | | | | | |-------------------|----------------------------|-------------------------|--|--|--|--|--|--|--|--| | \$YFF900 | GPT MODULE CONFIG | GURATION (GPTMCR) | | | | | | | | | | \$YFF902 | (RESERVED | FOR TEST) | | | | | | | | | | \$YFF904 | | FIGURATION (ICR) | | | | | | | | | | \$YFFE06 | PGP DATA DIRECTION (DDRGP) | PGP DATA (PORTGP) | | | | | | | | | | \$YFF908 | OC1 ACTION MASK (OC1M) | OC1 ACTION DATA (OC1D) | | | | | | | | | | \$YFF90A | TIMER COUN | NTER (TCNT) | | | | | | | | | | \$YFF90C | PA CONTROL (PACTL) | PA COUNTER (PACNT) | | | | | | | | | | \$YFF90E | INPUT CAPT | URE 1 (TIC1) | | | | | | | | | | \$YFF910 | INPUT CAPT | URE 2 (TIC2) | | | | | | | | | | \$YFF912 | INPUT CAPT | URE 3 (TIC3) | | | | | | | | | | \$YFF914 | OUTPUT COMI | PARE 1 (TOC1) | | | | | | | | | | \$YFF916 | OUTPUT COMI | PARE 2 (TOC2) | | | | | | | | | | \$YFF918 | OUTPUT COMI | PARE 3 (TOC3) | | | | | | | | | | \$YFF91A | | PARE 4 (TOC4) | | | | | | | | | | \$YFF91C | INPUT CAPTURE 4/OUTF | PUT COMPARE 5 (TI4/O5) | | | | | | | | | | \$YFF91E | TIMER CONTROL 1 (TCTL1) | TIMER CONTROL 2 (TCTL2) | | | | | | | | | | \$YFF920 | TIMER MASK 1 (TMSK1) | TIMER MASK 2 (TMSK2) | | | | | | | | | | \$YFF922 | TIMER FLAG 1 (TFLG1) | TIMER FLAG 2 (TFLG2) | | | | | | | | | | \$YFF924 | FORCE COMPARE (CFORC) | PWM CONTROL C (PWMC) | | | | | | | | | | \$YFF926 | PWM CONTROL A (PWMA) | PWM CONTROL B (PWMB) | | | | | | | | | | \$YFF928 | PWM COUNT (PWMCNT) | | | | | | | | | | | \$YFF92A | PWMA BUFFER (PWMBUFA) | PWMB BUFFER (PWMBUFB) | | | | | | | | | | \$YFF92C | GPT PRESCAI | LER (PRESCL) | | | | | | | | | | \$YFF92E \$YFF93F | RESERVED | | | | | | | | | | Y = M111, where M is the state of the modmap bit in the module configuration register of the single-chip integration module. In an MC68HC16Y1 system, M must always be set to one. #### 5.1 Compare/Capture Unit The compare/capture unit features three input capture channels, four output compare channels, and one input capture/output compare channel (function selected via control register). These channels share a 16-bit free-running counter (TCNT) which derives its clock from seven stages of a 9-stage prescaler or from external clock input PCLK. This section, which is similar to the timer found on the MC68HC11F1, also contains one pulse accumulator channel. The pulse accumulator logic includes its own 8-bit counter and can operate in either event counting mode or gated time accumulation mode. Block diagrams of the GPT timer and prescaler follow. NOTE: Parallel port pin functions are controlled by PDDR, OC1M, OC1D, and TCTL1 register. Figure 10 GPT Timer Diagram GPT TIMER BLOCK Figure 11 Prescaler Block Diagram #### 5.2 Pulse-Width Modulator The pulse-width modulation submodule has two output pins. The outputs are periodic waveforms controlled by a single frequency whose duty cycles may be independently selected and modified by user software. Each PWM can be independently programmed to run in fast or slow mode. The PWM unit has its own 16-bit free-running counter which is clocked by an output of the nine-stage prescaler (the same prescaler used by the compare/capture unit) or by the clock input pin, PCLK. A block diagram of the PWM submodule follows. Figure 12 PWM Unit Block Diagram #### 5.3 GPT Registers **GPTMCR** — GPT Module Configuration Register **\$YFF900** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|----|-------|------|----|---|---|------|---|---|---|---|-----|----|---| | STOP | FF | RZ | STOPP | INCP | 0 | 0 | 0 | SUPV | 0 | 0 | 0 | | IAI | RB | | | | RESET: | | | | | • | • | | | • | | • | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | The GPTMCR contains parameters for interfacing to the CPU and the intermodule bus. STOP — Stop Clocks 0 = Internal clocks not shut down 1 = Internal clocks shut down FRZ1 — FREEZE Response Reserved; has no effect FRZ0 — FREEZE Response 0 = Ignore FREEZE 1 = FREEZE the current state of the GPT STOPP — Stop Prescaler 0 = Normal operation 1 = Stop prescaler and pulse accumulator from incrementing. Ignore changes to input pins. INCP — Increment Prescaler 0 = Has no meaning 1 = If STOPP is asserted, increment prescaler once and clock input synchronizers once. SUPV — Supervisor/Unrestricted Data Space 0 = Registers with access controlled by SUPV are unrestricted (FC2 is a don't care). 1 = Registers with access controlled by SUPV are restricted when FC2 = 1. Because the CPU16 in the MC68HC16Y1 operates in supervisor mode only (FC2 is always logic level one), this bit has no effect. #### IARB[3:0] — Interrupt Arbitration ID Each module that generates interrupts has an IARB field. The value in this field is used to arbitrate between simultaneous interrupt requests of the same priority. The reset value of all IARB fields other than that of the SCIM is \$0 (lowest priority), to prevent priority conflict during initialization. The IARB field must be initialized to a value between \$F (highest priority) and \$1 (lowest priority), or subsequent interrupt requests will be identified by the CPU as spurious. #### **MTR** — GPT Module Test Register (Reserved) **\$YFF902** This address is currently unused and will return zeros if read. It is reserved for GPT factory test. ## ICR — GPT Interrupt Configuration Register \$YFF904 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------------------------|-----|----|----|----|----|---|----|---------|----------|-----|---|---|---|---|---| | PRIORITY ADJUST 0 INT REQUEST LEVEL | | | | | | | VE | CTOR BA | SE ADDRI | ESS | 0 | 0 | 0 | 0 | | | <br>RESE | ET: | | | • | | | | , | | | | , | , | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Priority Adjust Field — This field specifies an interrupt to be advanced to the highest priority. Interrupt Request Level — This field specifies the priority level of interrupts generated by the GPT. Vector Base Address — This is the most significant nibble of interrupt vectors generated by the GPT. DDRGP/PORTGP — Port GP Data Direction Register/Port GP Data Register **\$YFF906** 0 15 DDRGP **PORTGP** RESET: ٥ ٥ 0 When GPT pins are used as an 8-bit port, DDRGP determines whether pins are input or output and PORTGP holds the 8-bit data. DDRGP[7:0] — Port GP Data Direction Register 0 = Input only1 = OutputWhen PORTGP is used for general-purpose I/O, each bit in DDRGP determines whether the corresponding PORTGP bit is input or output. OC1M/OC1D — OC1 Action Mask Register/OC1 Action Data Register **\$YFF908** 15 13 2 0 0C1M 0C1D 0 0 0 0 0 RESET: 0 0 0 0 0 0 0 All OC outputs can be controlled by the action of OC1. OC1M contains a mask that determines which pins are affected, and OC1D determines what the outputs are. OC1M[5:1] - OC1 Mask Field 0 = Corresponding output compare pin is not affected by OC1 compare. 1 = Corresponding output compare pin is affected by OC1 compare. OC1M[5:1] correspond to OC[5:1]. OC1D[5:1] — OC1 Data Field 0 = If OC1 mask bit is set, clear the corresponding output compare pin on OC1 match. 1 = If OC1 mask bit is set, set the corresponding output compare pin on OC1 match. OC1D[5:1] correspond to OC[5:1]. **TCNT** — Timer Counter Register \$YFF90A TCNT is the 16-bit free-running counter associated with the input capture, output compare, and pulse accumulator functions of the GPT module. **PACTL/PACNT** — Pulse Accumulator Control Register/Counter \$YFF90C 12 10 15 14 13 11 8 6 5 3 0 PEDGE PCLKS PULSE ACCUMULATOR COUNTER PAIS PAEN PAMOD 14/05 **PACLK** RESET: PACTL enables the pulse accumulator and selects either event counting or gated mode. In event counting mode, PACNT is incremented each time an event occurs. In gated mode, it is incremented by an internal clock. PAIS — PAI Pin State (Read-Only) PAEN — Pulse Accumulator System Enable 0 = Pulse accumulator disabled 1 = Pulse accumulator enabled PAMOD — Pulse Accumulator Mode 0 = External event counting 1 = Gated time accumulation PEDGE — Pulse Accumulator Edge Control The effects of PEDGE and PAMOD are shown in the following table. | PAMOD | PEDGE | Effect | |-------|-------|-------------------------------------| | 0 | 0 | PAI Falling Edge Increments Counter | | 0 | 1 | PAI Rising Edge Increments Counter | | 1 | 0 | Zero on PAI Inhibits Counting | | 1 | 1 | One on PAI Inhibits Counting | PCLKS — PCLK Pin State (Read-Only) 14/O5 — Input Capture 4/Output Compare 5 0 = Output compare 5 enabled 1 = Input capture 4 enabled PACLK[1:0] — Pulse Accumulator Clock Select (Gated Mode) | PACLK[1:0] | Pulse Accumulator Clock Selected | |------------|-----------------------------------| | 00 | System Clock Divided by 512 | | 01 | Same Clock Used to Increment TCNT | | 10 | TOF Flag from TCNT | | 11 | External Clock, PCLK | PACNT — Pulse Accumulator Counter Eight-bit read/write counter used for external event counting or gated time accumulation. #### TIC1-TIC3 — Input Capture Registers 1-3 \$YFF90E, \$YFF910, \$YFF912 The input capture registers are 16-bit read-only registers which are used to latch the value of TCNT when a specified transition is detected on the corresponding input capture pin. They are reset to \$FFFF. #### **TOC1–TOC4** — Output Compare Registers 1–4 \$YFF914, \$YFF916, \$YFF918, \$YFF91A The output compare registers are 16-bit read/write registers which can be used as output waveform controls or as elapsed time indicators. For output compare functions, they are written to a desired match value and compared against TCNT to control specified pin actions. They are reset to \$FFFF. #### TI4/O5 — Input Capture 4/Output Compare 5 Register \$YFF91C This register serves either as input capture register 4 or output compare register 5, depending on the state of I4/O5 in PACTL. #### TCTL1/TCTL2 — Timer Control Registers 1–2 \$YFF91E | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|----|-----| | OM5 | OL5 | OM4 | OL4 | OM3 | OL3 | OM2 | OL2 | EDO | GE4 | EDO | GE3 | EDO | GE2 | ED | GE1 | | RES | ET: | | | • | | • | | • | | | | • | | • | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TCTL1 determines output compare mode and output logic level. TCTL2 determines the type of input capture to be performed. OM/OL[5:2] — Output Compare Mode Bits and Output Compare Level Bits Each pair of bits specifies an action to be taken when output comparison is successful. | OM/OL[5:2] | Action Taken | |------------|--------------------------------------| | 00 | Timer Disconnected from Output Logic | | 01 | Toggle OCx Output Line | | 10 | Clear OCx Output Line to zero | | 11 | Set OCx Output Line to one | EDGE[4:1] — Input Capture Edge Control Bits Each pair of bits configures input sensing logic for the corresponding input capture. | EDGE[4:1] | Configuration | |-----------|-----------------------------------------| | 00 | Capture Disabled | | 01 | Capture on Rising Edge Only | | 10 | Capture on Falling Edge Only | | 11 | Capture on Any (Rising or Falling) Edge | TMSK1/TMSK2 — Timer Interrupt Mask Registers 1–2 **\$YFF920** | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | | 0 | |--------|--------|----|----|----|----|----|-----|---|-----|---|-------|------|--------|---|-----|---| | | I4/O5I | | 0 | CI | | | ICI | | TOI | 0 | PAOVI | PAII | CPROUT | | CPR | | | RESET: | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | TMSK1 enables OC and IC interrupts. TMSK2 controls pulse accumulator interrupts and TCNT functions. OCI[4:1] — Output Compare Interrupt Enable 0 = OC interrupt disabled 1 = OC interrupt requested when OC flag set OCI[4:1] correspond to OC[4:1]. ICI[3:1] — Input Capture Interrupt Enable 0 = IC interrupt disabled 1 = IC interrupt requested when IC flag set ICI[3:1] correspond to IC[3:1]. 14/O5I — Input Capture 4/Output Compare 5 Interrupt Enable 0 = IC4/OC5 interrupt disabled 1 = IC4/OC5 interrupt requested when I4/O5F flag in TFLG1 is set TOI — Timer Overflow Interrupt Enable 0 = Timer overflow interrupt disabled 1 = Interrupt requested when TOF flag is set PAOVI — Pulse Accumulator Overflow Interrupt Enable 0 = Pulse accumulator overflow interrupt disabled 1 = Interrupt requested when PAOVF flag is set PAII — Pulse Accumulator Input Interrupt Enable 0 = Pulse accumulator interrupt disabled 1 = Interrupt requested when PAIF flag is set CPROUT — Compare/Capture Unit Clock Output Enable 0 = Normal operation for OC1 pin 1 = TCNT clock driven out OC1 pin #### CPR[2:0] — Timer Prescaler/PCLK Select Field This field selects one of seven prescaler taps or PCLK to be TCNT input. | CPR[2:0] | Prescaler Value | |----------|-----------------| | 000 | 4 | | 001 | 8 | | 010 | 16 | | 011 | 32 | | 100 | 64 | | 101 | 128 | | 110 | 256 | | 111 | PCLK | #### **TFLG1/TFLG2** — Timer Interrupt Flag Registers 1–2 **\$YFF922** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|----|----|----|----|-----|---|-----|---|-------|------|---|---|---|---| | 14/O5F | OCF | | | | | ICF | | TOF | 0 | PAOVF | PAIF | 0 | 0 | 0 | 0 | | RESET: | | | | | | | | | | | | | | | | | Λ | Λ | Λ | Λ | 0 | 0 | 0 | Λ | Λ | Λ | ٥ | 0 | Λ | Λ | ٥ | 0 | These registers show condition flags that correspond to various GPT events. If the corresponding interrupt enable bit in TMSK1/TMSK2 is set, an interrupt will occur. #### OCF[4:1] — Output Compare Flags An output compare flag is set each time TCNT matches the corresponding TOC register. OCF[4:1] correspond to OC[4:1]. #### ICF[3:1] — Input Capture Flags A flag is set each time a selected edge is detected at the corresponding input capture pin. ICF[3:1] correspond to IC[3:1]. #### 14/O5F — Input Capture 4/Output Compare 5 Flag When I4/O5 in PACTL is 0, this flag is set each time TCNT matches the value in TOC5. When I4/O5 in PACTL is 1, the flag is set each time a selected edge is detected at the I4/O5 pin. #### TOF — Timer Overflow Flag This flag is set each time TCNT advances from a value of \$FFFF to \$0000. #### PAOVF — Pulse Accumulator Overflow Flag This flag is set each time the pulse accumulator counter advances from a value of \$FF to \$00. #### PAIF — Pulse Accumulator Flag In event counting mode, this flag is set when an active edge is detected on the PAI pin. In gated time accumulation mode, it is set at the end of the timed period. #### **CFORC/PWMC** — Compare Force Register/PWM Control Register **\$YFF924** | 15 | | | | 11 | 10 | 9 | 8 | 7 | 6 | | 4 | 3 | 2 | 1 | 0 | |--------|---|---|---|----|-------|-------|--------|---|-----|---|-----|-----|-----|-----|---| | FOC | | | | 0 | FPWMA | FPWMB | PPROUT | | PPR | | SFA | SFB | F1A | F1B | | | RESET: | | | | | | | | | | | | | | , | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Setting a bit in CFORC will cause a specific output on OC or PWM pins. PWMC sets PWM operating conditions. FOC[5:1] — Force Output Compare 0 = Has no meaning 1 = Causes pin action programmed for corresponding OC pin, but the OC Flag is not set. FOC[5:1] correspond to OC[5:1]. FPWMA — Force PWMA Value 0 = Normal PWMA operation 1 = The value of F1A is driven out on the PWMA pin, regardless of the state of PPROUT. FPWMB — Force PWMB Value 0 = Normal PWMB operation 1 = The value of F1B is driven out on the PWMB pin. PPROUT — PWM Clock Output Enable 0 = Normal PWM operation on PWMA 1 = TCNT clock driven out PWMA pin PPR[2:0] — PWM Prescaler/PCLK Select This field selects one of seven prescaler taps or PCLK to be PWMCNT input. | PPR[2:0] | System Clock<br>Divide-by Factor | |----------|----------------------------------| | 000 | 2 | | 001 | 4 | | 010 | 8 | | 011 | 16 | | 100 | 32 | | 101 | 64 | | 110 | 128 | | 111 | PCLK | SFA — PWMA Slow/Fast Select 0 = PWMA period is 256 PWMCNT increments long. 1 = PWMA period is 32768 PWMCNT increments long. SFB — PWMB Slow/Fast Select 0 = PWMB period is 256 PWMCNT increments long. 1 = PWMB period is 32768 PWMCNT increments long. The following table shows the effects of SF settings on PWM frequency (16.78-MHz system clock). | PPR[2:0] | Prescaler Tap | SFA/B = 0 | SFA/B = 1 | |----------|-------------------|-----------|------------| | 000 | Div 2 = 8.39 MHz | 32.8 kHz | 256 Hz | | 001 | Div 4 = 4.19 MHz | 16.4 kHz | 128 Hz | | 010 | Div 8 = 2.10 MHz | 8.19 kHz | 64.0 Hz | | 011 | Div 16 = 1.05 MHz | 4.09 kHz | 32.0 Hz | | 100 | Div 32 = 524 kHz | 2.05 kHz | 16.0 Hz | | 101 | Div 64 = 262 kHz | 1.02 kHz | 8.0 Hz | | 110 | Div 128 = 131 kHz | 512 Hz | 4.0 Hz | | 111 | PCLK | PCLK/256 | PCLK/32768 | F1A — Force Logic Level on PWMA 0 = Force logic level zero output on PWMA pin. 1 = Force logic level one output on PWMA pin. F1B — Force Logic Level on PWMB 0 = Force logic level zero output on PWMB pin. 1 = Force logic level one output on PWMB pin. #### **PWMA/PWMB** — PWM Registers A/B **\$YFF926, \$YFF927** These registers are associated with the pulse-width value of the PWM output on the corresponding PWM pin. A value of \$00 loaded into one of these registers results in a continuously low output on the corresponding pin. A value of \$80 results in a 50% duty cycle output. Maximum value (\$FF) selects an output which is high for 255/256 of the period. #### **PWMCNT** — PWM Count Register **\$YFF928** PWMCNT is the 16-bit free-running counter associated with the PWM functions of the GPT module. #### **PWMBUFA/B** — PWM Buffer Registers A/B **\$YFF92A, \$YFF92B** These read-only registers contain values associated with the duty cycles of the corresponding PWM. Reset state is \$0000. #### **PRESCL** — GPT Prescaler \$YFF92C The 9-bit prescaler value can be read from bits [8:0] at this address. Bits [15:9] will always read as zeros. Reset state is \$0000. #### 6 Analog-to-Digital Converter Module The ADC is a unipolar, successive-approximation converter with eight modes of operation. It has selectable 8- or 10-bit resolution. Accuracy is $\pm 1$ count (one LSB) in 8-bit mode and $\pm 4$ counts (two LSB) in 10-bit mode. Monotonicity is guaranteed in both modes. The ADC can perform an 8-bit single conversion (4-clock sample) in ten microseconds; a 10-bit single conversion in 11 microseconds. The following table is a module address map. **Table 28 ADC Module Address Map** | Address | 15 8 7 | 0 | |----------|--------------------------------------------|---| | \$YFF700 | MODULE CONFIGURATION (ADCMCR) | | | \$YFF702 | FACTORY TEST (ADTEST) | | | \$YFF704 | (RESERVED) | | | \$YFF706 | PORT ADA DATA (PORTADA) | | | \$YFF708 | (RESERVED) | | | \$YFF70A | ADC CONTROL 0 (ADCTL0) | | | \$YFF70C | ADC CONTROL 1 (ADCTL1) | | | \$YFF70E | ADC STATUS (ADSTAT) | | | \$YFF710 | RIGHT-JUSTIFIED UNSIGNED RESULT 0 (RJURR0) | | | \$YFF712 | RIGHT-JUSTIFIED UNSIGNED RESULT 1 (RJURR1) | | | \$YFF714 | RIGHT-JUSTIFIED UNSIGNED RESULT 2 (RJURR2) | | | \$YFF716 | RIGHT-JUSTIFIED UNSIGNED RESULT 3 (RJURR3) | | | \$YFF718 | RIGHT-JUSTIFIED UNSIGNED RESULT 4 (RJURR4) | | | \$YFF71A | RIGHT-JUSTIFIED UNSIGNED RESULT 5 (RJURR5) | | | \$YFF71C | RIGHT-JUSTIFIED UNSIGNED RESULT 6 (RJURR6) | | | \$YFF71E | RIGHT-JUSTIFIED UNSIGNED RESULT 7 (RJURR7) | | | \$YFF720 | LEFT-JUSTIFIED SIGNED RESULT 0 (LJSRR0) | | | \$YFF722 | LEFT-JUSTIFIED SIGNED RESULT 1 (LJSRR1) | | | \$YFF724 | LEFT-JUSTIFIED SIGNED RESULT 2 (LJSRR2) | | | \$YFF726 | LEFT-JUSTIFIED SIGNED RESULT 3 (LJSRR3) | | | \$YFF728 | LEFT-JUSTIFIED SIGNED RESULT 4 (LJSRR4) | | | \$YFF72A | LEFT-JUSTIFIED SIGNED RESULT 5 (LJSRR5) | | | \$YFF72C | LEFT-JUSTIFIED SIGNED RESULT 6 (LJSRR6) | | | \$YFF72E | LEFT-JUSTIFIED SIGNED RESULT 7 (LJSRR7) | | | \$YFF730 | LEFT-JUSTIFIED UNSIGNED RESULT 0 (LJURR0) | | | \$YFF732 | LEFT-JUSTIFIED UNSIGNED RESULT 1 (LJURR1) | | | \$YFF734 | LEFT-JUSTIFIED UNSIGNED RESULT 2 (LJURR2) | | | \$YFF736 | LEFT-JUSTIFIED UNSIGNED RESULT 3 (LJURR3) | | | \$YFF738 | LEFT-JUSTIFIED UNSIGNED RESULT 4 (LJURR4) | | | \$YFF73A | LEFT-JUSTIFIED UNSIGNED RESULT 5 (LJURR5) | | | \$YFF73C | LEFT-JUSTIFIED UNSIGNED RESULT 6 (LJURR6) | | | \$YFF73E | LEFT-JUSTIFIED UNSIGNED RESULT 7 (LJURR7) | | Y = M111, where M is the state of the modmap bit in the SCIMCR. In the MC68HC16Y1, Y must equal \$F — if M is cleared, IMB modules will be inaccessible until a reset occurs. M can be written only once after reset. #### 6.1 ADC Operation ADC functions can be grouped into three basic subsystems: an analog front end, a digital control section, and a bus interface. A block diagram of the converter follows. Figure 13 Analog-to-Digital Converter Block Diagram #### 6.2 Analog Subsystem The analog front end consists of a multiplexer, a buffer amplifier, a resistor-capacitor array, and a high-gain comparator. The multiplexer selects one of eight internal or eight external signal sources for conversion. The buffer amplifier protects the input channel from the relatively large capacitance of the RC array. The resistor capacitor (RC) array performs two functions — it acts as a sample/hold circuit, and it provides the digital-to-analog comparison output necessary for successive approximation conversion. The comparator indicates whether each successive output of the RC array is higher or lower than the sampled input. #### 6.3 Digital Control Subsystem The digital control section includes conversion sequence control logic, channel and reference select logic, successive approximation register, eight result registers, a port data register, and control/status registers. It controls the multiplexer and the output of the RC array during the sample and conversion periods, stores the results of comparison in the successive-approximation register, then transfers the result to a result register. #### 6.4 Bus Interface Subsystem The bus interface contains logic necessary to interface the ADC to the intermodule bus. The ADC is designed to act as a slave device on the bus. The interface must respond with appropriate bus cycle termination signals and supply appropriate interface timing to the other submodules. #### 6.5 ADC Registers #### **ADCMCR** — Module Configuration Register **\$YFF700** | 15 | 14 | 13 | 12 | | 8 | 7 | 6 | | 0 | |------|-----|----|----|----------|---|------|---|----------|---| | STOP | FF | RZ | | NOT USED | | SUPV | | NOT USED | | | RESE | ET: | | | | | | | | | | 1 | Λ | Λ | | | | 1 | | | | The module configuration register is used to initialize the ADC. STOP — STOP Mode 0 = Normal operation 1 = Low-power operation STOP places the ADC in low-power state by disabling the ADC clock and powering down the analog circuitry. Setting STOP will abort any conversion in progress. STOP is set to logic level one at reset, and may be cleared to logic level zero by the CPU. Clearing STOP enables normal ADC operation. However, because analog circuitry bias current has been turned off, there is a period of recovery before output stabilization. ## FRZ[1:0] — Freeze 1 The FRZ field is used to determine ADC response to assertion of the IFREEZE signal. The following table shows possible responses. | FRZ | Response | |-----|--------------------------------| | 00 | Ignore IFREEZE | | 01 | Reserved | | 10 | Finish conversion, then freeze | | 11 | Freeze immediately | SUPV — Supervisor/Unrestricted 0 = Unrestricted access 1 = Supervisor access SUPV defines access to assignable ADC registers. Because the CPU16 in the MC68HC16Y1 operates in supervisor mode only, this bit has no effect. #### **ADTEST** — ADC Test Register **\$YFF702** ADTEST is used with the SCIM test register for factory test of the ADC. # PORTADA — Port Data Register \$YFF706 15 8 7 0 NOT USED PORT A DATA RESET: 0 0 0 0 INPUT DATA Port ADA is an input port that shares pins with the A/D converter inputs. #### Port ADA Data[7:0] A read of PORTADA[7:0] will return the logic level of the port A pins. If the input is not an appropriate voltage (i.e., outside the defined levels), the read will be indeterminate. Use of a port A pin for digital input does not preclude use as an analog input. #### ADCTL0 — A/D Control Register 0 \$YFF70A | 15 | | | | | | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----|-----|---|-----|------|---|---|---|-------|---|----|---|-----|---|---|---|--| | | | | NOT | USED | | | | RES10 | S | ΓS | | PRS | | | | | | RES | ET: | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | ADCTL0 is used to select ADC clock source and to set up prescaling. Writes to it have immediate effect. RES10 — 10-Bit Resolution 0 = 8-bit conversion 1 = 10-bit conversion Conversion results are appropriately aligned in result registers to reflect conversion status. #### STS[1:0] — Sample Time Select Field The STS field is used to select one of four sample times, as shown in the following table. | STS[1:0] | Sample Time | |----------|----------------------| | 00 | 2 A/D Clock Periods | | 01 | 4 A/D Clock Periods | | 10 | 8 A/D Clock Periods | | 11 | 16 A/D Clock Periods | #### PRS[4:0] — Prescaler Rate Selection Field ADC clock is generated from system clock using a modulo counter and a divide-by-two circuit. The binary value of this field is the counter modulus. System clock is divided by the PRS value plus one, then sent to the divide-by-two circuit, as shown in the following table. Maximum ADC clock rate is 2 MHz. Reset value of PRS in the MC68HC16Y1 is a divisor value of eight — this translates to a nominal 2 MHz ADC clock. | PRS[4:0] | Divisor Value | |----------|---------------| | 00000 | Reserved | | 00001 | 4 | | 00010 | 6 | | | | | 11101 | 60 | | 11110 | 62 | | 11111 | 64 | | ADCTL1 — A/D Control Register 1 | | | | | | | \$YF | FF70C | |---------------------------------|---|------|------|------|----|----|------|-------| | 15 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | NOT USED | | SCAN | MULT | S8CM | CD | CC | СВ | CA | | RESET: | | • | • | | | • | | , | ADCTL1 is used to initiate A/D conversion. It is also used to select conversion modes and conversion channel. It can be written or read at any time. A write to ADCTL1 initiates a conversion sequence — if a conversion sequence is already in progress, a write to ADCTL1 will abort it and reset the SCF and CCF flags in the A/D status register. SCAN — Scan Mode Selection Bit - 0 = Single conversion sequence - 1 = Continuous conversion Length of conversion sequence(s) is determined by S8CM. MULT — Multichannel Conversion Bit - 0 = Conversion sequence(s) run on single channel (channel selected via [CD:CA]) - 1 = Sequential conversion of a block of four or eight channels (block selected via [CD:CA]) Length of conversion sequence(s) is determined by S8CM. S8CM — Select Eight-Conversion Sequence Mode - 0 = Four-conversion sequence - 1 = Eight-conversion sequence This bit determines the number of conversions in a conversion sequence. #### [CD:CA] — Channel Selection Field The bits in this field are used to select an input or block of inputs for A/D conversion. The following table summarizes the operation of S8CM and [CD:CA] when MULT is cleared (single-channel mode). Number of conversions per channel is determined by SCAN. | S8CM | CD | СС | СВ | CA | Input | Result Register | |------|----|----|----|----|------------------------------------------|-----------------| | 0 | 0 | 0 | 0 | 0 | AN0 | RSLT0 – RSLT3 | | 0 | 0 | 0 | 0 | 1 | AN1 | RSLT0 – RSLT3 | | 0 | 0 | 0 | 1 | 0 | AN2 | RSLT0 – RSLT3 | | 0 | 0 | 0 | 1 | 1 | AN3 | RSLT0 – RSLT3 | | 0 | 0 | 1 | 0 | 0 | AN4 | RSLT0 – RSLT3 | | 0 | 0 | 1 | 0 | 1 | AN5 | RSLT0 – RSLT3 | | 0 | 0 | 1 | 1 | 0 | AN6 | RSLT0 – RSLT3 | | 0 | 0 | 1 | 1 | 1 | AN7 | RSLT0 – RSLT3 | | 0 | 1 | 0 | 0 | 0 | RESERVED | RSLT0 – RSLT3 | | 0 | 1 | 0 | 0 | 1 | RESERVED | RSLT0 – RSLT3 | | 0 | 1 | 0 | 1 | 0 | RESERVED | RSLT0 – RSLT3 | | 0 | 1 | 0 | 1 | 1 | RESERVED | RSLT0 – RSLT3 | | 0 | 1 | 1 | 0 | 0 | $V_{RH}$ | RSLT0 – RSLT3 | | 0 | 1 | 1 | 0 | 1 | $V_{RL}$ | RSLT0 – RSLT3 | | 0 | 1 | 1 | 1 | 0 | (V <sub>RH –</sub> V <sub>RL</sub> ) / 2 | RSLT0 – RSLT3 | | 0 | 1 | 1 | 1 | 1 | TEST/RESERVED | RSLT0 – RSLT3 | | 1 | 0 | 0 | 0 | 0 | AN0 | RSLT0 – RSLT7 | | 1 | 0 | 0 | 0 | 1 | AN1 | RSLT0 – RSLT7 | | 1 | 0 | 0 | 1 | 0 | AN2 | RSLT0 – RSLT7 | | 1 | 0 | 0 | 1 | 1 | AN3 | RSLT0 – RSLT7 | | 1 | 0 | 1 | 0 | 0 | AN4 | RSLT0 – RSLT7 | | 1 | 0 | 1 | 0 | 1 | AN5 | RSLT0 – RSLT7 | | 1 | 0 | 1 | 1 | 0 | AN6 | RSLT0 – RSLT7 | | 1 | 0 | 1 | 1 | 1 | AN7 | RSLT0 – RSLT7 | | 1 | 1 | 0 | 0 | 0 | RESERVED | RSLT0 – RSLT7 | | 1 | 1 | 0 | 0 | 1 | RESERVED | RSLT0 - RSLT7 | | 1 | 1 | 0 | 1 | 0 | RESERVED | RSLT0 – RSLT7 | | 1 | 1 | 0 | 1 | 1 | RESERVED | RSLT0 – RSLT7 | | 1 | 1 | 1 | 0 | 0 | $V_{RH}$ | RSLT0 – RSLT7 | | 1 | 1 | 1 | 0 | 1 | $V_{RL}$ | RSLT0 – RSLT7 | | 1 | 1 | 1 | 1 | 0 | (V <sub>RH –</sub> V <sub>RL</sub> ) / 2 | RSLT0 – RSLT7 | | 1 | 1 | 1 | 1 | 1 | TEST/RESERVED | RSLT0 – RSLT7 | The following table summarizes the operation of S8CM and [CD:CA] when MULT is set (multichannel mode). Number of conversions per channel is determined by SCAN. Channel numbers are given in order of conversion. | S8CM | CD | СС | СВ | CA | Input | Result Register | |------|----|----|----|----|------------------------------------------|-----------------| | 0 | 0 | 0 | Х | Х | AN0 | RSLT0 | | | | | | | AN1 | RSLT1 | | | | | | | AN2 | RSLT2 | | | | | | | AN3 | RSLT3 | | 0 | 0 | 1 | Х | Х | AN4 | RSLT0 | | | | | | | AN5 | RSLT1 | | | | | | | AN6 | RSLT2 | | | | | | | AN7 | RSLT3 | | 0 | 1 | 0 | Χ | Χ | RESERVED | RSLT0 | | | | | | | RESERVED | RSLT1 | | | | | | | RESERVED | RSLT2 | | | | | | | RESERVED | RSLT3 | | 0 | 1 | 1 | Χ | Χ | $V_{RH}$ | RSLT0 | | | | | | | $V_{RL}$ | RSLT1 | | | | | | | (V <sub>RH –</sub> V <sub>RL</sub> ) / 2 | RSLT2 | | | | | | | TEST/RESERVED | RSLT3 | | 1 | 0 | Х | Х | Х | AN0 | RSLT0 | | | | | | | AN1 | RSLT1 | | | | | | | AN2 | RSLT2 | | | | | | | AN3 | RSLT3 | | | | | | | AN4 | RSLT4 | | | | | | | AN5 | RSLT5 | | | | | | | AN6 | RSLT6 | | | | | | | AN7 | RSLT7 | | 1 | 1 | Χ | Χ | Χ | RESERVED | RSLT0 | | | | | | | RESERVED | RSLT1 | | | | | | | RESERVED | RSLT2 | | | | | | | RESERVED | RSLT3 | | | | | | | $V_{RH}$ | RSLT4 | | | | | | | V <sub>RL</sub> | RSLT5 | | | | | | | (V <sub>RH –</sub> V <sub>RL</sub> ) / 2 | RSLT6 | | | | | | | TEST/RESERVED | RSLT7 | #### **ADSTAT** — ADC Status Register \$YFF70E | | 15 | 14 | | | 11 | 10 | | 8 | 7 | | | | | | | 0 | | |---|------|-----|-------|------|----|----|------|---|-----|---|---|---|---|---|---|---|--| | | SCF | | NOT ( | JSED | | | CCTR | | CCF | | | | | | | | | | Ī | RESI | ĒT: | | | | | | | • | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ADSTAT contains information related to the status of a conversion sequence. #### SCF — Sequence Complete Flag - 0 = Sequence not complete - 1 = Sequence complete SCF is set at the end of the conversion sequence when SCAN is cleared, and at the end of the **first** conversion sequence when SCAN is set. SCF is cleared when ADCTL1 is written and a new conversion sequence begins. #### CCTR[2:0] — Conversion Counter Field This field reflects the contents of the conversion counter pointer in either four or eight count conversion sequence. The value corresponds to the number of the next result register to be written, and thus indicates which channel is being converted. #### CCF[7:0] — Conversion Complete Field Each bit in this field corresponds to an A/D result register (CCF7 to RSLT7, etc.). A bit is set when conversion for the corresponding channel is complete, and remains set until the result register is read. It is cleared when the register is read. #### **RSLT0–RSLT7** — A/D Result Registers **\$YFF710-\$YFF73E** The result registers are used to store data after conversion is complete. Each register can be read from three different addresses in the register block. Data format depends on the address from which it is read. #### **RJURR** — Unsigned Right-Justified Format **\$YFF710-\$YFF71F** Conversion result is unsigned right-justified data. Bits [9:0] are used for 10-bit resolution, bits [7:0] are used for 8-bit conversion (bits [9:8] are zero). Bits [15:10] always return zero when read. #### **LJSRR** — Signed Left-Justified Format **\$YFF720-\$YFF72F** Conversion result is signed left-justified data. Bits [15:6] are used for 10-bit resolution, bits [15:8] are used for 8-bit conversion (bits [7:6] are zero). Although the ADC is unipolar, it is assumed that the zero point is halfway between low and high reference when this format is used — for positive input, bit 15 = 0, for negative input, bit 15 = 1. Bits [5:0] always return zero when read. #### **LJURR** — Unsigned Left-Justified Format **\$YFF730-\$YFF73F** Conversion result is unsigned left-justified data. Bits [15:6] are used for 10-bit resolution, bits [15:8] are used for 8-bit conversion (bits [7:6] are zero). Bits [5:0] always return zero when read. #### 7 Multichannel Communication Interface The MCCI contains three serial interfaces: two serial communication interfaces (SCI) and a serial peripheral interface (SPI). The figure below is a block diagram of the MCCI. Figure 14 MCCI Block Diagram The SCI provide standard nonreturn to zero (NRZ) mark/space format. Either will operate in full- or half-duplex mode — there are separate transmitter and receiver enable bits and dual data buffers for each interface. A modulus-type baud rate generator provides rates from 64 to 524 kbaud (with a 16.78-MHz system clock). Word length of either 8 or 9 bits is software selectable. Optional parity generation and detection provide either even or odd parity check capability. Advanced error detection circuitry catches glitches of up to 1/16 of a bit time in duration. Wakeup functions allow the CPU to run uninterrupted until meaningful data is available. The SPI provides easy peripheral expansion or interprocessor communication via a full-duplex, synchronous, three-line bus: data in, data out, and a serial clock. The SPI is compatible with SPI interfaces found in other Motorola devices, but contains enhanced operational features, such as programmable shift direction. MCCI pins can also be configured for use in 8-bit general-purpose I/O port MC. #### **Table 29 MCCI Address Map** | Address | 15 8 7 | | | | | | | | | | | | |----------|--------------------------------|----------------------------------|--|--|--|--|--|--|--|--|--|--| | \$YFFC00 | MCCI MODULE CONFIGUI | RATION REGISTER (MMCR) | | | | | | | | | | | | \$YFFC02 | MCCI TEST RE | GISTER (MTEST) | | | | | | | | | | | | \$YFFC04 | SCI INTERRUPT REGISTER (ILSCI) | SCI INTERRUPT VECTOR (MIVR) | | | | | | | | | | | | \$YFFC06 | SPI INTERRUPT REGISTER (ILSPI) | RESERVED | | | | | | | | | | | | \$YFFC08 | RESERVED | MCCI PIN ASSIGNMENT (PMCPAR) | | | | | | | | | | | | \$YFFC0A | RESERVED | MCCI DATA DIRECTION (DDRMC) | | | | | | | | | | | | \$YFFC0C | RESERVED | MCCI PORT DATA REGISTER (PORTMC) | | | | | | | | | | | | \$YFFC0E | RESERVED | MCCI PORT PIN STATE (PORTMCP) | | | | | | | | | | | | \$YFFC10 | RESE | RVED | | | | | | | | | | | | \$YFFC12 | RESE | ERVED | | | | | | | | | | | | \$YFFC14 | RESE | ERVED | | | | | | | | | | | | \$YFFC16 | RESE | RESERVED | | | | | | | | | | | | \$YFFC18 | SCIA CONTROL RE | GISTER 0 (SCCR0A) | | | | | | | | | | | | \$YFFC1A | SCIA CONTROL RE | GISTER 1 (SCCR1A) | | | | | | | | | | | | \$YFFC1C | SCIA STATUS RI | EGISTER (SCSRA) | | | | | | | | | | | | \$YFFC1E | | GISTER (SCDRA) | | | | | | | | | | | | \$YFFC20 | RESE | ERVED | | | | | | | | | | | | \$YFFC22 | RESE | ERVED | | | | | | | | | | | | \$YFFC24 | RESE | ERVED | | | | | | | | | | | | \$YFFC26 | | ERVED | | | | | | | | | | | | \$YFFC28 | | GISTER 0 (SCCR0B) | | | | | | | | | | | | \$YFFC2A | | GISTER 1 (SCCR1B) | | | | | | | | | | | | \$YFFC2C | | EGISTER (SCSRB) | | | | | | | | | | | | \$YFFC2E | | GISTER (SCDRB) | | | | | | | | | | | | \$YFFC30 | RESE | ERVED | | | | | | | | | | | | \$YFFC32 | RESE | ERVED | | | | | | | | | | | | \$YFFC34 | | ERVED | | | | | | | | | | | | \$YFFC36 | | ERVED | | | | | | | | | | | | \$YFFC38 | | REGISTER (SPCR) | | | | | | | | | | | | \$YFFC3A | | ERVED | | | | | | | | | | | | \$YFFC3C | | EGISTER (SPSR) | | | | | | | | | | | | \$YFFC3E | SPI DATA REGISTER (SPDR) | | | | | | | | | | | | Y = M111, where M is the state of the modmap bit in the SCIMCR. In the MC68HC16Y1, Y must equal \$F — if M is cleared, IMB modules will be inaccessible until a reset occurs. M can be written only once after reset. #### 7.1 MCCI Registers MCCI registers are divided into four categories: MCCI global registers, MCCI pin control registers, SCI registers, and SPI registers. SPI and SCI registers are defined in separate sections below. Writes to unimplemented register bits have no meaning or effect, and reads from unimplemented bits always return a logic zero value. The modmap bit of the single-chip integration module configuration register (SCIMCR) defines the most significant bit (ADDR23) of the address, shown in each register diagram as "Y". This bit, concatenated with the rest of the address given, forms the absolute address of each register. Because the CPU16 in the MC68HC16Y1 drives only ADDR[19:0], ADDR[23:20] follow the logic state of ADDR19, and "Y" must equal \$F — see the SCIM section of this summary for more information on how the state of MM affects the system. #### 7.1.1 MCCI Global Registers Global registers contain parameters used by both the SPI and the SCI submodules. These parameters are used by the MCCI to interface with the CPU and other system modules. | MMCR - | — MC | CI Con | figurat | ion Re | gister | | | | | | | | | \$YF | FFC00 | |--------|------|--------|---------|--------|--------|---|---|------|---|---|---|---|-----|------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | STOP | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SUPV | 0 | 0 | 0 | | IAI | ₹В | | | RESI | ET: | • | , | • | • | | • | | | • | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | STOP — Stop Enable - 0 = Normal MCCI clock operation - 1 = MCCI clock operation stopped STOP places the MCCI into a low power state by disabling the system clock in most parts of the module. MMCR is the only register guaranteed to be readable while STOP is asserted. STOP may be negated by the CPU and by reset. Bits [14:8] — Not Implemented SUPV — Supervisor/Unrestricted - 0 = Unrestricted access - 1 = Supervisor access In systems with controlled access levels, SUPV places assignable registers in either supervisor-only data space or unrestricted data space. All MCCI registers reside in supervisor-only space. Because the CPU16 in the MC68HC16Y1 operates only in supervisor mode, SUPV has no meaning. Bits [6:4] — Not Implemented #### IARB — Interrupt Arbitration Identification Number Each module that generates interrupts has an IARB field. The value in this field is used to arbitrate between simultaneous interrupt requests of the same priority. The reset value of all IARB fields other than that of the SCIM is \$0 (lowest priority), to prevent priority conflict during initialization. The IARB field must be initialized to a value between \$F (highest priority) and \$1 (lowest priority), or subsequent interrupt requests will be identified by the CPU as spurious. #### MTEST — MCCI Test Register \$YFFC02 MTEST is used in conjunction with SCIM test functions during factory test of the MCCI. Accesses to MTEST must be made while the MCU is in test mode. | ILSCI/M | IIVR — | - SCI li | nterrup | t Requ | iest Le | vel Re | gister/ | MCCI | Interrup | ot Vect | or Reg | ister | | \$YI | YFFC04 | | | |---------|--------|----------|---------|--------|---------|--------|---------|------|----------|---------|--------|-------|---|------|--------|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | | | | | | 1 | 0 | | | | 0 | 0 | | ILSCIB | | | ILSCIA | | | | MI | VR | | | 1 | 1 | | | | RES | ET: | • | | | • | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | ILSCI determines the priority level of interrupts requested by each SCI. Separate fields hold interrupt priority values for SCIA and SCIB. Priority is used to determine which interrupt is serviced first when two or more modules or external peripherals simultaneously request an interrupt. #### ILSCIA, ILSCIB — Interrupt Level for SCIA, SCIB ILSCIA, ILSCIB determine the priority levels of SCIA and SCIB interrupts, respectively. This field must contain a value between \$1 (lowest priority) and \$7 (highest priority) for interrupts to be recognized. #### MIVR — MCCI Interrupt Vector Register MIVR determines which vector the CPU uses to service an MCCI interrupt after it is acknowledged. At reset, MIVR is initialized to \$0F, which corresponds to the uninitialized interrupt vector in the exception vector table. MIVR must be programmed to one of the user-defined vectors (\$40–\$FF) during initialization of the MCCI in order for interrupts to be serviced. MCCI interrupt vectors are adjacent to one another in the exception vector table. MIVR[7:2] are the same for all three interfaces. The MCCI provides the values for MIVR[1:0] according to the source of the interrupt (%00 for SCIA, %01 for SCIB, and %10 for the SPI). Writes to MIVR[1:0] have no meaning or effect. Reads of MIVR[1:0] return a value of %11. #### ILSPI — SPI Interrupt Level Register \$YFFC06 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 0 | |------|----|----|-------|----|----|---|---|----------| | 0 | 0 | | ILSPI | | 0 | 0 | 0 | RESERVED | | RESE | T: | | | | | | ! | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ILSPI determines the priority of interrupts requested by the SPI. The ILSPI field must contain a value between \$1 (lowest priority) and \$7 (highest priority) for interrupts to be recognized. If ILSPI, ILSCIA, and ILSCIB are the same, simultaneous interrupt requests are recognized in SPI, SCIA, SCIB priority. #### 7.1.2 MCCI Pin Control Registers MCCI pin control registers determine the use of eight MCU pins. Although these pins are used by the serial subsystems, any pin may alternately be assigned to use in a general-purpose parallel port. The MCCI pin assignment register (PMCPAR) determines whether pins are assigned to the SPI or to the parallel port. Clearing a bit assigns the corresponding pin to the port; setting a bit assigns the pin to the SPI. PMCPAR does not affect operation of the SCI submodule. The MCCI data direction register (DDRMC) determines whether pins are inputs or outputs. Clearing a bit makes the corresponding pin an input; setting a bit makes the pin an output. DDRMC affects both SPI function and I/O function. DDRMC determines the direction of SCI TXD pins only when an SCI transmitter is disabled. When an SCI transmitter is enabled, the TXD pin is an output. MCCI port data register PORTMC latches I/O data; MCCI pin state register PORTMCP allows pin state to be read regardless of data direction configuration. #### **PORTMC** — MCCI Port Data Register \$YFFC0C | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|-------|------|----|---|------|------|------|------|------|------|------|------|---| | | | | RESEF | RVED | | | PMC7 | PMC6 | PMC5 | PMC4 | PMC3 | PMC2 | PMC1 | PMC0 | | Writes to PORTMC are stored in an internal data latch. If any bit of PORTMC is configured as discrete output, the latched value is driven onto the corresponding pin. Reads of PORTMC return the value of the pin only if the pin is configured as a discrete input. Otherwise, the value read is the latched value. To avoid driving undefined data, first write a byte to PORTMC, then configure DDRMC. #### **PORTMCP** — MCCI Port Pin State Register **\$YFFC0E** | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|-------|------|----|---|---|------|------|------|------|------|------|------|------| | | | | RESER | IVED | | | | PMC7 | PMC6 | PMC5 | PMC4 | PMC3 | PMC2 | PMC1 | PMC0 | Reads of PORTMCP always return the state of the pins regardless of whether the pins are configured as input or output. Writes to PORTMCP have no effect. | PMCPA | R — N | ICCI P | in Ass | ignmer | nt Regi | ster | | | | | | | | \$YF | FFC08 | |--------|-------|--------|--------|--------|---------|------|---|---|---|---|---|----|---|------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | RESEF | RVED | | | | 0 | 0 | 0 | 0 | SS | 0 | MOSI | MISO | | RESET: | | | | | | | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PMCPAR determines which of the SPI pins, with the exception of the SCK pin (the state of which is determined by the SPI enable bit), are actually used by the SPI submodule, and which pins are available for general-purpose I/O. SPI pins designated by PMCPAR as general-purpose I/O are controlled only by DDRMC and PORTMC; the SPI has no effect on these pins. PMCPAR does not affect the operation of the SCI submodule. SS — Slave Select MOSI — Master Out Slave In MISO — Master In Slave Out 0 = Pin is used for general-purpose I/O 1 = Pin is used by SPI #### **DDRMC** — MCCI Data Direction Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|----|-------|------|----|---|---|------|------|------|------|----|-----|------|------| | | | | RESEF | RVED | | | | TXDA | RXDA | TXDB | RXDB | SS | SCK | MOSI | MISO | | RESI | ET: | | | | | | | | | | | | | | | | | | | | | | | | • | ^ | ^ | • | ^ | ^ | ^ | 0 | DDRMC determines whether a general-purpose I/O pin is an input or an output. During reset, all MCCI pins are configured as general-purpose inputs. 0 = Input 1 = Output #### 7.2 Serial Peripheral Interface The SPI submodule communicates with external devices via a synchronous serial bus. The SPI is fully compatible with SPI systems found on other Motorola products, but has enhanced capabilities. The SPI can perform full-duplex three-wire or half-duplex two-wire transfers. #### **7.2.1 SPI Pins** The SPI uses four bidirectional pins. These pins may be configured for general-purpose I/O when not needed for SPI application. The following table shows SPI pin functions ## **Table 30 SPI Pin Function** | Pin Names | Mode | Function | |----------------------------|-----------------|-----------------------------------------------------------------------------------| | Master In Slave Out (MISO) | Master<br>Slave | Provides serial data input to the SPI<br>Provides serial data output from the SPI | | Master Out Slave In (MOSI) | Master<br>Slave | Provides serial output from the SPI<br>Provides serial input to the SPI | | Serial Clock (SCK) | Master<br>Slave | Provides clock output from SPI<br>Provides clock input to SPI | | Slave Select (SS) | Master<br>Slave | Causes mode fault<br>Initiates serial transfer | #### 7.2.2 SPI Registers The programmer's model for the SPI consists of the MCCI global and pin control registers, the SPI control register (SPCR), the SPI status register (SPSR), and the SPI data register (SPSR). All SPI registers can be read and written by the CPU. SPCR must be initialized before the SPI is enabled to ensure defined operation. The SPI is enabled by setting the SPE bit in SPCR. Reset values are shown below each register. #### **SPCR** — SPI Control Register \$YFFC38 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |--------|-----|------|------|------|------|------|------|------|---|---|---|---|---|---|---|--| | SPIE | SPE | WOMP | MSTR | CPOL | СРНА | LSBF | SIZE | BAUD | | | | | | | | | | RESET: | | | | | | • | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | SPCR contains parameters for configuring the SPI. The CPU has read and write access to all control bits, but the MCCI has read access only to all bits except SPE. Writing a new value to SPCR while the SPI is enabled disrupts operation. Writing the same value into SPCR while the SPI is enabled has no effect on SPI operation. #### SPIE — SPI Interrupt Enable - 0 = SPI interrupts disabled - 1 = SPI interrupts enabled #### SPE — SPI Enable - 0 = SPI is disabled. SPI pins can be used for general-purpose I/O. - 1 = SPI is enabled. Pins allocated by PMCPAR are controlled by the SPI. #### WOMP — Wired-OR Mode for SPI Pins - 0 = Outputs have normal MOS drivers. - 1 = Pins designated for output by DDRMC have open-drain drivers. WOMP allows SPI pins to be connected for wired-OR operation, regardless of whether they are used for general-purpose output or for SPI output. WOMP affects the pins whether the SPI is enabled or disabled. #### MSTR — Master/Slave Mode Select - 0 = SPI is a slave device and only responds to externally generated serial data. - 1 = SPI is system master and can initiate transmission to external SPI devices. MSTR configures the SPI for either master or slave mode operation. This bit is cleared on reset and may only be written by the CPU. #### CPOL — Clock Polarity - 0 = The inactive state value of SCK is logic level zero. - 1 = The inactive state value of SCK is logic level one. CPOL is used to determine the inactive state value of the serial clock (SCK). It is used with CPHA to produce a desired clock/data relationship between master and slave devices. #### CPHA — Clock Phase - 0 = Data captured on the leading edge of SCK and changed on the following edge of SCK. - 1 = Data is changed on the leading edge of SCK and captured on the following edge of SCK. CPHA determines which edge of SCK causes data to change and which edge causes data to be captured. CPHA is used with CPOL to produce a desired clock/data relationship between master and slave devices. CPHA is set at reset. #### LSBF — Least Significant Bit First - 0 = Serial data transfer starts with MSB - 1 = Serial data transfer starts with LSB SIZE — Transfer Data Size 0 = 8-bit data transfer 1 = 16-bit data transfer #### BAUD — Serial Clock Baud Rate The SPI uses a modulus counter to derive SCK baud rate from the MCU system clock. Baud rate is selected by writing a value from 2 to 255 into the BR field. Giving BR a value of zero or one disables the baud rate generator. The following equations determine the SCK baud rate: SCK Baud Rate = System Clock/(2 \* BR) or BR = System Clock/(2 \* SCK Baud Rate Desired) | SPSR - | – SPI S | Status | Registe | er | | | | | | | | | | \$YF | FC3C | |--------|---------|--------|---------|----|----|---|---|---|---|---|---|---|---|------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | SPIF | WCOL | 0 | MODF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | RESET: | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SPSR contains SPI status information. Only the SPI can set the bits in this register. The CPU reads the register to obtain status information and writes it to clear status flags. SPIF — SPI Finished Flag 0 = SPI not finished 1 = SPI finished WCOL — Write Collision 0 = No write collision occurred 1 = Write collision occurred MODF — Mode Fault Flag 0 = Normal operation 1 = Another SPI node requested to become the network SPI master while the SPI was enabled in master mode (SS input taken low). #### SPDR — SPI Data Register **\$YFFC3E** 15 14 0 13 12 11 10 9 8 5 **UPPB** LOWB RESET: U U U U U U U U U U U U U U A write to SPDR initiates transmission or reception in the master device. At the completion of transmission, the SPIF status bit is set in both master and slave devices. Received data is buffered. SPIF must be cleared before a subsequent transfer of data from the shift register to the buffer or overrun occurs — the byte or word that causes overrun is lost. Transmitted data is not buffered — a write to SPDR places data directly into the shift register for transmission. #### UPPB — Upper Byte In 16-bit transfer mode, UPPB is used to access the most significant 8 bits of the data. Bit 15 of the SPDR is the MSB of the 16-bit data. #### LOWB — Lower Byte In 8-bit transfer mode, data is accessed at the address of LOWB. MSB in 8-bit transfer mode is bit 7 of the SPDR. In 16-bit transfer mode, LOWB holds the least significant 8 bits of the data. #### 7.2.3 SPI Operation The SPI operates in either master or slave mode. Master mode is used when the SPI originates data transfers. Slave mode is used when an external device initiates serial transfers to the SPI. Switching between the modes is controlled by MSTR in SPCR. Prior to entering either mode, appropriate MCCI and SPI registers must be properly initialized. In master mode, transmission parameters are set by writing to SPCR, the SPI is enabled by setting SPE, then operation is initiated by writing data to SPDR. In slave mode, operation proceeds in response to $\overline{SS}$ signal assertion by an external bus master. Slave operation is similar to that of master mode. Normally, the SPI bus performs synchronous bidirectional transfers. The serial clock on the SPI bus master supplies the clock signal (SCK) to time the transfer of data. Four possible combinations of clock phase and polarity may be specified by means of the CPHA and CPOL bits in SPCR. Data can be transferred either LSB or MSB first, depending on the value of the LSBF bit in SPCR. The number of bits transferred per command defaults to eight, but may be set to 16 bits by setting the field in SPCR. When the SPI finishes a transmission, it sets the SPIF flag, clears SPE and stops. If the SPIE bit in SPCR is set, an interrupt request is generated when SPIF is set. Although the SPI inherently supports multimaster operation, no special arbitration mechanism is provided. A mode fault flag (MODF) indicates a request for SPI master arbitration — system software must provide arbitration. Typically, SPI bus outputs are not open-drain unless multiple SPI masters are in the system. If needed, the WOMP bit in SPCR can be set to provide wired-OR open-drain outputs. An external pull-up resistor should be used on each output line. WOMP affects all SPI pins regardless of whether they are assigned to the SPI or used as general-purpose I/O. #### 7.3 Serial Communication Interface There are two identical independent SCI systems, SCIA and SCIB, in the MCCI. Each is a full-duplex universal asynchronous receiver transmitter (UART). Each SCI system is fully compatible with the SCI systems found on other Motorola devices, such as the M68HC11 and M68HC05 Families. The following discussions apply to both SCIA and SCIB — differences in register addresses and pin names are noted. #### **7.3.1 SCI Pins** Two unidirectional transmit data pins, TXDA and TXDB, and two unidirectional receive data pins, RXDA and RXDB, are associated with each SCI. Each pin can be used by the associated SCI or for general-purpose I/O. SCI pins and their functions are shown below. | Pin Names | Mnemonics | Mode | Function | |--------------------------|------------|---------------------------------------|----------------------------------------------------| | Receive Data<br>A and B | RXDA, RXDB | Receiver Disabled<br>Receiver Enabled | General-Purpose I/O<br>Serial Data Input to SCI | | Transmit Data<br>A and B | TXDA, TXDB | | General-Purpose I/O<br>Serial Data Output from SCI | #### 7.3.2 SCI Registers The SCI programming model includes the MCCI global and pin control registers, and eight SCI registers. Each of the two SCI units contains two SCI control registers, one status register, and one data register. All registers may be read or written at any time by the CPU. Rewriting the same value to any SCI register does not disrupt operation; however, writing a different value into an SCI register when the SCI is running may disrupt operation. To change register values, the receiver and transmitter should be disabled with the transmitter allowed to finish first. The status flags in register SCSR may be cleared at any time. | SCCR0A, SCCR0B — SCI Control Register 0 \$YFFC18, \$YFFC2 | | | | | | | | | | | | | | | FC28 | | |-----------------------------------------------------------|----|----|----|----|----|----|---|---|---|------|---|---|---|---|------|---| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 0 | 0 | 0 | | | | | | | SCBR | | | | | | | | RESET: | | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Each SCCR0 contains the baud rate selection field. Baud rate must be set before the SCI is enabled. The CPU can read and write this register at any time. Bits [15:13] — Not Implemented #### SCBR — Baud Rate SCI baud rate is programmed by writing a 13-bit value to this field. Writing a value of zero to BR disables the baud rate generator. The SCI receiver operates asynchronously. An internal clock is necessary to synchronize with an incoming data stream. The SCI baud rate generator produces a receiver sampling clock with a frequency 16 times that of the expected baud rate of the incoming data. The SCI determines the position of bit boundaries from transitions within the received waveform, and adjusts sampling points to the proper positions within the bit period. Receiver sampling rate is always 16 times the frequency of the SCI baud rate, which is calculated as follows: SCI Baud Rate = System Clock/(32 \* BR) where BR is in the range {1, 2, 3, ..., 8191}. #### SCCR1A, SCCR1B — SCI Control Register 1 \$YFFC1A, \$YFFC2A | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|-------|------|-----|----|----|---|------|-----|------|-----|------|----|----|-----|-----| | 0 | LOOPS | WOMS | ILT | PT | PE | М | WAKE | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | RES | SET: | | | • | | • | • | | • | | | | | • | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Each SCCR1 contains SCI configuration parameters. The CPU can read and write this register at any time. The SCI can modify RWU in some circumstances. In general, interrupts enabled by these control bits are cleared by reading SCSR, then reading (receiver status bits) or writing (transmitter status bits) SCDR. SCCR1A/B15 — Not Implemented #### LOOPS — Loop Mode - 0 = Normal SCI operation, no looping, feedback path disabled - 1 = Test SCI operation, looping, feedback path enabled LOOPS controls a feedback path on the data serial shifter. When loop mode is enabled, SCI transmitter output is fed back into the receive serial shifter. TXD is asserted (idle line). Both transmitter and receiver must be enabled prior to entering loop mode. #### WOMS — Wired-OR Mode for SCI Pins - 0 = If configured as an output, TXD is a normal CMOS output. - 1 = If configured as an output, TXD is an open-drain output. WOMS determines whether the TXD pin is an open-drain output or a normal CMOS output. This bit is used only when TXD is an output. If TXD is used as a general-purpose input pin, WOMS has no effect. #### ILT — Idle-Line Detect Type - 0 = Short idle-line detect (start count on first one) - 1 = Long idle-line detect (start count on first one after stop bit(s)) ### PT — Parity Type 0 = Even parity 1 = Odd parity When parity is enabled, PT determines whether parity is even or odd for both the receiver and the transmitter. ### PE — Parity Enable 0 = SCI parity disabled 1 = SCI parity enabled PE determines whether parity is enabled or disabled for both the receiver and the transmitter. If the received parity bit is not correct, the SCI sets the PF error flag in SCSR. When PE is set, the most significant bit (MSB) of the data field is used for the parity function, which results in either seven or eight bits of user data, depending on the condition of M bit. The following table lists the available choices. | M | PE | Result | |---|----|---------------------------| | 0 | 0 | 8 Data Bits | | 0 | 1 | 7 Data Bits, 1 Parity Bit | | 1 | 0 | 9 Data Bits | | 1 | 1 | 8 Data Bits, 1 Parity Bit | #### M — Mode Select 0 = SCI frame: one start bit, eight data bits, one stop bit (ten bits total) 1 = SCI frame: one start bit, nine data bits, one stop bit (11 bits total) ## WAKE — Wakeup by Address Mark 0 = SCI receiver awakened by idle-line detection 1 = SCI receiver awakened by address mark (last bit set) #### TIE — Transmit Interrupt Enable 0 = SCI TDRE interrupts inhibited 1 = SCI TDRE interrupts enabled ### TCIE — Transmit Complete Interrupt Enable 0 = SCI TC interrupts inhibited 1 = SCI TC interrupts enabled #### RIE — Receiver Interrupt Enable 0 = SCI RDRF interrupts inhibited 1 = SCI RDRF interrupts enabled ### ILIE — Idle-Line Interrupt Enable 0 = SCI IDLE interrupts inhibited 1 = SCI IDLE interrupts enabled #### TE — Transmitter Enable 0 = SCI transmitter disabled (TXD pin may be used for general-purpose I/O) 1 = SCI transmitter enabled (TXD pin dedicated to SCI transmitter) The transmitter retains control of the TXD pin until completion of any character transfer in progress when TE is cleared. ### RE — Receiver Enable 0 = SCI receiver disabled (status bits inhibited, RXD pin may be used for general-purpose I/O)) 1 = SCI receiver enabled (RXD pin dedicated to SCI) #### RWU — Receiver Wakeup - 0 = Normal receiver operation (received data recognized) - 1 = Wakeup mode enabled (received data ignored until awakened) Setting RWU enables the wakeup function, which allows the SCI to ignore received data until awakened by either an idle line or address mark (as determined by WAKE). When in wakeup mode, the receiver status flags are not set, and interrupts are inhibited. This bit is cleared automatically (returned to normal mode) when the receiver is awakened. #### SBK — Send Break - 0 = Normal operation - 1 = Break frame(s) transmitted after completion of current frame SBK provides the ability to transmit a break code from the SCI. If the SCI is transmitting when SBK is set, it will transmit continuous frames of zeros after it completes the current frame, until SBK is cleared. If SBK is toggled (one to zero in less than one frame interval), the transmitter sends only one or two break frames before reverting to idle line or commencing to send data. ### SCSRA, SCSRB — SCI Status Register | ¢ν | | | | ¢ν | | C2C | |------|---|-----|----|----|----|-----| | JD 1 | Г | ГСІ | U. | ÐΙ | ГГ | CZC | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|-----|-----|----|---------|----|----|---|------|----|------|-----|------|----|----|----|----| | | | | N | OT USED | | | | TDRE | TC | RDRF | RAF | IDLE | OR | NF | FE | PF | | _ | RES | ET: | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Each SCSR contains flags that show SCI operational conditions. These flags can be cleared either by hardware or by a special acknowledgment sequence. The sequence consists of SCSR read with flags set, followed by SCDR read (write in the case of TDRE and TC). A long-word read can consecutively access both SCSR and SCDR. This action clears receive status flag bits that were set at the time of the read, but does not clear TDRE or TC flags. If an internal SCI signal for setting a status bit comes after the CPU has read the asserted status bits, but before the CPU has written or read register SCDR, the newly set status bit is not cleared — SCSR must be read again with the bit set, and SCDR must be written or read before the status bit is cleared. Reading either byte of SCSR causes all 16 bits to be accessed, and any status bit already set in either byte will be cleared on a subsequent read or write of register SCDR. ## TDRE — Transmit Data Register Empty Flag - 0 = Register TDR still contains data to be sent to the transmit serial shifter. - 1 = A new character may now be written to register TDR. TDRE is set when the byte in register TDR is transferred to the transmit serial shifter. If TDRE is zero, transfer has not occurred and a write to TDR will overwrite the previous value. New data is not transmitted if TDR is written without first clearing TDRE. #### TC — Transmit Complete Flag - 0 = SCI transmitter is busy. - 1 = SCI transmitter is idle. TC is set when the transmitter finishes shifting out all data, queued preambles (mark/idle line), or queued breaks (logic zero). The interrupt may be cleared by reading SCSR when TC is set and then by writing the transmit data register (TDR) of SCDR. ### RDRF — Receive Data Register Full Flag - 0 = Register RDR is empty or contains previously read data. - 1 = Register RDR contains new data. RDRF is set when the content of the receive serial shifter is transferred to the RDR. If one or more errors are detected in the received word, flag(s) NF, FE, and/or PF are set within the same clock cycle. #### RAF — Receiver Active Flag - 0 = SCI receiver is idle. - 1 = SCI receiver is busy. RAF indicates whether the SCI receiver is busy. It is set when the receiver detects a possible start bit and is cleared when the chosen type of idle line is detected. RAF can be used to reduce collisions in systems with multiple masters. #### IDLE — Idle-Line Detected Flag - 0 = SCI receiver did not detect an idle-line condition. - 1 = SCI receiver detected an idle-line condition. IDLE is disabled when RWU in SCCR1 is set. IDLE is set when the SCI receiver detects the idle-line condition specified by ILT in SCCR1. If cleared, IDLE will not set again until after RDRF is set. RDRF is set when a break is received, so that a subsequent idle line can be detected. ## OR — Overrun Error Flag - 0 = RDRF is cleared before new data arrives. - 1 = RDRF is not cleared before new data arrives. OR is set when a new byte is ready to be transferred from the receive serial shifter to the RDR, and RDRF is still set. Data transfer is inhibited until OR is cleared. Previous data in RDR remains valid, but data received during overrun condition (including the byte that set OR) is lost. ### NF — Noise Error Flag - 0 = No noise detected on the received data. - 1 = Noise occurred on the received data. NF is set when the SCI receiver detects noise on a valid start bit, on any data bit, or on a stop bit. It is not set by noise on the idle line or on invalid start bits. Each bit is sampled three times. If all three samples are not the same logic level, the majority value is used for the received data value, and NF is set. NF is not set until an entire frame is received and RDRF is set. #### FE — Framing Error Flag - 1 = Framing error or break occurred on the received data. - 0 = No framing error on the received data. FE is set when the SCI receiver detects a zero where a stop bit was to have occurred. FE is not set until the entire frame is received and RDRF is set. A break can also cause FE to be set. It is possible to miss a framing error if RXD happens to be at logic level one at the time when the stop bit is expected. ### PF — Parity Error Flag - 1 = Parity error occurred on the received data. - 0 = No parity error on the received data. PF is set when the SCI receiver detects a parity error. PF is not set until the entire frame is received and RDRF is set. # SCDRA, SCDRB — SCI Data Register \$YFFC1E, \$YFFC2E Each SCDR consists of two data registers at the same address. RDR is a read-only register that contains data received by the SCI serial interface. The data comes into the receive serial shifter and is transferred to RDR. TDR is a write-only register that contains data to be transmitted. The data is first written to TDR, then transferred to the transmit serial shifter, where additional format bits are added before transmission. R[7:0]/T[7:0] contain either the first eight data bits received when SCDR is read, or the first eight data bits to be transmitted when SCDR is written. R8/T8 are used when the SCI is configured for 9-bit operation. When it is configured for 8-bit operation, they have no meaning or effect. # 8 Standby RAM with TPU Emulation The standby RAM with TPU emulation module (TPURAM) contains a 2-Kbyte array of fast (two bus cycle) static RAM, which is especially useful for system stacks and variable storage. The RAM can be used to emulate TPU microcode ROM. The TPURAM can be mapped to any 2-Kbyte boundary in the address map, but must not overlap the module control registers — overlap makes the registers inaccessible. TPURAM responds to both program and data space accesses. Data can be read or written in bytes, word, or long words. The RAM is powered by V<sub>DD</sub> in normal operation. During power-down, the RAM contents are maintained by power on standby voltage pin V<sub>STBY</sub>. Power switching between sources is automatic. # 8.1 TPURAM Register Block TPURAM control registers occupy a 64-byte block. There are three TPURAM control registers in the block: the RAM module configuration register (TRAMMCR), the RAM test register (TRAMTST), and the RAM array base address register (TRAMBAR). The rest of the register block contains unimplemented register locations. Unimplemented register addresses are read as zeros, and writes to them have no effect. Table 31 TPURAM Control Register Address Map | Address | 15 8 7 | 0 | |-----------------------|------------------------------------------------|---| | \$YFFB00 | RAM MODULE CONFIGURATION REGISTER (TRAMMCR) | | | \$YFFB02 | RAM TEST REGISTER (TRAMTST) | | | \$YFFB04 | RAM BASE ADDRESS AND STATUS REGISTER (TRAMBAR) | | | \$YFFB06-<br>\$YFFB3F | NOT IMPLEMENTED | | Y = M111, where M is the state of the modmap bit in the module configuration register of the single-chip integration module. In an MC68HC16Y1 system, M must always be set to one. ### 8.2 TPURAM Registers Access to the TPURAM array is controlled by the RASP field in the TRAMMCR. #### **TRAMMCR** — RAM Module Configuration Register \$YFFB00 Bits in TRAMMCR determine whether the RAM is in low-power stop mode or normal mode, indicate failure of standby RAM power, and determine in which address space the array resides. Reads of unimplemented bits always return zeros. Writes do not affect unimplemented bits. #### STOP — Stop Control Bit - 0 = RAM array operates normally. - 1 = RAM array enters low-power stop mode. This bit controls whether the RAM array is in low-power consumption mode or operating normally. Reset state is zero, for normal operation. In stop mode, the array retains its contents, but cannot be read or written by the CPU. PDS — Standby Power Status Bit - 0 = Loss of standby power. - 1 = No loss of standby power The RAM array can be powered by a standby power source ( $V_{STBY}$ ) while $V_{DD}$ to the microcontroller is turned off. PDS indicates when $V_{STBY}$ has fallen below a reference level for a specified period of time. To detect power loss, software must first set PDS, then monitor its state during normal operation and following reset. ### RASP[1:0] — RAM Array Space Field - o = TPURAM array is placed in unrestricted space - 1 = TPURAM array is placed in supervisor space. This bit limits access to the SRAM array in microcontrollers that support separate user and supervisor operating modes. Because the CPU16 in the MC68HC16Y1 operates in supervisor mode only, RASP has no effect. ### **TRAMTST** — RAM Test Register \$YFFB02 TRAMTST is used for factory test of the TPURAM module. #### **TRAMBAR** — RAM Base Address and Status Register \$YFFB04 | 16 | | | | | | | | | | | | 3 | | | 0 | |------|------|------|------|------|------|------|------|------|------|------|------|------|------|----|-------| | ADDR NC | )T | RAMDS | | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | USED | | | | RES | ET: | | • | • | | | | | | | | | | | · | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | TRAMBAR is used to specify an array base address in the system memory map. This prevents accidental remapping of the array. TRAMBAR can be written only once after reset. #### TRAMBAR[15:3] — RAM Array Base Address Field This field specifies bits [23:11] of the array base address. The array must be enabled in order to be accessed. Since the states of ADDR[23:20] follow the state of ADDR19 in the MC68HC16Y1, addresses in the range \$080000 to \$F7FFFF cannot be accessed. RAMDS — RAM Array Disable Status Bit - 0 = RAM array is enabled - 1 = RAM array is disabled RAMDS indicates whether the array is active or disabled. The array is disabled after reset. Writing a valid base address into RAMBAR automatically clears RAMDS and enables the array. #### 8.3 TPURAM Operation There are six TPURAM operating modes, as follows. The RAM module is in normal mode when powered by $V_{DD}$ . The array can be accessed by byte, word, or long word. A byte or aligned word (high-order byte is at an even address) access only takes one bus cycle or two system clocks. A long word or misaligned word access requires two bus cycles. Standby mode is intended to preserve RAM contents when $V_{DD}$ is removed. SRAM contents are maintained by $V_{STBY}$ . Circuitry within the SRAM module switches to the higher of $V_{DD}$ or $V_{STBY}$ with no loss of data. When SRAM is powered by $V_{STBY}$ , access to the array is not guaranteed. Reset mode allows the CPU to complete the current bus cycle before resetting. When a synchronous reset occurs while a byte or word SRAM access is in progress, the access will be completed. If reset occurs during the first word access of a long-word operation, only the first word access will be completed. If reset occurs during the second word access of a long word operation, the entire access will be completed. Data being read from or written to the RAM may be corrupted by asynchronous reset. Test mode functions in conjunction with the SCIM test functions. Test mode is used during factory test of the MCU. Writing the STOP bit of RAMMCR causes the SRAM module to enter stop mode. The RAM array is disabled (which allows external logic to decode SRAM addresses, if necessary), but all data is retained. If $V_{DD}$ falls below $V_{STBY}$ during stop mode, internal circuitry switches to $V_{STBY}$ , as in standby mode. Stop mode is exited by clearing the STOP bit. The TPURAM array may be used to emulate the microcode ROM in the TPU module. This provides a means of developing custom TPU code. The TPU selects TPU emulation mode. While in TPU emulation mode, the access timing of the TPURAM module matches the timing of the TPU microinstruction ROM to ensure accurate emulation. Normal accesses via the IMB are inhibited and the control registers have no effect, allowing external RAM to emulate the TPURAM at the same addresses. See **4 Time Processor Unit** for more information. #### 9 Masked ROM Module The masked ROM module (MRM) is designed to be used with the entire line of Motorola modular microcontrollers. The MRM consists of a fixed-location control register block and a memory array. Configuration information is contained in the register block. Default reset base address of the array in the system address map is specified by the customer, but the array may be remapped to other addresses. In addition to the array base address, the register block contains operating parameters, bootstrap code, and ROM verification information. An address map of the register block follows. **Table 32 MRM Control Register Address Map** | Address | 15 8 7 | 0 | |----------|--------------------------------------------------|---| | \$YFF820 | MASKED ROM MODULE CONFIGURATION REGISTER (MRMCR) | | | \$YFF822 | NOT IMPLEMENTED | | | \$YFF824 | ARRAY BASE ADDRESS REGISTER HIGH (ROMBAH) | | | \$YFF826 | ARRAY BASE ADDRESS REGISTER LOW (ROMBAL) | | | \$YFF828 | ROM SIGNATURE HIGH REGISTER (RSIGHI) | | | \$YFF82A | ROM SIGNATURE LOW REGISTER (RSIGLO) | | | \$YFF82C | NOT IMPLEMENTED | | | \$YFF82E | NOT IMPLEMENTED | | | \$YFF830 | ROM BOOTSTRAP WORD 0 (ROMBS0) | | | \$YFF832 | ROM BOOTSTRAP WORD 1 (ROMBS1) | | | \$YFF834 | ROM BOOTSTRAP WORD 2 (ROMBS2) | | | \$YFF836 | ROM BOOTSTRAP WORD 3 (ROMBS3) | | | \$YFF838 | NOT IMPLEMENTED | | | \$YFF83A | NOT IMPLEMENTED | | | \$YFF83C | NOT IMPLEMENTED | | | \$YFF83E | NOT IMPLEMENTED | | Y = M111, where M is the state of the modmap bit in the module configuration register of the single-chip integration module. In an MC68HC16Y1 system, M must always be set to one. The ROM array in the MC68HC16Y1 contains 48 Kbytes. It is arranged in 16-bit words, and is accessed via the intermodule bus. Bytes, words, and misaligned words can be accessed. Access time depends upon the number of wait states specified at mask programming time, but can be as fast as two system clocks for byte and aligned words. The MRM also responds to back-to-back IMB accesses to provide two bus cycle long word access. The array base address must be on a 64 Kbyte boundary, must not overlap the control registers of other microcontroller modules, and should not overlap the control register block. The array occupies the low-order locations in the 64 Kbyte block —accesses to the remaining 16 Kbytes of unimplemented locations in the block are ignored by the MRM, allowing other system resources or external devices to respond to the access. If the array is mapped to overlap the control registers of other modules, accesses to those registers will be indeterminate; if the array is mapped to overlap the MRM control registers, accesses to the registers are still possible, but accesses to the overlapping 32 bytes of ROM bytes will be ignored. The primary function of the MRM is to serve as nonvolatile memory for the microcontroller. It can be configured to support system bootstrap during reset. The CPU16 in the MC68HC16Y1 differentiates between program space accesses and data space accesses. The MRM array can be used for program code only, or for both program code and data. The MRM can also be programmed to insert wait states to accommodate migration from slower external development memory to the ROM array without retiming. The MRM can also operate in a special emulator mode that simplifies emulation of the array by an external device. Emulation mode is enabled by the EMUL bit in the MRMCR. EMUL state is determined by the state of the DATA10 and DATA13 lines during reset. If both data lines are held low, EMUL is set, and ROM emulation mode is enabled. While emulation mode is enabled, the internal module chip select signal ( $\overline{\text{CSM}}$ ) is asserted whenever a valid access to an address assigned to the masked ROM module is made. To be valid, an access must be within the range specified by the ROM base array registers and must meet the address space requirements defined by the ASPC field in MRMCR. $\overline{\text{CSM}}$ is asserted for all valid read accesses; it is asserted for write accesses only in background debug mode. The MRM does not acknowledge an access on the IMB while in emulation mode — this causes the SCIM to run an external bus cycle. The $\overline{\text{CSM}}$ signal is asserted on the falling edge of $\overline{\text{AS}}$ . Internal $\overline{\text{DSACK}}$ is generated by the ROM module after it has inserted the number of wait states specified by the WAIT field in the MRMCR. # 9.1 Masked ROM Control Registers The 32-byte control register block contains registers that are used to configure the MRM and to control ROM array function. Configuration information is specified and programmed at the same time as the ROM content. ### MRMCR — Masked ROM Module Configuration Register | \$YF | F820 | |------|------| |------|------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|----|--------------|--------------|------|-----|--------------|---|----------|---|---|---|---|---|---| | STOP | 0 | 0 | BOOT | LOCK | EMUL | ASI | ASPC | | AIT | 0 | 0 | 0 | 0 | 0 | 0 | | RESI | ET: | | | | | | | | | | | | | | | | * | 0 | 0 | USER<br>SPEC | USER<br>SPEC | * | | USER<br>SPEC | | ER<br>EC | 0 | 0 | 0 | 0 | 0 | 0 | <sup>\*</sup>Reset state of STOP = DATA14. Reset state of EMUL = (DATA10 • DATA13). STOP — Stop Bit - 0 = Normal ROM operation - 1 = Disable ROM and activate emulator mode if enabled Reset state of STOP is the complement of DATA14 state during reset. ROM array base address cannot be changed unless STOP is set. BOOT — Boot ROM Control Bit - 0 = CPU16 accesses ROM array addresses after reset - 1 = CPU16 cannot access ROM array addresses after reset Reset state of $\overline{BOOT}$ is specified by the user. Bootstrap function is overridden if STOP = 1. # LOCK — Lock Registers Bit - 0 = Write lock disabled; protected registers and fields can be written - 1 = Write lock enabled; protected registers and fields cannot be written Reset state of LOCK is specified by the user. LOCK protects the ASPC and WAIT fields, as well as the ROMBAL and ROMBAH registers. ASPC, ROMBAL and ROMBAH are also protected by the STOP bit. EMUL — Emulator Mode Control Bit - 0 = Normal ROM operation - 1 = MRM enters emulator mode when STOP is set. Reset state of EMUL is the complement of DATA10 and DATA13 state during reset. When EMUL is set, the MRM responds to accesses by asserting the $\overline{\text{CSM}}$ signal. #### ASPC — ROM Array Space Field Because the MC68HC16Y1 operates only in supervisory mode, ASPC determines whether accesses are restricted solely to program space, or whether accesses are made to both program and data space. In systems with restricted access levels, ASPC also determines whether accesses are restricted solely to supervisor space. The reset state of ASPC is user specified. The table below shows ASPC encoding. | ASPC[1:0] | State Specified | |-----------|-------------------------| | X0 | Program and data access | | X1 | Program access only | #### WAIT — Wait States Field WAIT specifies the number of wait states inserted by the MRM during ROM array accesses. It allows the user to optimize bus speed in a particular application by controlling the number of wait states that are inserted prior to internal $\overline{DSACK}$ generation. Each wait state has a duration of one system clock cycle. This allows a user to transport code from a slower emulation or development system memory to the ROM array without retiming the system. The reset state of WAIT is user specified. The table below shows WAIT encoding. A no-wait encoding (%00) corresponds to a three clock-cycle bus. The fast termination encoding (%11) corresponds to a two clock-cycle bus — microcontroller modules typically respond at this rate, but fast termination can also be used to access fast external memory. | WAIT[1:0] | Cycles per Transfer | |-----------|---------------------| | 00 | 3 | | 01 | 4 | | 10 | 5 | | 11 | 2 | | ROMB | AH — <i>F</i> | Array B | ase A | ddress | Regist | ter High | ı | | | | | | | \$YI | FF824 | |------|----------------------|---------|--------|--------|--------|----------|------------|------------|------------|------------|------------|------------|------------|------------|-------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | NOT U | SED | | | ADDR<br>23 | ADDR<br>22 | ADDR<br>21 | ADDR<br>20 | ADDR<br>19 | ADDR<br>18 | ADDR<br>17 | ADDR<br>16 | | | RES | RESET: | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | USER SF | PECIFIED | | | | | ROMB | <b>AL</b> — <i>P</i> | Array B | ase Ac | ddress | Regist | er Low | | | | | | | | \$YI | FF826 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 0 | 1 | ٥ | Λ | Λ | Λ | | Λ | ٥ | Λ | Λ. | Λ | Λ | Λ | ۸ | ٥ | STOP = 1 and LOCK = 0. This prevents accidental remapping of the array. Since the states of ADDR[23:20] follow the state of ADDR19 in the MC68HC16Y1, addresses in the range \$080000 to \$F7FFFF cannot be accessed. Because the 48 Kbyte ROM array in the MC68HC16Y1 must be mapped to a 64 Kbyte boundary, ROMBAL always contains \$0000. | RSIGHI | RSIGHI — ROM Signature High Register \$YFF828 | | | | | | | | | | | | | | | | | |--------|-----------------------------------------------|-------|-------|-------|-------|------|------|------|------|------|------|------|----------------|------|-------|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | | | | | | | | | | | | | RSP16 | | | | RESE | RESET: | | | | | | | | | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | USER SPECIFIED | | | | | | RSIGLO | RSIGLO — ROM Signature Low Register \$YFF82A | | | | | | | | | | | | | | F82A | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | RSP15 | RSP14 | RSP13 | RSP12 | RSP11 | RSP10 | RSP9 | RSP8 | RSP7 | RSP6 | RSP5 | RSP4 | RSP3 | RSP2 | RSP1 | RSP0 | | | | RESI | ĒT: | • | | | | | • | | • | | | | | • | | | | **USER SPECIFIED** RSIGHI and RSIGLO are used to specify a ROM signature pattern. A special signature identification algorithm allows the user to verify the content of the ROM array. The signature is specified by the user and cannot be changed. ROMBS0 — ROM Bootstrap Word 0 ROMBS1 — ROM Bootstrap Word 1 ROMBS2 — ROM Bootstrap Word 2 \$YFF834 ROMBS3 — ROM Bootstrap Word 3 \$YFF836 Typically, reset vectors for the system CPU are contained in nonvolatile memory and are only fetched when the CPU comes out of reset. The user can specify that these four words be used as reset vectors, and can specify the content of these locations. The content of these words cannot be changed. In the MC68HC16Y1, ROMBS0 to ROMBS3 correspond to system addresses \$000000 to \$000006. # 10 Summary of Changes This is a partial revision. Most of the publication remains the same, but the following changes were made to improve it. Typographical errors that do not affect content are not annotated. Page 4 Block diagram revised. All pin functions shown, port mnemonics changed. Pages 6–8 Corrected port assignments, new notes, changed B driver description. Pages 9 & 11 Changed ADC analog input mnemonics and parallel port mnemonics to pre- vent confusion. Page 15 Added XMSK, YMSK registers to diagram. Page 36 SCIM address map standardized. Page 39 Added RSR description. Pages 56–59 New reset section. Pages 59–61 New interrupts section. Page 66 Corrected PORTFE reset state. Page 77 Removed RSR from test register listing. Page 79 TPU address map standardized. Page 90 GPT address map standardized. Pages 90 & 95 Changed GPT I/O port register mnemonics to reflect port name. Page 102 ADC address map standardized. Pages 102–109 Changed ADC analog input mnemonics and parallel port mnemonics to prevent confusion. Page 106 Changed prescaler rate selection table to show %00000 setting is reserved. Page 109 Added Result Register mnemonics. Page 111 MCCI address map standardized. Pages 111 & 114 Changed MCCI I/O port register mnemonics to reflect port name. **NOTES** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death Associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and B are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. #### How to reach us: USA/EUROPE: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. 1-800-441-2447 MFAX: RMFAX0@email.sps.mot.com - TOUCHTONE (602) 244-6609 INTERNET: http://Design-NET.com JAPAN: Nippon Motorola Ltd.; Tatsumi-SPD-JLDC, Toshikatsu Otsuki, 6F Seibu-Butsuryu-Center, 3-14-2 Tatsumi Koto-Ku, Tokyo 135, Japan. 03-3521-8315 HONG KONG: Motorola Semiconductors H.K. Ltd.; 8B Tai Ping Industrial Park, 51 Ting Kok Road, Tai Po, N.T., Hong Kong. 852-26629298