# 8-Bit Serial or Parallel-Input/ Serial-Output Shift Register ## **High-Performance Silicon-Gate CMOS** The MC74HC165A is identical in pinout to the LS165. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device is an 8-bit shift register with complementary outputs from the last stage. Data may be loaded into the register either in parallel or in serial form. When the Serial Shift/Parallel Load input is low, the data is loaded asynchronously in parallel. When the Serial Shift/Parallel Load input is high, the data is loaded serially on the rising edge of either Clock or Clock Inhibit (see the Function Table). The 2-input NOR clock may be used either by combining two independent clock sources or by designating one of the clock inputs to act as a clock inhibit. #### **Features** - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7 A - Chip Complexity: 286 FETs or 71.5 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free and are RoHS Compliant ### ON Semiconductor® www.onsemi.com PDIP-16 N SUFFIX CASE 648 SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F QFN16 MN SUFFIX CASE 485AW A = Assembly Lo- cation L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or Pb-Free Package (Note: Microdot may be in either focation) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. Figure 1. Pin Assignments Figure 2. Logic Diagram #### **FUNCTION TABLE** | Inputs | | | Interna | Internal Stages | | | | | |--------------------------------|----------------|------------------|---------|-----------------|--------|------------------------------------|------------------------------------|--------------------------------| | Serial Shift/<br>Parallel Load | Clock | Clock<br>Inhibit | SA | A – H | $Q_A$ | $Q_{B}$ | Q <sub>H</sub> | Operation | | L | Х | Х | Х | a h | а | b | h | Asynchronous Parallel Load | | H<br>H | 7 | L<br>L | L<br>H | X | L<br>H | Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | Serial Shift via Clock | | H<br>H | L <sub>1</sub> | <i></i> | L<br>H | X<br>X | L<br>H | Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | Serial Shift via Clock Inhibit | | H<br>H | X<br>H | H<br>X | X<br>X | X<br>X | | No Change | | Inhibited Clock | | Н | L | L | Х | Х | | No Change | | No Clock | X = don't care $Q_{An} - Q_{Gn} = Data shifted from the preceding stage$ #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|-----------------------------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | I <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air Plastic DIP† SOIC Package† TSSOP Package† | 750<br>500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP, SOIC or TSSOP Package) | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused outputs must be left open. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | | | Max | Unit | |------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------|-----------------|---------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | | 2.0 | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | V <sub>CC</sub> | V | | | T <sub>A</sub> | Operating Temperature, All Package Types | | <b>–</b> 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 2$ (Figure 1) $V_{CC} = 3$ $V_{CC} = 4$ $V_{CC} = 4$ | 2.0 V<br>3.0 V<br>4.5 V<br>6.0 V | 0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. ### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | v <sub>cc</sub> | Guaranteed Limit | | | | |-----------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|----------------------------|----------------------------|------| | Symbol | Parameter | Test Conditions | V | – 55 to 25°C | ≤ 85°C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | 1.5<br>2.1<br>3.15<br>4.2 | V | | V <sub>IL</sub> | Maximum Low–Level Input<br>Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.80 | 0.5<br>0.9<br>1.35<br>1.80 | 0.5<br>0.9<br>1.35<br>1.80 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \ \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $\begin{split} V_{in} = V_{IH} \text{ or } V_{IL} & I_{out} \leq 2.4 \text{ mA} \\ & I_{out} \leq 4.0 \text{ mA} \\ & I_{out} \leq 5.2 \text{ mA} \end{split}$ | 3.0<br>4.5<br>6.0 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.20<br>3.70<br>5.20 | V | ### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | Guaranteed Limit | | | | |-----------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|----------------------|------| | Symbol | Parameter | Test Conditions | ٧ | – 55 to 25°C | ≤ 85°C | ≤ 125°C | Unit | | V <sub>OL</sub> | Maximum Low–Level Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu\text{A}$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $\begin{split} V_{in} = V_{IH} \text{ or } V_{IL} & I_{out} \leq 2.4 \text{ mA} \\ I_{out} \leq 4.0 \text{ mA} \\ I_{out} \leq 5.2 \text{ mA} \end{split}$ | 3.0<br>4.5<br>6.0 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage<br>Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | Icc | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 6.0 | 4 | 40 | 160 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. ## AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \ pF$ , Input $t_f = t_f = 6 \ ns$ ) | | | | Gua | ranteed Limi | t | | |----------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------|-----------------------|-----------------------|------| | Symbol | Parameter | v <sub>cc</sub> | – 55 to 25°C | ≤ 85°C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 6<br>18<br>30<br>35 | 4.8<br>17<br>24<br>28 | 4<br>15<br>20<br>24 | MHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock (or Clock Inhibit) to $Q_H$ or $\overline{Q}_H$ (Figures 1 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>52<br>30<br>26 | 190<br>63<br>38<br>33 | 225<br>65<br>45<br>38 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Serial Shift/ $\overline{Parallel\ Load}$ to $Q_H$ or $\overline{Q}_H$ (Figures 2 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 175<br>58<br>35<br>30 | 220<br>70<br>44<br>37 | 265<br>72<br>53<br>45 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input H to Q <sub>H</sub> or Q <sub>H</sub> (Figures 3 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 150<br>52<br>30<br>26 | 190<br>63<br>38<br>33 | 225<br>65<br>45<br>38 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 8) | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13 | 95<br>32<br>19<br>16 | 110<br>36<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 40 | pF | <sup>\*</sup> Used to determine the no–load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . #### **TIMING REQUIREMENTS** (Input $t_r = t_f = 6$ ns) | | | Vcc | Guar | anteed Lim | it | | |---------------------------------|----------------------------------------------------------------------------|-----|--------------|------------|---------|------| | Symbol | Parameter | V | – 55 to 25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, Parallel Data Inputs to Serial Shift/Parallel Load | 2.0 | 75 | 95 | 110 | ns | | | (Figure 4) | 3.0 | 30 | 40 | 55 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | t <sub>su</sub> | Minimum Setup Time, Input SA to Clock (or Clock Inhibit) | 2.0 | 75 | 95 | 110 | ns | | | (Figure 5) | 3.0 | 30 | 40 | 55 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | $t_{su}$ | Minimum Setup Time, Serial Shift/Parallel Load to Clock (or Clock Inhibit) | 2.0 | 75 | 95 | 110 | ns | | | (Figure 6) | 3.0 | 30 | 40 | 55 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | t <sub>su</sub> | Minimum Setup Time, Clock to Clock Inhibit | 2.0 | 75 | 95 | 110 | ns | | | (Figure 7) | 3.0 | 30 | 40 | 55 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | t <sub>h</sub> | Minimum Hold Time, Serial Shift/Parallel Load to Parallel Data Inputs | 2.0 | 5 | 5 | 5 | ns | | •• | (Figure 4) | 3.0 | 5 | 5 | 5 | | | | | 4.5 | 5 | 5 | 5 | | | | | 6.0 | 5 | 5 | 5 | | | t <sub>h</sub> | Minimum Hold Time, Clock (or Clock Inhibit) to Input SA | 2.0 | 5 | 5 | 5 | ns | | | (Figure 5) | 3.0 | 5 | 5 | 5 | | | | | 4.5 | 5 | 5 | 5 | | | | | 6.0 | 5 | 5 | 5 | | | t <sub>h</sub> | Minimum Hold Time, Clock (or Clock Inhibit) to Serial Shift/Parallel Load | 2.0 | 5 | 5 | 5 | ns | | | (Figure 6) | 3.0 | 5 | 5 | 5 | | | | | 4.5 | 5 | 5 | 5 | | | | | 6.0 | 5 | 5 | 5 | | | $t_{rec}$ | Minimum Recovery Time, Clock to Clock Inhibit | 2.0 | 75 | 95 | 110 | ns | | | (Figure 7) | 3.0 | 30 | 40 | 55 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | $t_{w}$ | Minimum Pulse Width, Clock (or Clock Inhibit) | 2.0 | 70 | 90 | 100 | ns | | | (Figure 1) | 3.0 | 27 | 32 | 36 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | $t_{w}$ | Minimum Pulse width, Serial Shift/Parallel Load | 2.0 | 70 | 90 | 100 | ns | | | (Figure 2) | 3.0 | 27 | 32 | 36 | | | | | 4.5 | 15 | 19<br>16 | 22 | | | | | 6.0 | 13 | 16 | 19 | | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 2.0 | 1000 | 1000 | 1000 | ns | | | (Figure 1) | 3.0 | 800 | 800 | 800 | | | | | 4.5 | 500 | 500 | 500 | | | | | 6.0 | 400 | 400 | 400 | | #### PIN DESCRIPTIONS #### **INPUTS** #### A, B, C, D, E, F, G, H (Pins 11, 12, 13, 14, 3, 4, 5, 6) Parallel Data inputs. Data on these inputs are asynchronously entered in parallel into the internal flip—flops when the Serial Shift/Parallel Load input is low. #### **SA (Pin 10)** Serial Data input. When the Serial Shift/Parallel Load input is high, data on this pin is serially entered into the first stage of the shift register with the rising edge of the Clock. #### **CONTROL INPUTS** #### Serial Shift/Parallel Load (Pin 1) Data—entry control input. When a high level is applied to this pin, data at the Serial Data input (SA) are shifted into the register with the rising edge of the Clock. When a low level is applied to this pin, data at the Parallel Data inputs are asynchronously loaded into each of the eight internal stages. #### Clock, Clock Inhibit (Pins 2, 15) Clock inputs. These two clock inputs function identically. Either may be used as an active-high clock inhibit. However, to avoid double clocking, the inhibit input should go high only while the clock input is high. The shift register is completely static, allowing Clock rates down to DC in a continuous or intermittent mode. #### **OUTPUTS** #### Q<sub>H</sub>, Q<sub>H</sub> (Pins 9, 7) Complementary Shift Register outputs. These pins are the noninverted and inverted outputs of the eighth stage of the shift register. #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |-------------------|-----------------------|-----------------------| | MC74HC165ANG | PDIP-16<br>(Pb-Free) | 500 Units / Rail | | MC74HC165ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC74HC165ADR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Reel | | NLV74HC165ADR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Reel | | MC74HC165ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 Units / Reel | | NLV74HC165ADTR2G* | TSSOP-16<br>(Pb-Free) | 2500 Units / Reel | | MC74HC165AMNTWG | QFN16<br>(Pb-Free) | 3000 Units / Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### **SWITCHING WAVEFORMS** Figure 3. Serial-Shirt Mode Figure 4. Parallel-Load Mode Figure 5. Parallel-Load Mode Figure 6. Parallel-Load Mode Figure 7. Serial-Shift Mode Figure 8. Serial-Shift Mode Figure 9. Serial-Shift, Clock-Inhibit Mode \*Includes all probe and jig capacitance Figure 10. Test Circuit #### **EXPANDED LOGIC DIAGRAM** #### **TIMING DIAGRAM** #### PACKAGE DIMENSIONS #### PDIP-16 CASE 648-08 ISSUE U - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. 3. DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACKAGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. 4. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE NOT TO EXCEED 0.10 INCH. 5. DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C. 6. DIMENSION E3 IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED. 7. DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY. 8. PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE CORNERS). | | INC | HES | MILLIM | ETERS | |-----|-------|-------|----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 0.210 | | 5.33 | | A1 | 0.015 | | 0.38 | | | A2 | 0.115 | 0.195 | 2.92 | 4.95 | | b | 0.014 | 0.022 | 0.35 | 0.56 | | b2 | 0.060 | TYP | 1.52 | TYP | | С | 0.008 | 0.014 | 0.20 | 0.36 | | D | 0.735 | 0.775 | 18.67 | 19.69 | | D1 | 0.005 | | 0.13 | | | E | 0.300 | 0.325 | 7.62 | 8.26 | | E1 | 0.240 | 0.280 | 6.10 | 7.11 | | е | 0.100 | BSC | 2.54 BSC | | | eВ | | 0.430 | | 10.92 | | L | 0.115 | 0.150 | 2.92 | 3.81 | | M | | 10° | | 10° | #### **PACKAGE DIMENSIONS** SOIC-16 CASE 751B-05 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION AND SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | BSC | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ## **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS TSSOP-16 CASE 948F **ISSUE B** #### NOTES: - JIES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - INTERLEAD FLASH OR PROTRUSION SI NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–. | | MILLIMETERS | | INCHES | | | |-----|-------------|------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 | BSC | 0.026 | BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 | | 0.252 BSC | | | | М | 0° | 8° | 0° | 8° | | ## **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS #### QFN16, 2.5x3.5, 0.5P CASE 485AW **ISSUE O** ⊕ 0.15 C A B 16X b 0.10 C A B 0.05 С NOTE 3 D2 **BOTTOM VIEW** Ē 16X L DETAIL A е e/2 - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS. 3. DIMENSIONS & APPLIES TO PLATED - TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | |-----|-------------|------| | DIM | MIN | MAX | | Α | 0.80 | 1.00 | | A1 | 0.00 | 0.05 | | A3 | 0.20 REF | | | b | 0.20 | 0.30 | | D | 2.50 BSC | | | D2 | 0.85 | 1.15 | | Е | 3.50 BSC | | | E2 | 1.85 | 2.15 | | е | 0.50 BSC | | | K | 0.20 | | | L | 0.35 | 0.45 | | L1 | | 0.15 | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative