# Dual 4-Stage Binary Ripple Counter with ÷ 2 and ÷ 5 Sections High-Performance Silicon-Gate CMOS

The MC54/74HC390 is identical in pinout to the LS390. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of two independent 4-bit counters, each composed of a divide-by-two and a divide-by-five section. The divide-by-two and divide-by-five counters have separate clock inputs, and can be cascaded to implement various combinations of  $\div 2$  and/or  $\div 5$  up to a  $\div 100$  counter.

Flip-flops internal to the counters are triggered by high-to-low transitions of the clock input. A separate, asynchronous reset is provided for each 4-bit counter. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and should not be used as clocks or strobes except when gated with the Clock of the HC390.

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No 7A
- Chip Complexity: 244 FETs or 61 Equivalent Gates



http://onsemi.com



#### **PIN ASSIGNMENT**

| CLOCK A <sub>a</sub> | 1• | 16 | ⊒ v <sub>cc</sub> |
|----------------------|----|----|-------------------|
| RESET a [            | 2  | 15 |                   |
| Q <sub>Aa</sub> [    | 3  | 14 | ] RESET b         |
| CLOCK B <sub>a</sub> | 4  | 13 | ] Q <sub>Ab</sub> |
| Q <sub>Ba</sub> [    | 5  | 12 |                   |
| Q <sub>Ca</sub> [    | 6  | 11 | ] Q <sub>Bb</sub> |
| Q <sub>Da</sub> [    | 7  | 10 | ] Q <sub>Cb</sub> |
| GND [                | 8  | 9  |                   |

#### **FUNCTION TABLE**

| Clo | ock |       |                      |
|-----|-----|-------|----------------------|
| A B |     | Reset | Action               |
| X   | Х   | Н     | Reset<br>÷ 2 and ÷ 5 |
| ~   | Х   | L     | Increment<br>÷ 2     |
| X   | ~   | L     | Increment<br>÷ 5     |

## 



### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                 | Value                          | Unit |
|------------------|-------------------------------------------------------------------------------------------|--------------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                     | – 0.5 to + 7.0                 | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                      | - 1.5 to V <sub>CC</sub> + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                     | $-$ 0.5 to V_{CC} + 0.5        | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                 | ±[20                           | mA   |
| I <sub>out</sub> | DC Output Current, per Pin                                                                | ±[25                           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                           | ±[50                           | mA   |
| PD               | Power Dissipation in Still Air,Plastic or Ceramic DIP†<br>SOIC Package†                   | 750<br>500                     | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                       | – 65 to + 150                  | °C   |
| ΤL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic or SOIC DIP)<br>(Ceramic DIP) | 260<br>300                     | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, Vin and Vout should be constrained to the range GND  $\leq$  (V<sub>in</sub> or V<sub>out</sub>)  $\leq$  V<sub>CC</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

\*Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

†Derating — Plastic DIP: - 10 mW/°C from 65° to 125°C

Ceramic DIP: - 10 mW/°C from 100° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Ū                                  | Ceramic DIP: – 10 mW/°C from 100° to<br>SOIC Package: – 7 mW/°C from 65° to<br>quency or heavy load considerations, see | 125°C                                              | ie Motor    | ola High           | -Spee | d CMOS Data Book (DL129/ |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|-------------|--------------------|-------|--------------------------|
| Symbol                             | Parameter                                                                                                               |                                                    | Min         | Max                | Unit  |                          |
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                                                                                   |                                                    | 2.0         | 6.0                | V     |                          |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Refere                                                                                | enced to GND)                                      | 0           | V <sub>CC</sub>    | V     |                          |
| T <sub>A</sub>                     | Operating Temperature, All Package Type                                                                                 | es                                                 | - 55        | + 125              | °C    |                          |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)                                                                                  | $V_{CC} = 2.0 V$ $V_{CC} = 4.5 V$ $V_{CC} = 6.0 V$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns    |                          |

### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                 |                      | Guaranteed Limit   |                    |                    |      |
|-----------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|--------------------|--------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                 | v <sub>cc</sub><br>v | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $\begin{array}{l} V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V} \\ \left I_{out}\right   \leq  20 \; \mu\text{A} \end{array}$                              | 2.0<br>4.5<br>6.0    | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $\begin{array}{l} V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V} \\ \left I_{out}\right   \leq  20 \; \mu\text{A} \end{array}$                              | 2.0<br>4.5<br>6.0    | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2  | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              |                                                                                                                                                                 | 2.0<br>4.5<br>6.0    | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                   | $ \begin{array}{ll} V_{in} = V_{IH} \text{ or } V_{IL} & \left  I_{out} \right  \leq 4.0 \text{ mA} \\ \left  I_{out} \right  \leq 5.2 \text{ mA} \end{array} $ | 4.5<br>6.0           | 3.98<br>5.48       | 3.84<br>5.34       | 3.70<br>5.20       |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               |                                                                                                                                                                 | 2.0<br>4.5<br>6.0    | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                   | $ \begin{array}{ll} V_{in} = V_{IH} \text{ or } V_{IL} & \left  I_{out} \right  \leq 4.0 \text{ mA} \\ \left  I_{out} \right  \leq 5.2 \text{ mA} \end{array} $ | 4.5<br>6.0           | 0.26<br>0.26       | 0.33<br>0.33       | 0.40<br>0.40       |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | V <sub>in</sub> = V <sub>CC</sub> or GND                                                                                                                        | 6.0                  | ±[0.1              | ±]1.0              | ±]1.0              | μA   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or } GND$<br>$I_{out} = 0 \ \mu A$                                                                                                      | 6.0                  | 8                  | 80                 | 160                | μA   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                                        |                                                                                            |                      | Gu              | aranteed Li     | mit             |      |
|----------------------------------------|--------------------------------------------------------------------------------------------|----------------------|-----------------|-----------------|-----------------|------|
| Symbol                                 | Parameter                                                                                  | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ 85°C          | ≤ 125°C         | Unit |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle)<br>(Figures 1 and 3)                              | 2.0<br>4.5<br>6.0    | 5.4<br>27<br>32 | 4.4<br>22<br>26 | 3.6<br>18<br>21 | MHz  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock A to QA<br>(Figures 1 and 3)                              | 2.0<br>4.5<br>6.0    | 120<br>24<br>20 | 150<br>30<br>26 | 180<br>36<br>31 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock A to QC<br>(QA connected to Clock B)<br>(Figures 1 and 3) | 2.0<br>4.5<br>6.0    | 290<br>58<br>49 | 365<br>73<br>62 | 435<br>87<br>74 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock B to QB<br>(Figures 1 and 3)                              | 2.0<br>4.5<br>6.0    | 130<br>26<br>22 | 165<br>33<br>28 | 195<br>39<br>33 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock B to QC<br>(Figures 1 and 3)                              | 2.0<br>4.5<br>6.0    | 185<br>37<br>31 | 230<br>46<br>39 | 280<br>56<br>48 | ns   |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock B to QD<br>(Figures 1 and 3)                              | 2.0<br>4.5<br>6.0    | 130<br>26<br>22 | 165<br>33<br>28 | 195<br>39<br>33 | ns   |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to any Q<br>(Figures 2 and 3)                             | 2.0<br>4.5<br>6.0    | 165<br>33<br>28 | 205<br>41<br>35 | 250<br>50<br>43 | ns   |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 1 and 3)                            | 2.0<br>4.5<br>6.0    | 75<br>15<br>13  | 95<br>19<br>16  | 110<br>22<br>19 | ns   |
| C <sub>in</sub>                        | Maximum Input Capacitance                                                                  | —                    | 10              | 10              | 10              | pF   |

#### **AC ELECTRICAL CHARACTERISTICS** ( $C_L = 50 \text{ pF}$ , Input $t_f = t_f = 6 \text{ ns}$ )

NOTES:

1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    | Ī |
|-----------------|----------------------------------------------|-----------------------------------------|----|---|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Counter)* | 35                                      | pF |   |

\* Used to determine the no-load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

## TIMING REQUIREMENTS (Input t<sub>r</sub> = t<sub>f</sub> = 6 ns)

|                                 |                                                                        |                      | Gu                 | Guaranteed Limit   |                    |      |
|---------------------------------|------------------------------------------------------------------------|----------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                                              | V <sub>CC</sub><br>V | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Clock A or Clock B (Figure 2) | 2.0<br>4.5<br>6.0    | 50<br>10<br>9      | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock A, Clock B<br>(Figure 1)                    | 2.0<br>4.5<br>6.0    | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset<br>(Figure 2)                               | 2.0<br>4.5<br>6.0    | 125<br>25<br>21    | 155<br>31<br>26    | 190<br>38<br>32    | ns   |
| t <sub>f</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)                        | 2.0<br>4.5<br>6.0    | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

### **PIN DESCRIPTIONS**

#### INPUTS

#### Clock A (Pins 1, 15) and Clock B (Pins 4, 15)

Clock A is the clock input to the  $\div$  2 counter; Clock B is the clock input to the  $\div$  5 counter. The internal flip–flops are toggled by high–to–low transitions of the clock input.

## CONTROL INPUTS

#### Reset (Pins 2, 14)

Asynchronous reset. A high at the Reset input prevents counting, resets the internal flip-flops, and forces  $Q_A$  through  $Q_D$  low.

### OUTPUTS

Q<sub>A</sub> (Pins 3, 13)

Output of the ÷ 2 counter.

#### Q<sub>B</sub>, Q<sub>C</sub>, Q<sub>D</sub> (Pins 5, 6, 7, 9, 10, 11)

Outputs of the  $\div$  5 counter.  $Q_D$  is the most significant bit.  $Q_A$  is the least significant bit when the counter is connected for BCD output as in Figure 4.  $Q_B$  is the least significant bit when the counter is operating in the bi–quinary mode as in Figure 5.



\*Includes all probe and jig capacitance

Figure 3.

### EXPANDED LOGIC DIAGRAM



#### **APPLICATIONS INFORMATION**

Each half of the MC54/74HC390 has independent  $\div 2$  and  $\div 5$  sections (except for the Reset function). The  $\div 2$  and  $\div 5$  counters can be connected to give BCD or bi-quinary (2-5) count sequences. If Output Q<sub>A</sub> is connected to the Clock B input (Figure 4), a decade divider with BCD output is obtained. The function table for the BCD count sequence is given in Table 1.

To obtain a bi–quinary count sequence, the input signals connected to the Clock B input, and output  $Q_D$  is connected to the Clock A input (Figure 5).  $Q_A$  provides a 50% duty cycle output. The bi–quinary count sequence function table is given in Table 2.

## Output $\mathbf{Q}_{\mathbf{C}}$ $Q_B$ $Q_D$ $Q_A$ Count 0 L L L L н L L 2 L Н L L н 3 Т CA connected to Clock B inp. 4 Н L н L н Н н 1 L н

#### 1. BCD Count Sequence\*

#### 2. Bi-Quinary Count Sequence\*\*

|       | Output         |    |                |                |  |  |  |  |
|-------|----------------|----|----------------|----------------|--|--|--|--|
| Count | Q <sub>A</sub> | QD | Q <sub>C</sub> | Q <sub>B</sub> |  |  |  |  |
| 0     | L              | L  | L              | L              |  |  |  |  |
| 1     | L              | L  | L              | н              |  |  |  |  |
| 2     | L              | L  | н              | L              |  |  |  |  |
| 3     | L              | L  | н              | н              |  |  |  |  |
| 4     | L              | н  | L              | L              |  |  |  |  |
| 8     | н              | L  | L              | L              |  |  |  |  |
| 9     | н              | L  | L              | н              |  |  |  |  |
| 10    | н              | L  | Н              | L              |  |  |  |  |
| 11    | н              | L  | Н              | н              |  |  |  |  |
| 12    | Н              | Н  | L              | L              |  |  |  |  |

\*\* Q<sub>D</sub> connected to Clock A input.



#### **OUTLINE DIMENSIONS**





ON Semiconductor and IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use persons, and reasonable attorney fees andising out of, directly or indirectly, any claim of personal injury or death agolociated with such unintended or unauthorized use persons, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agolociated with such unintended or unauthorized use persons, and reasonable attorney fees andising ormanufacture of the part. SCILLC is an Equal Opportun

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative