# **Dual 4-Stage Binary Ripple Counter** High-Performance Silicon-Gate CMOS

The MC54/74HC393 is identical in pinout to the LS393. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs.

This device consists of two independent 4-bit binary ripple counters with parallel outputs from each counter stage. A  $\div$  256 counter can be obtained by cascading the two binary counters.

Internal flip-flops are triggered by high-to-low transitions of the clock input. Reset for the counters is asynchronous and active-high. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and should not be used as clocks or as strobes except when gated with the Clock of the HC393.

- Output Drive Capability: 10 LSTTL Loads
- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2 to 6 V
- Low Input Current: 1 µA
- High Noise Immunity Characteristic of CMOS Devices
- In Compliance with the Requirements Defined by JEDEC Standard No. 7A
- Chip Complexity: 236 FETs or 59 Equivalent Gates



## **ON Semiconductor®**

http://onsemi.com

J SUFFIX CERAMIC PACKAGE CASE 632-08

N SUFFIX PLASTIC PACKAGE CASE 646-06

D SUFFIX SOIC PACKAGE CASE 751A-03

#### **ORDERING INFORMATION**

MC54HCXXXJ Ceramic MC74HCXXXN Plastic MC74HCXXXD SOIC

## **PIN ASSIGNMENT**

| CLOCK a           | 1• | 14 | □ v <sub>cc</sub> |
|-------------------|----|----|-------------------|
| RESET a [         | 2  | 13 | ] СГОСК Р         |
| Q1 <sub>a</sub> [ | 3  | 12 | ] RESET b         |
| Q2 <sub>a</sub> [ | 4  | 11 | ] Q1 <sub>b</sub> |
| Q3 <sub>a</sub> [ | 5  | 10 | ] Q2 <sub>b</sub> |
| Q4 <sub>a</sub> [ | 6  | 9  | ] Q3 <sub>b</sub> |
| gnd [             | 7  | 8  | ] Q4 <sub>b</sub> |
|                   |    |    |                   |

#### **FUNCTION TABLE**

| Inp   | Inputs  |            |  |
|-------|---------|------------|--|
| Clock | Outputs |            |  |
| X     | Н       | L          |  |
| н     | L       | No Change  |  |
| L     | L       | No Change  |  |
|       | L       | No Change  |  |
| ~     | L       | Advance to |  |
|       |         | Next State |  |



#### **MAXIMUM RATINGS\***

| Symbol           | Parameter                                                                                 | Value                   | Unit |
|------------------|-------------------------------------------------------------------------------------------|-------------------------|------|
| V <sub>CC</sub>  | DC Supply Voltage (Referenced to GND)                                                     | – 0.5 to + 7.0          | V    |
| V <sub>in</sub>  | DC Input Voltage (Referenced to GND)                                                      | $-$ 1.5 to V_{CC} + 1.5 | V    |
| V <sub>out</sub> | DC Output Voltage (Referenced to GND)                                                     | $-0.5$ to V_CC + 0.5    | V    |
| l <sub>in</sub>  | DC Input Current, per Pin                                                                 | ±[ <b>2</b> 0           | mA   |
| l <sub>out</sub> | DC Output Current, per Pin                                                                | ±[ <b>2</b> 5           | mA   |
| I <sub>CC</sub>  | DC Supply Current, V <sub>CC</sub> and GND Pins                                           | ±[50                    | mA   |
| P <sub>D</sub>   | Power Dissipation in Still Air,Plastic or Ceramic DIP†<br>SOIC Package†                   | 750<br>500              | mW   |
| T <sub>stg</sub> | Storage Temperature                                                                       | – 65 to + 150           | °C   |
| TL               | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic or SOIC DIP)<br>(Ceramic DIP) | 260<br>300              | °C   |

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, Vin and Vout should be constrained to the range GND  $\leq$  (V<sub>in</sub> or V<sub>out</sub>)  $\leq$  V<sub>CC</sub>.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{CC}$ ). Unused outputs must be left open.

\*Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

†Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C Ceramic DIP: – 10 mW/°C from 100° to 125°C

| •                                  | SOIC Package: – 7 mW/°C from 65° to<br>quency or heavy load considerations, see | 125°C                                              | ie Motor    | rola High          | I-Spee | d CMOS Data Book (DL129/D). |
|------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------|-------------|--------------------|--------|-----------------------------|
| Symbol                             | Parameter                                                                       |                                                    | Min         | Max                | Unit   |                             |
| V <sub>CC</sub>                    | DC Supply Voltage (Referenced to GND)                                           |                                                    | 2.0         | 6.0                | V      |                             |
| V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Refere                                        | nced to GND)                                       | 0           | V <sub>CC</sub>    | V      | all'all'                    |
| T <sub>A</sub>                     | Operating Temperature, All Package Type                                         | es                                                 | - 55        | + 125              | °C     |                             |
| t <sub>r</sub> , t <sub>f</sub>    | Input Rise and Fall Time<br>(Figure 1)                                          | $V_{CC} = 2.0 V$ $V_{CC} = 4.5 V$ $V_{CC} = 6.0 V$ | 0<br>0<br>0 | 1000<br>500<br>400 | ns     |                             |

#### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND)

|                 |                                                   |                                                                                                                                                                          |                      | Gu                 | Guaranteed Limit       |                    |      |
|-----------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|------------------------|--------------------|------|
| Symbol          | Parameter                                         | Test Conditions                                                                                                                                                          | v <sub>cc</sub><br>v | – 55 to<br>25°C    | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C            | Unit |
| V <sub>IH</sub> | Minimum High-Level Input<br>Voltage               | $\begin{array}{l} V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V} \\  I_{out}   \leq  20 \; \mu\text{A} \end{array}$                                                  | 2.0<br>4.5<br>6.0    | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2     | 1.5<br>3.15<br>4.2 | V    |
| V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage                | $\begin{array}{l} V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V} \\  I_{out}   \leq  20 \; \mu\text{A} \end{array}$                                                  | 2.0<br>4.5<br>6.0    | 0.3<br>0.9<br>1.2  | 0.3<br>0.9<br>1.2      | 0.3<br>0.9<br>1.2  | V    |
| V <sub>OH</sub> | Minimum High-Level Output<br>Voltage              | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                                                       | 2.0<br>4.5<br>6.0    | 1.9<br>4.4<br>5.9  | 1.9<br>4.4<br>5.9      | 1.9<br>4.4<br>5.9  | V    |
|                 |                                                   | $\begin{array}{ll} V_{in} = V_{IH} \text{ or } V_{IL} & \left  I_{out} \right  \leq 4.0 \text{ mA} \\ \left  I_{out} \right  \leq 5.2 \text{ mA} \end{array}$            | 4.5<br>6.0           | 3.98<br>5.48       | 3.84<br>5.34           | 3.70<br>5.20       |      |
| V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage               | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out}  \le 20 \ \mu A$                                                                                                       | 2.0<br>4.5<br>6.0    | 0.1<br>0.1<br>0.1  | 0.1<br>0.1<br>0.1      | 0.1<br>0.1<br>0.1  | V    |
|                 |                                                   | $ \begin{aligned} V_{\text{in}} = V_{\text{IH}} \text{ or } V_{\text{IL}} &  I_{\text{out}}  \leq 4.0 \text{ mA} \\  I_{\text{out}}  \leq 5.2 \text{ mA} \end{aligned} $ | 4.5<br>6.0           | 0.26<br>0.26       | 0.33<br>0.33           | 0.40<br>0.40       |      |
| l <sub>in</sub> | Maximum Input Leakage Current                     | $V_{in} = V_{CC}$ or GND                                                                                                                                                 | 6.0                  | ±[0.1              | ±]1.0                  | ±[1.0              | μΑ   |
| I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC} \text{ or } GND$<br>$I_{out} = 0 \ \mu A$                                                                                                               | 6.0                  | 8                  | 80                     | 160                | μA   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

| Symbol                                 |                                                                 |                      | Gu              | Guaranteed Limit |                 |     |
|----------------------------------------|-----------------------------------------------------------------|----------------------|-----------------|------------------|-----------------|-----|
|                                        | Parameter                                                       | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ <b>85</b> °C   | ≤ 125°C         | Uni |
| f <sub>max</sub>                       | Maximum Clock Frequency (50% Duty Cycle)<br>(Figures 1 and 3)   | 2.0<br>4.5<br>6.0    | 5.4<br>27<br>32 | 4.4<br>22<br>26  | 3.6<br>18<br>21 | MH  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q1<br>(Figures 1 and 3)     | 2.0<br>4.5<br>6.0    | 120<br>24<br>20 | 150<br>30<br>26  | 180<br>36<br>31 | ns  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q2<br>(Figures 1 and 3)     | 2.0<br>4.5<br>6.0    | 190<br>38<br>32 | 240<br>48<br>41  | 285<br>57<br>48 | ns  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q3<br>(Figures 1 and 3)     | 2.0<br>4.5<br>6.0    | 240<br>48<br>41 | 300<br>60<br>51  | 360<br>72<br>61 | ns  |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q4<br>(Figures 1 and 3)     | 2.0<br>4.5<br>6.0    | 290<br>58<br>49 | 365<br>73<br>62  | 435<br>87<br>74 | ns  |
| t <sub>PHL</sub>                       | Maximum Propagation Delay, Reset to any Q<br>(Figures 2 and 3)  | 2.0<br>4.5<br>6.0    | 165<br>33<br>28 | 205<br>41<br>35  | 250<br>50<br>43 | ns  |
| t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output<br>(Figures 1 and 3) | 2.0<br>4.5<br>6.0    | 75<br>15<br>13  | 95<br>19<br>16   | 110<br>22<br>19 | ns  |
| C <sub>in</sub>                        | Maximum Input Capacitance                                       |                      | 10              | 10               | 10              | pF  |

#### AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ )

1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). **U** .

|                 |                                              | Typical @ 25°C, V <sub>CC</sub> = 5.0 V |    | Ī |
|-----------------|----------------------------------------------|-----------------------------------------|----|---|
| C <sub>PD</sub> | Power Dissipation Capacitance (Per Counter)* | 40                                      | pF |   |

\* Used to determine the no-load dynamic power consumption: PD = CPD VCC<sup>2</sup>f + ICC VCC. For load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### TIMING REQUIREMENTS (Input tr = tf = 6 ns)

|                                 |                                                              |                      | Gu                 | Guaranteed Limit   |                    |      |
|---------------------------------|--------------------------------------------------------------|----------------------|--------------------|--------------------|--------------------|------|
| Symbol                          | Parameter                                                    | V <sub>CC</sub><br>V | – 55 to<br>25°C    | ≤ 85°C             | ≤ 125°C            | Unit |
| t <sub>rec</sub>                | Minimum Recovery Time, Reset Inactive to Clock<br>(Figure 2) | 2.0<br>4.5<br>6.0    | 50<br>10<br>9      | 65<br>13<br>11     | 75<br>15<br>13     | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Clock<br>(Figure 1)                     | 2.0<br>4.5<br>6.0    | 80<br>16<br>14     | 100<br>20<br>17    | 120<br>24<br>20    | ns   |
| t <sub>w</sub>                  | Minimum Pulse Width, Reset<br>(Figure 2)                     | 2.0<br>4.5<br>6.0    | 125<br>25<br>21    | 155<br>31<br>26    | 190<br>38<br>32    | ns   |
| t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1)              | 2.0<br>4.5<br>6.0    | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns   |

NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D).

#### **PIN DESCRIPTIONS**

#### INPUTS Clock (Pins 1, 13)

Clock input. The internal flip-flops are toggled and the counter state advances on high-to-low transitions of the clock input.

## CONTROL INPUTS

#### Reset (Pins 2, 12)

Active-high, asynchronous reset. A separate reset is provided for each counter. A high at the Reset input prevents counting and forces all four outputs low.

#### OUTPUTS

Q1, Q2, Q3, Q4 (Pins 3, 4, 5, 6, 8, 9, 10, 11)

Parallel binary outputs Q4 is the most significant bit.



#### TIMING DIAGRAM



#### OUTLINE DIMENSIONS





ON Semiconductor and I are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use personse, and reasonable attorney fees andising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized to application engine to the gard in such unintended or the part. SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative