# 14-Stage Binary Ripple Counter # **High-Performance Silicon-Gate CMOS** The MC74C4020A is identical in pinout to the standard CMOS MC14020B. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of 14 master-slave flip-flops with 12 stages brought out to pins. The output of each flip-flop feeds the next and the frequency at each output is half of that of the preceding one. Reset is asynchronous and active-high. State changes of the Q outputs do not occur simultaneously because of internal ripple delays. Therefore, decoded output signals are subject to decoding spikes and may have to be gated with the Clock of the HC4020A for some designs. #### **Features** - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance With JEDEC Standard No. 7A Requirements - Chip Complexity: 398 FETs or 99.5 Equivalent Gates - These Devices are Pb-Free, Halogen Free and are RoHS Compliant ## ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS PDIP-16 N SUFFIX CASE 648 SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F SOEIAJ-16 F SUFFIX CASE 966 A = Assembly Location L, WL = Wafer Lot Y, YY = Year W, WW = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. Figure 1. Logic Diagram ## **FUNCTION TABLE** | Clock Reset | | Output State | |-------------|---|-----------------------| | | L | No Change | | | L | Advance to Next State | | X | Н | All Outputs Are Low | Figure 2. Pinout: 16-Lead Plastic Package (Top View) ## **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|------------------------|-----------------------| | MC74HC4020ANG | PDIP-16<br>(Pb-Free) | 500 Units / Rail | | MC74HC4020ADG | SOIC-16<br>(Pb-Free) | 48 Units / Rail | | MC74HC4020ADR2G | SOIC-16<br>(Pb-Free) | 2500 / Tape & Reel | | MC74HC4020ADTR2G | TSSOP-16* | 2500 / Tape & Reel | | MC74HC4020AFG | SOEIAJ-16<br>(Pb-Free) | 50 Units / Rail | | MC74HC4020AFELG | SOEIAJ-16<br>(Pb-Free) | 2000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*This package is inherently Pb-Free. #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air Plastic DIP† SOIC Package† TSSOP Package† | 750<br>500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature Range | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>Plastic DIP, SOIC or TSSOP Package | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. †Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | | | Max | Unit | |------------------------------------|------------------------------------------------|------------------------------------------------------|------------------|---------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | | | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referen GND) | 0 | V <sub>CC</sub> | V | | | T <sub>A</sub> | Operating Temperature Range, All Package Types | | <b>– 55</b> | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | (Figure 1) V <sub>0</sub> | CC = 2.0 V<br>CC = 3.0 V<br>CC = 4.5 V<br>CC = 6.0 V | 0<br>0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns | # DC CHARACTERISTICS (Voltages Referenced to GND) | | | | | v <sub>cc</sub> | Guaranteed Limit | | | | |-----------------|---------------------------------------------------|---------------------------------------------|----------------------------------------------------------------|-----------------|------------------|---------------|--------------|------| | Symbol | Parameter | Conditi | Condition | | -55 to 25°C | ≤ <b>85°C</b> | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | V <sub>out</sub> = 0.1V or V <sub>CC</sub> | -0.1V | 2.0 | 1.50 | 1.50 | 1.50 | V | | | | $ I_{out} \le 20\mu A$ | | 3.0 | 2.10 | 2.10 | 2.10 | | | | | | | 4.5<br>6.0 | 3.15<br>4.20 | 3.15<br>4.20 | 3.15<br>4.20 | | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | V <sub>out</sub> = 0.1V or V <sub>CC</sub> | - 0.1V | 2.0 | 0.50 | 0.50 | 0.50 | V | | | | $ I_{out} \le 20 \mu A$ | | 3.0 | 0.90 | 0.90 | 0.90 | | | | | | | 4.5 | 1.35 | 1.35 | 1.35 | | | | | | | 6.0 | 1.80 | 1.80 | 1.80 | | | V <sub>OH</sub> | Minimum High-Level Output Voltage | $V_{in} = V_{IH}$ or $V_{IL}$ | | 2.0 | 1.9 | 1.9 | 1.9 | V | | | | $ I_{out} \le 20\mu A$ | | 4.5<br>6.0 | 4.4<br>5.9 | 4.4<br>5.9 | 4.4<br>5.9 | | | | | N N - N | 11 1 < 0.4 = 4 | | | | | | | | | $V_{in} = V_{IH}$ or $V_{IL}$ | $ I_{out} \le 2.4 \text{mA}$<br>$ I_{out} \le 4.0 \text{mA}$ | 3.0<br>4.5 | 2.48<br>3.98 | 2.34<br>3.84 | 2.20<br>3.70 | | | | | | $ I_{out} \le 4.011A$<br>$ I_{out} \le 5.2mA$ | 6.0 | 5.48 | 5.34 | 5.20 | | | | | | Tout = 0.2117 t | | | | | | | $V_{OL}$ | Maximum Low-Level Output Voltage | $V_{in} = V_{IH}$ or $V_{IL}$ | | 2.0 | 0.1 | 0.1 | 0.1 | V | | | | $ I_{out} \le 20 \mu A$ | | 4.5 | 0.1 | 0.1 | 0.1 | | | | | | | 6.0 | 0.1 | 0.1 | 0.1 | | | | | $V_{in} = V_{IH}$ or $V_{IL}$ | $ I_{out} \le 2.4 mA$ | 3.0 | 0.26 | 0.33 | 0.40 | | | | | | $ I_{out} \le 4.0 \text{mA}$ | 4.5 | 0.26 | 0.33 | 0.40 | | | | | | $ I_{out} \le 5.2 \text{mA}$ | 6.0 | 0.26 | 0.33 | 0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | $V_{in} = V_{CC}$ or GND | | 6.0 | ±0.1 | ±1.0 | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0\mu A$ | | 6.0 | 4 | 40 | 160 | μΑ | # $\label{eq:characteristics} \textbf{AC CHARACTERISTICS} \ (C_L = 50 \ \text{pF}, \ \text{Input} \ t_r = t_f = 6 \ \text{ns})$ | | | V <sub>CC</sub> | Guaranteed Limit | | | | |--------------------|--------------------------------------------|-----------------|------------------|----------------|--------|------| | Symbol | Parameter | V | −55 to 25°C | ≤ <b>85</b> °C | ≤125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) | 2.0 | 10 | 9.0 | 8.0 | MHz | | | (Figures 1 and 4) | 3.0 | 15 | 14 | 12 | | | | | 4.5 | 30 | 28 | 25 | | | | | 6.0 | 50 | 50 | 40 | | | t <sub>PLH</sub> , | Maximum Propagation Delay, Clock to Q1* | 2.0 | 96 | 106 | 115 | ns | | $t_PHL$ | (Figures 1 and 4) | 3.0 | 63 | 71 | 88 | | | | | 4.5 | 31 | 36 | 40 | | | | | 6.0 | 25 | 30 | 35 | | | t <sub>PHL</sub> | Maximum Propagation Delay, Reset to Any Q | 2.0 | 65 | 72 | 90 | ns | | | (Figures 2 and 4) | 3.0 | 30 | 36 | 40 | | | | | 4.5 | 30 | 35 | 40 | | | | | 6.0 | 26 | 32 | 35 | | | t <sub>PLH</sub> , | Maximum Propagation Delay, Qn to Qn+1 | 2.0 | 69 | 80 | 90 | ns | | $t_{PHL}$ | (Figures 3 and 4) | 3.0 | 40 | 45 | 50 | | | | | 4.5 | 17 | 21 | 28 | | | | | 6.0 | 14 | 15 | 22 | | | t <sub>TLH</sub> , | Maximum Output Transition Time, Any Output | 2.0 | 75 | 95 | 110 | ns | | t <sub>THL</sub> | (Figures 1 and 4) | 3.0 | 27 | 32 | 36 | | | | | 4.5 | 15 | 19 | 22 | | | | | 6.0 | 13 | 15 | 19 | | | C <sub>in</sub> | Maximum Input Capacitance | | 10 | 10 | 10 | pF | <sup>\*</sup> For $T_A = 25^{\circ}\text{C}$ and $C_L = 50$ pF, typical propagation delay from Clock to other Q outputs may be calculated with the following equations: $V_{CC} = 2.0 \text{ V}$ : $t_P = [93.7 + 59.3 \text{ (n-1)}] \text{ ns}$ $V_{CC} = 4.5 \text{ V}$ : $t_P = [30.25 + 14.6 \text{ (n-1)}] \text{ ns}$ $V_{CC} = 3.0 \text{ V}$ : $t_P = [61.5 + 34.4 \text{ (n-1)}] \text{ ns}$ $V_{CC} = 6.0 \text{ V}$ : $t_P = [24.4 + 12 \text{ (n-1)}] \text{ ns}$ | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|----------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Package)* | 38 | pF | ## **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ ) | | | V <sub>CC</sub> | Guaranteed Limit | | | | |---------------------------------|-----------------------------------------------------------|--------------------------|---------------------------|---------------------------|---------------------------|------| | Symbol | Parameter | VCC | −55 to 25°C | ≤ <b>85°C</b> | ≤125°C | Unit | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock (Figure 2) | 2.0<br>3.0<br>4.5<br>6.0 | 30<br>20<br>5<br>4 | 40<br>25<br>8<br>6 | 50<br>30<br>12<br>9 | ns | | t <sub>w</sub> | Minimum Pulse Width, Clock<br>(Figure 1) | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>15<br>13 | 80<br>45<br>19<br>16 | 90<br>50<br>24<br>20 | ns | | t <sub>w</sub> | Minimum Pulse Width, Reset (Figure 2) | 2.0<br>3.0<br>4.5<br>6.0 | 70<br>40<br>15<br>13 | 80<br>45<br>19<br>16 | 90<br>50<br>24<br>20 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times<br>(Figure 1) | 2.0<br>3.0<br>4.5<br>6.0 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | 1000<br>800<br>500<br>400 | ns | ## **PIN DESCRIPTIONS** # INPUTS Clock (Pin 10) Negative-edge triggering clock input. A high-to-low transition on this input advances the state of the counter. # Reset (Pin 11) Active-high reset. A high level applied to this input asynchronously resets the counter to its zero state, thus forcing all Q outputs low. #### **OUTPUTS** Q1, Q4—Q14 (Pins 9, 7, 5, 4, 6, 13, 12, 14, 15, 1, 2, 3) Active-high outputs. Each Qn output divides the Clock input frequency by $2^N$ . ## **SWITCHING WAVEFORMS** Figure 3. Figure 4. # **SWITCHING WAVEFORMS** (continued) \*Includes all probe and jig capacitance Figure 5. Figure 6. Test Circuit Figure 7. Expanded Logic Diagram Figure 8. Timing Diagram ## **APPLICATIONS INFORMATION** #### Time-Base Generator A 60Hz sinewave obtained through a 1.0 Megohm resistor connected directly to a standard 120 Vac power line is applied to the input of the MC54/74HC14A, Schmitt-trigger inverter. The HC14A squares—up the input waveform and feeds the HC4020A. Selecting outputs Q5, Q10, Q11, and Q12 causes a reset every 3600 clocks. The HC20 decodes the counter outputs, produces a single (narrow) output pulse, and resets the binary counter. The resulting output frequency is 1.0 pulse/minute. Figure 9. Time-Base Generator # **PACKAGE DIMENSIONS** PDIP-16 CASE 648-08 **ISSUE T** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. 5. ROUNDED CORNERS OPTIONAL. | | INCHES | | MILLIN | IETERS | |-----|--------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | C | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.70 | 1.02 | 1.77 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.050 | BSC | 1.27 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | М | 0° | 10 ° | 0 ° | 10 ° | | S | 0.020 | 0.040 | 0.51 | 1.01 | ## **PACKAGE DIMENSIONS** SOIC-16 CASE 751B-05 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|----------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 | 1.27 BSC | | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0 ° | 7° | | P | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | ## **SOLDERING FOOTPRINT** #### **PACKAGE DIMENSIONS** TSSOP-16 CASE 948F-01 **ISSUE B** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. - FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K - (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–. | | MILLIMETERS | | INC | HES | | |-----|-------------|------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | С | | 1.20 | | 0.047 | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | G | 0.65 BSC | | 0.026 | BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | L | 6.40 BSC | | 0.252 BSC | | | | M | 0° | 8° | 0 ° | 8 ° | | #### PACKAGE DIMENSIONS SOEIAJ-16 CASE 966-01 **ISSUE A** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI DIMENSIONING AND TOLERANCING PER Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - B. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIMETERS INCHES | | | HES | |----------------|--------------------|-------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | С | 0.10 | 0.20 | 0.007 | 0.011 | | D | 9.90 | 10.50 | 0.390 | 0.413 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0 ° | 10 ° | | Q <sub>1</sub> | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.78 | | 0.031 | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative