# **Analog Multiplexers/ Demultiplexers** # **High-Performance Silicon-Gate CMOS** The MC74HC4051A, MC74HC4052A and MC74HC4053A utilize silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. These analog multiplexers/demultiplexers control analog voltages that may vary across the complete power supply range (from $V_{\rm CC}$ to $V_{\rm EE}$ ). The HC4051A, HC4052A and HC4053A are identical in pinout to the metal–gate MC14051AB, MC14052AB and MC14053AB. The Channel–Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off. The Channel–Select and Enable inputs are compatible with standard CMOS outputs; with pullup resistors they are compatible with LSTTL outputs. These devices have been designed so that the ON resistance $(R_{on})$ is more linear over input voltage than $R_{on}$ of metal-gate CMOS analog switches. For a multiplexer/demultiplexer with injection current protection, see HC4851A and HC4852A. #### **Features** - Fast Switching and Propagation Speeds - Low Crosstalk Between Switches - Diode Protection on All Inputs/Outputs - Analog Power Supply Range $(V_{CC} V_{EE}) = 2.0$ to 12.0 V - Digital (Control) Power Supply Range $(V_{CC} GND) = 2.0$ to 6.0 V - Improved Linearity and Lower ON Resistance Than Metal–Gate Counterparts - Low Noise - In Compliance with the Requirements of JEDEC Standard No. 7A - Chip Complexity: HC4051A 184 FETs or 46 Equivalent Gates HC4052A 168 FETs or 42 Equivalent Gates HC4053A 156 FETs or 39 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These Devices are Pb–Free, Halogen Free/BFR–Free and are RoHS Compliant This document contains information on some products that are still under development. ON Semiconductor reserves the right to change or discontinue these products without notice. ### ON Semiconductor® www.onsemi.com TSSOP-16 DT SUFFIX CASE 948F SOIC-16 D SUFFIX CASE 751B QFN16 MN SUFFIX CASE 485AW ### **MARKING DIAGRAMS** SOIC-16 WIDE x = 1, 2 or 3 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) # **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 13 of this data sheet. # LOGIC DIAGRAM MC74HC4051A Single-Pole, 8-Position Plus Common Off ### **FUNCTION TABLE - MC74HC4051A** | Conti | rol In | | | | |--------|--------|-------|---|-------------| | | , | Selec | t | | | Enable | С | В | Α | ON Channels | | L | L | L | L | X0 | | L | L | L | Н | X1 | | L | L | Н | L | X2 | | L | L | Н | Н | X3 | | L | Н | L | L | X4 | | L | н | L | Н | X5 | | L | н | Н | L | X6 | | L | н | Н | Н | X7 | | н | X | Χ | X | NONE | X = Don't Care # Pinout: MC74HC4051A (Top View) # LOGIC DIAGRAM MC74HC4052A Double-Pole, 4-Position Plus Common Off ### **FUNCTION TABLE - MC74HC4052A** | 1 0110 | 11011 17 | TDLL - | 11107 7110- | 10327 | |--------|-----------|--------|-------------|--------| | Cont | rol Input | s | | | | | Sel | lect | | | | Enable | В | Α | ON Ch | annels | | L | L | L | Y0 | X0 | | L | L | Н | Y1 | X1 | | L | Н | L | Y2 | X2 | | L | Н | Н | Y3 | Х3 | | Н | X | Χ | NO | NE | X = Don't Care ### Pinout: MC74HC4052A (Top View) # LOGIC DIAGRAM MC74HC4053A Triple Single-Pole, Double-Position Plus Common Off NOTE: This device allows independent control of each switch. Channel–Select Input A controls the X–Switch, Input B controls the Y–Switch and Input C controls the Z–Switch # **FUNCTION TABLE - MC74HC4053A** | Control Inputs | | | | | | | |----------------|---|------------|--------|----|---------|-----| | Enable | C | Selec<br>B | t<br>A | 01 | N Chann | els | | L | L | L | L | Z0 | Y0 | X0 | | L | L | L | Н | Z0 | Y0 | X1 | | L | L | Н | L | Z0 | Y1 | X0 | | L | L | Н | Н | Z0 | Y1 | X1 | | L | Н | L | L | Z1 | Y0 | X0 | | L | Н | L | Н | Z1 | Y0 | X1 | | L | Н | Н | L | Z1 | Y1 | X0 | | L | Н | Н | Н | Z1 | Y1 | X1 | | Н | X | Χ | Х | | NONE | | X = Don't Care # Pinout: MC74HC4053A (Top View) # **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------------------------|---------------------------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage (Referenced to GND) (Referenced to V <sub>EE</sub> ) | -0.5 to +7.0<br>-0.5 to +14.0 | V | | V <sub>EE</sub> | Negative DC Supply Voltage (Referenced to GND) | -7.0 to +5.0 | V | | V <sub>IS</sub> | Analog Input Voltage | V <sub>EE</sub> – 0.5 to<br>V <sub>CC</sub> + 0.5 | V | | V <sub>in</sub> | Digital Input Voltage (Referenced to GND) | $-0.5$ to $V_{CC} + 0.5$ | V | | - 1 | DC Current, Into or Out of Any Pin | ±25 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>SOIC or TSSOP Package | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused outputs must be left open. Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Derating: SOIC Package: -7 mW/°C from 65° to 125°C TSSOP Package: -6.1 mW/°C from 65° to 125°C ### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | | Min | Max | Unit | |---------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|---------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | (Referenced to GND)<br>(Referenced to V <sub>EE</sub> ) | 2.0<br>2.0 | 6.0<br>12.0 | V | | V <sub>EE</sub> | Negative DC Supply Voltage, Output (Referenced to GND) | | -6.0 | GND | V | | V <sub>IS</sub> | Analog Input Voltage | | V <sub>EE</sub> | V <sub>CC</sub> | V | | V <sub>in</sub> | Digital Input Voltage (Referenced to GND) | | GND | V <sub>CC</sub> | V | | V <sub>IO</sub> * | Static or Dynamic Voltage Across Switch | | | 1.2 | V | | T <sub>A</sub> | Operating Temperature Range, All Package Types | | <b>-</b> 55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time<br>(Channel Select or Enable Inputs) | $V_{CC} = 2.0 \text{ V}$ $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns | # DC CHARACTERISTICS — Digital Section (Voltages Referenced to GND) VEE = GND, Except Where Noted | | | | | V <sub>CC</sub> | Guara | nteed Lim | nit | | |-----------------|----------------------------------------------------------------------|-------------------------------------------------------------------------|---|--------------------------|------------------------------|------------------------------|------------------------------|------| | Symbol | Parameter | Conditio | n | V | –55 to 25°C | ≤85°C | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage,<br>Channel-Select or Enable Inputs | R <sub>on</sub> = Per Spec | | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage,<br>Channel-Select or Enable Inputs | R <sub>on</sub> = Per Spec | | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V | | I <sub>in</sub> | Maximum Input Leakage Current,<br>Channel–Select or Enable Inputs | $V_{in} = V_{CC}$ or GND,<br>$V_{EE} = -6.0 \text{ V}$ | | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | Channel Select, Enably $V_{IS} = V_{CC}$ or GND; $V_{IO} = 0 \text{ V}$ | | 6.0<br>6.0 | 1<br>4 | 10<br>40 | 20<br>80 | μΑ | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. \*For voltage drops across switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. # DC CHARACTERISTICS — Analog Section | | | | | | Guara | nteed Lim | nit | | |------------------|-------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|-------------------|-------------------|-------------------|------| | Symbol | Parameter | Condition | V <sub>CC</sub> | VEE | −55 to 25°C | ≤85°C | ≤125°C | Unit | | R <sub>on</sub> | Maximum "ON" Resistance | $V_{in} = V_{IL}$ or $V_{IH}$ ; $V_{IS} = V_{CC}$ to $V_{EE}$ ; $I_S \le 2.0$ mA (Figures 1, 2) | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 190<br>120<br>100 | 240<br>150<br>125 | 280<br>170<br>140 | Ω | | | | $V_{in} = V_{IL} \text{ or } V_{IH}; V_{IS} = V_{CC} \text{ or } V_{EE} \text{ (Endpoints); } I_S \leq 2.0 \text{ mA} $ (Figures 1, 2) | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 150<br>100<br>80 | 190<br>125<br>100 | 230<br>140<br>115 | | | $\Delta R_{on}$ | Maximum Difference in "ON" Resistance Between Any Two Channels in the Same Package | $\begin{split} &V_{in} = V_{IL} \text{ or } V_{IH}; \\ &V_{IS} = 1/2 (V_{CC} - V_{EE}); \\ &I_{S} \leq 2.0 \text{ mA} \end{split}$ | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 30<br>12<br>10 | 35<br>15<br>12 | 40<br>18<br>14 | Ω | | l <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel | $V_{\text{in}} = V_{\text{IL}} \text{ or } V_{\text{IH}};$<br>$V_{\text{IO}} = V_{\text{CC}} - V_{\text{EE}};$<br>Switch Off (Figure 3) | 6.0 | - 6.0 | 0.1 | 0.5 | 1.0 | μΑ | | | Maximum Off–ChannelHC4051A<br>Leakage Current, HC4052A<br>Common Channel HC4053A | $V_{IO} = V_{CC} - V_{EE};$ | 6.0<br>6.0<br>6.0 | - 6.0<br>- 6.0<br>- 6.0 | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 | | | I <sub>on</sub> | Maximum On–ChannelHC4051A<br>Leakage Current, HC4052A<br>Channel–to–Channel HC4053A | Switch-to-Switch = | 6.0<br>6.0<br>6.0 | - 6.0<br>- 6.0<br>- 6.0 | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 | μΑ | # AC CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ ) | | | | Vcc | Guara | nteed Lin | nit | | |----------------------------------------|-----------------------------------------------------------------|-----------------------------------|--------------------------|---------------------------|------------------------|------------------------|------| | Symbol | Parameter | | V | –55 to 25°C | ≤85°C | ≤125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Channel–Select to Analog (Figure 9) | g Output | 2.0<br>3.0<br>4.5<br>6.0 | 270<br>90<br>59<br>45 | 320<br>110<br>79<br>65 | 350<br>125<br>85<br>75 | ns | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Analog Input to Analog O (Figure 10) | utput | 2.0<br>3.0<br>4.5<br>6.0 | 40<br>25<br>12<br>10 | 60<br>30<br>15<br>13 | 70<br>32<br>18<br>15 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Enable to Analog Output (Figure 11) | | 2.0<br>3.0<br>4.5<br>6.0 | 160<br>70<br>48<br>39 | 200<br>95<br>63<br>55 | 220<br>110<br>76<br>63 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Enable to Analog Output (Figure 11) | | 2.0<br>3.0<br>4.5<br>6.0 | 245<br>115<br>49<br>39 | 315<br>145<br>69<br>58 | 345<br>155<br>83<br>67 | ns | | C <sub>in</sub> | Maximum Input Capacitance, Channel-Select or Enable | e Inputs | | 10 | 10 | 10 | pF | | C <sub>I/O</sub> | Maximum Capacitance | Analog I/O | | 35 | 35 | 35 | pF | | | (All Switches Off) Common O | /I: HC4051A<br>HC4052A<br>HC4053A | | 130<br>80<br>50 | 130<br>80<br>50 | 130<br>80<br>50 | | | | Fe | eed-through | | 1.0 | 1.0 | 1.0 | | | | | | Typica | I @ 25°C, V <sub>CC</sub> | = 5.0 V, V | <sub>EE</sub> = 0 V | | | C <sub>PD</sub> | Power Dissipation Capacitance (Figure 13)* | HC4051A<br>HC4052A<br>HC4053A | | 45<br>80<br>45 | | | pF | <sup>\*</sup> Used to determine the no–load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . # ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V) | | | | v <sub>cc</sub> | V <sub>EE</sub> | | Limit* | • | | |--------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|-----------------|-------------------|-------------------|-----------| | Symbol | Parameter | Condition | V | V | 25°C | | | Unit | | BW | Maximum On–Channel Bandwidth or Minimum Frequency Response (Figure 6) | f <sub>in</sub> = 1MHz Sine Wave; Adjust f <sub>in</sub> Voltage to Obtain 0dBm at V <sub>OS</sub> ; Increase f <sub>in</sub> Frequency Until dB Meter Reads –3dB; | 2.25<br>4.50 | -2.25<br>-4.50 | '51<br>80<br>80 | '52<br>95<br>95 | '53<br>120<br>120 | MHz | | | | $R_L = 50\Omega$ , $C_L = 10pF$ | 6.00 | -6.00 | 80 | 95 | 120 | | | - | Off-Channel Feed-through Isolation (Figure 7) | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm at $V_{IS}$ $f_{in}$ = 10kHz, $R_L$ = 600 $\Omega$ , $C_L$ = 50pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -50<br>-50<br>-50 | | dB | | | | $f_{in}$ = 1.0MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -40<br>-40<br>-40 | | | | _ | Feedthrough Noise.<br>Channel–Select Input to Common<br>I/O (Figure 8) | $\begin{split} V_{in} & \leq \text{1MHz Square Wave } (t_r = t_f = 6\text{ns}); \\ \text{Adjust } R_L \text{ at Setup so that } I_S = 0\text{A}; \\ \text{Enable} & = \text{GND} \qquad R_L = 600\Omega, \ C_L = 50\text{pF} \end{split}$ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | 25<br>105<br>135 | | $mV_{PP}$ | | | | $R_L$ = 10kΩ, $C_L$ = 10pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | 35<br>145<br>190 | | | | _ | Crosstalk Between Any Two<br>Switches (Figure 12)<br>(Test does not apply to HC4051A) | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm at $V_{IS}$ $f_{in}$ = 10kHz, $R_L$ = 600 $\Omega$ , $C_L$ = 50pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -50<br>-50<br>-50 | | dB | | | | $f_{in} = 1.0MHz, R_L = 50\Omega, C_L = 10pF$ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -60<br>-60<br>-60 | | | | THD | Total Harmonic Distortion<br>(Figure 14) | $f_{in}$ = 1kHz, R <sub>L</sub> = 10k $\Omega$ , C <sub>L</sub> = 50pF<br>THD = THD <sub>measured</sub> - THD <sub>source</sub><br>V <sub>IS</sub> = 4.0V <sub>PP</sub> sine wave<br>V <sub>IS</sub> = 8.0V <sub>PP</sub> sine wave | 2.25<br>4.50 | -2.25<br>-4.50 | | 0.10<br>0.08 | | % | | | | $V_{IS} = 11.0V_{PP}$ sine wave | 6.00 | -6.00 | | 0.05 | | | <sup>\*</sup>Limits not tested. Determined by design and verified by qualification. Figure 1a. Typical On Resistance, $V_{CC} - V_{EE} = 2.0 \text{ V}$ Figure 1b. Typical On Resistance, $V_{CC} - V_{EE} = 3.0 \text{ V}$ Figure 1c. Typical On Resistance, $V_{CC} - V_{EE} = 4.5 \text{ V}$ Figure 1d. Typical On Resistance, $V_{CC} - V_{EE} = 6.0 \text{ V}$ Figure 1e. Typical On Resistance, $V_{CC} - V_{EE} = 9.0 \text{ V}$ Figure 1f. Typical On Resistance, $V_{CC} - V_{EE} = 12.0 \text{ V}$ Figure 2. On Resistance Test Set-Up Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up Figure 4. Maximum Off Channel Leakage Current, Common Channel, Test Set-Up Figure 5. Maximum On Channel Leakage Current, Channel to Channel, Test Set-Up Figure 6. Maximum On Channel Bandwidth, Test Set-Up Figure 7. Off Channel Feedthrough Isolation, Test Set-Up \*Includes all probe and jig capacitance Figure 8. Feedthrough Noise, Channel Select to Common Out, Test Set-Up ANALOG I/O OFF/ON TEST POINT CHANNEL SELECT \*Includes all probe and jig capacitance Figure 9a. Propagation Delays, Channel Select to Analog Out Figure 9b. Propagation Delay, Test Set-Up Channel Select to Analog Out Figure 10a. Propagation Delays, Analog In to Analog Out \*Includes all probe and jig capacitance $V_{CC}$ 90% **ENABLE** 50% 10% **GND** $t_{PZL}$ $t_{PLZ}$ HIGH **IMPEDANCE ANALOG** 50% OUT 10% $V_{OL}$ $t_{PZH}$ $t_{PHZ}$ $V_{OH}$ 90% **ANALOG** 50% OUT Figure 11a. Propagation Delays, Enable to Analog Out # Figure 10b. Propagation Delay, Test Set-Up Analog In to Analog Out Figure 11b. Propagation Delay, Test Set-Up Enable to Analog Out HIGH IMPEDANCE \*Includes all probe and jig capacitance Figure 12. Crosstalk Between Any Two Switches, Test Set-Up Figure 14a. Total Harmonic Distortion, Test Set-Up Figure 13. Power Dissipation Capacitance, Test Set-Up Figure 14b. Plot, Harmonic Distortion #### **APPLICATIONS INFORMATION** The Channel Select and Enable control pins should be at $V_{CC}$ or GND logic levels. $V_{CC}$ being recognized as a logic high and GND being recognized as a logic low. In this example: $$V_{CC} = +5V = logic high$$ $GND = 0V = logic low$ The maximum analog voltage swings are determined by the supply voltages $V_{CC}$ and $V_{EE}$ . The positive peak analog voltage should not exceed $V_{CC}$ . Similarly, the negative peak analog voltage should not go below $V_{EE}$ . In this example, the difference between $V_{CC}$ and $V_{EE}$ is ten volts. Therefore, using the configuration of Figure 15, a maximum analog signal of ten volts peak—to—peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). However, tying unused analog inputs and outputs to $V_{CC}$ or GND through a low value resistor helps minimize crosstalk and feed-through noise that may be picked up by an unused switch. Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that: $$\begin{split} V_{CC} - GND &= 2 \text{ to 6 volts} \\ V_{EE} - GND &= 0 \text{ to -6 volts} \\ V_{CC} - V_{EE} &= 2 \text{ to 12 volts} \\ and V_{EE} &\leq GND \end{split}$$ When voltage transients above $V_{CC}$ and/or below $V_{EE}$ are anticipated on the analog channels, external Germanium or Schottky diodes $(D_x)$ are recommended as shown in Figure 16. These diodes should be able to absorb the maximum anticipated current surges during clipping. Figure 15. Application Example Figure 16. External Germanium or **Schottky Clipping Diodes** a. Using Pull-Up Resistors b. Using HCT Interface Figure 17. Interfacing LSTTL/NMOS to CMOS Inputs Figure 19. Function Diagram, HC4052A Figure 20. Function Diagram, HC4053A ### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------------------------------|---------------------------|--------------------------| | MC74HC4051ADG | | 48 Units / Rail | | MC74HC4051ADR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | NLV74HC4051ADR2G* | | 2500 Units / Tape & Reel | | MC74HC4051ADWG | | 48 Units / Rail | | MC74HC4051ADWR2G | SOIC-16 WIDE<br>(Pb-Free) | 1000 Units / Tape & Reel | | NLVHC4051ADWR2G* | | 1000 Units / Tape & Reel | | MC74HC4051ADTG | | 96 Units / Rail | | MC74HC4051ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | NLVHC4051ADTR2G* | (1.2.1.33) | 2500 Units / Tape & Reel | | NLVHC4051AMNTWG*<br>(In Development) | QFN16<br>(Pb–Free) | 3000 Units / Tape & Reel | | MC74HC4052ADG | | 48 Units / Rail | | MC74HC4052ADR2G | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | NLV74HC4052ADR2G* | (FD-FIEE) | 2500 Units / Tape & Reel | | MC74HC4052ADWG | SOIC-16 WIDE | 48 Units / Rail | | MC74HC4052ADWR2G | (Pb-Free) | 1000 Units / Tape & Reel | | MC74HC4052ADTG | | 96 Units / Rail | | MC74HC4052ADTR2G | TSSOP-16 | 2500 Units / Tape & Reel | | NLV74HC4052ADTR2G* | (Pb-Free) | 2500 Units / Tape & Reel | | NLVHC4052ADTR2G* | | 2500 Units / Tape & Reel | | NLVHC4052AMNTWG*<br>(In Development) | QFN16<br>(Pb-Free) | 3000 Units / Tape & Reel | | | | | | MC74HC4053ADG | SOIC-16 | 48 Units / Rail | | MC74HC4053ADR2G | (Pb–Free) | 2500 Units / Tape & Reel | | NLV74HC4053ADR2G* | | 2500 Units / Tape & Reel | | MC74HC4053ADWG | _ | 48 Units / Rail | | NLV74HC4053ADWRG* | SOIC-16 WIDE | 1000 Units / Tape & Reel | | MC74HC4053ADWR2G | (Pb–Free) | 1000 Units / Tape & Reel | | NLV74HC4053ADWR2G* | | 1000 Units / Tape & Reel | | MC74HC4053ADTG | T0000 46 | 96 Units / Rail | | MC74HC4053ADTR2G | TSSOP-16<br>(Pb-Free) | 2500 Units / Tape & Reel | | NLVHC4053ADTR2G* | | 2500 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. # PACKAGE DIMENSIONS TSSOP-16 CASE 948F **ISSUE B** #### NOTES: - JIES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT - EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - INTERLEAD FLASH OR PROTRUSION SI NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–. | | MILLIMETERS | | INC | HES | |-----|-------------|------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | - | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 | BSC | 0.026 | BSC | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 | | 0.252 | | | M | 0° | 8° | 0° | 8° | #### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ### **PACKAGE DIMENSIONS** ### SOIC-16 WB CASE 751G-03 ISSUE D - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INLCUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. 5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | MILLIMETERS | | | | | |-----|--------|-------------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 2.35 | 2.65 | | | | | | A1 | 0.10 | 0.25 | | | | | | В | 0.35 | 0.49 | | | | | | С | 0.23 | 0.32 | | | | | | D | 10.15 | 10.45 | | | | | | Е | 7.40 | 7.60 | | | | | | е | 1.27 | BSC | | | | | | Н | 10.05 | 10.55 | | | | | | h | 0.25 | 0.75 | | | | | | L | 0.50 | 0.90 | | | | | | а | 0 ° | 7 ° | | | | | ### **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # **PACKAGE DIMENSIONS** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INCHES | | |-----|-------------|-------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 BSC | | 0.050 BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS ### QFN16, 2.5x3.5, 0.5P CASE 485AW **ISSUE O** **BOTTOM VIEW** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS. DIMENSIONS b APPLIES TO PLATED - DIMENSIONS AFFILIES TO FLATER TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. | | MILLIMETERS | | | |-----|-------------|------|--| | DIM | MIN | MAX | | | Α | 0.80 | 1.00 | | | A1 | 0.00 | 0.05 | | | A3 | 0.20 REF | | | | b | 0.20 | 0.30 | | | D | 2.50 BSC | | | | D2 | 0.85 | 1.15 | | | E | 3.50 BSC | | | | E2 | 1.85 | 2.15 | | | е | 0.50 BSC | | | | K | 0.20 | | | | L | 0.35 | 0.45 | | | L1 | | 0.15 | | #### SOLDERING FOOTPRINT\* \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** **DETAIL A** е e/2 # LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative