# Analog Multiplexers/ Demultiplexers with Address Latch # **High-Performance Silicon-Gate CMOS** The MC54/74HC4351, and MC54/74HC4353 utilize silicon–gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. These analog multiplexers/demultiplexers control analog voltages that may vary across the complete power supply range (from $V_{\rm CC}$ to $V_{\rm EE}$ ). The Channel-Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. The data at the Channel-Select inputs may be latched by using the active-low Latch Enable pin. When Latch Enable is high, the latch is transparent. When either Enable 1 (active low) or Enable 2 (active high) is inactive, all analog switches are turned off. The Channel-Select and Enable inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. These devices have been designed so that the $\overline{ON}$ resistance $(R_{on})$ is more linear over input voltage than $R_{on}$ of metal-gate CMOS analog switches. For multiplexers/demultiplexers without latches, see the HC4051, HC4052, and HC4053. - Fast Switching and Propagation Speeds - Low Crosstalk Between Switches - Diode Protection on All Inputs/Outputs - Analog Power Supply Range ( $V_{CC} V_{EE}$ ) = 2.0 to 12.0 V - Digital (Control) Power Supply Range ( $V_{CC}$ GND) = 2.0 to 6.0 V - Improved Linearity and Lower ON Resistance than Metal–Gate Types - Low Noise - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: HC4351 222 FETs or 55.5 Equivalent Gates HC4353 186 FETs or 46.5 Equivalent Gates ## ON Semiconductor® http://onsemi.com J SUFFIX CERAMIC PACKAGE CASE 732-03 N SUFFIX PLASTIC PACKAGE CASE 738-03 **DW SUFFIX** SOIC PACKAGE CASE 751D-04 ## **ORDERING INFORMATION** MC54HCXXXXJ Ceramic MC74HCXXXXN Plastic MC74HCXXXXDW SOIC ## PIN ASSIGNMENT MC54/74HC4351 NC = NO CONNECTION ## **LOGIC DIAGRAM** MC54/74HC4351 ## Single-Pole, 8-Position Plus Common Off and Address Latch | | | Cont | ON | | | | | |---|----------|------|----|--------|---------|-----------|--| | | Enable | | ; | Select | Channel | | | | | 1 | 2 | С | В | Α | (LE = H)* | | | j | L | Н | L | L | L | X0 | | | | L | Н | L | L | Н | X1 | | | | L | Н | L | Н | L | X2 | | | | L | Н | L | Н | Н | X3 | | | | L | Н | Н | L | L | X4 | | | • | L | Н | Н | L | Н | X5 | | | | <u>_</u> | Н | Н | Н | L | X6 | | | 4 | L | Н | Н | Н | Н | X7 | | | | Н | Χ | X | X | H<br>X | None | | | | Χ | L | Χ | X | X | None | | X = don't care ## **BLOCK DIAGRAM** MC54/74HC4353 Triple Single-Pole, Double-Position Plus Common Off and Address Latch ## NOTE: This device allows independent control of each switch. Channel-Select Input A controls the X Switch, Input B controls the Y Switch, and Input C controls the Z Switch. # □ v<sub>cc</sub> <sup>\*</sup>When Latch Enable is low, the Channel Selection is latched and the Channel Address Latch does not change states. <sup>\*</sup>When Latch Enable is low, the Channel Selection is latched and the Channel Address Latch does not change states. ### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage (Ref. to GND) (Ref. to V <sub>EE</sub> ) | | V | | V <sub>EE</sub> | Negative DC Supply Voltage (Ref. to GND) | - 7.0 to + 0.5 | V | | V <sub>IS</sub> | Analog Input Voltage | V <sub>EE</sub> - 0.5<br>to V <sub>CC</sub> + 0.5 | ٧ | | V <sub>in</sub> | DC Input Voltage (Ref. to GND) | - 1.5 to V <sub>CC</sub> + 1.5 | V | | I | DC Current Into or Out of Any Pin | ± 25 | mA | | P <sub>D</sub> | Power Dissipation in Still Air,Plastic or Ceramic DIP† SOIC Package† | 750<br>500 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for<br>10 Seconds (Plastic DIP or SOIC Package)<br>(Ceramic DIP) | 260<br>300 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the ranges indicated in the Recommended Operating Conditions. Unused digital input pins must be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused Analog I/O pins may be left open or terminated. See Applications Information. SOIC Package: – 7 mW/°C from 65° to 125°C For high frequency or heavy load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). ## RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | | | Max | Unit | |---------------------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------|--------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | 2.0<br>2.0 | 6.0<br>12.0 | V | | | V <sub>EE</sub> | V <sub>EE</sub> Negative DC Supply Voltage (Ref. to GND) | | | | V | | V <sub>IS</sub> | Analog Input Voltage | V <sub>EE</sub> | V <sub>CC</sub> | V | | | V <sub>in</sub> | Digital Input Voltage (Ref. to GND) | | GND | $V_{CC}$ | V | | V <sub>IO</sub> * | Static or Dynamic Voltage Across Switch | l | _ | 1.2 | V | | T <sub>A</sub> | Operating Temperature, All Package Typ | es | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time,<br>Channel Select or Enable<br>Inputs (Figure 9a) | $V_{CC} = 2.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0 0 0 | 1000<br>500<br>400 | ns | <sup>\*</sup>For voltage drops across the switch greater than 1.2 V (switch on), excessive V<sub>CC</sub> current may be drawn; i.e., the current out of the switch may contain both V<sub>CC</sub> and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. ## DC ELECTRICAL CHARACTERISTICS Digital Section (Voltages Referenced to GND) VEF = GND, Except Where Noted | | | | | Gu | aranteed Li | mit | | |-----------------|-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage, Channel-Select or<br>Enable Inputs | R <sub>on</sub> = Per Spec | 2.0<br>4.5<br>6.0 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | 1.5<br>3.15<br>4.2 | V | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage, Channel-Select or<br>Enable Inputs | R <sub>on</sub> = Per Spec | 2.0<br>4.5<br>6.0 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | 0.3<br>0.9<br>1.2 | V | | I <sub>in</sub> | Maximum Input Leakage<br>Current, Channel-Select or<br>Enable Inputs | $V_{in} = V_{CC}$ or GND,<br>$V_{EE} = -6.0 \text{ V}$ | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $ \begin{array}{ll} \text{Channel Select} = \text{V}_{CC} \text{ or GND} \\ \text{Enables} = \text{V}_{CC} \text{ or GND} \\ \text{V}_{IS} = \text{V}_{CC} \text{ or GND} \\ \text{V}_{IO} = 0 \text{ V} \\ \end{array} \begin{array}{ll} \text{V}_{EE} = \text{GND} \\ \text{V}_{EE} = -6.0 \end{array} $ | 6.0<br>6.0 | 2<br>8 | 20<br>80 | 40<br>160 | μΑ | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. <sup>†</sup>Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C Ceramic DIP: – 10 mW/°C from 100° to 125°C ## DC ELECTRICAL CHARACTERISTICS Analog Section | | | | | | Gua | aranteed Li | imit | | |------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----------------------|-------------------|-------------------|-------------------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | V <sub>EE</sub><br>V | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | R <sub>on</sub> | Maximum "ON" Resistance | $\begin{aligned} &V_{in} = V_{IL} \text{ or } V_{IH} \\ &V_{IS} = V_{CC} \text{ to } V_{EE} \\ &I_{S} \leq 2.0 \text{ mA (Figures 1, 2)} \end{aligned}$ | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 190<br>120<br>100 | 240<br>150<br>125 | 280<br>170<br>140 | Ω | | | | $\begin{aligned} &V_{\text{in}} = V_{\text{IL}} \text{ or } V_{\text{IH}} \\ &V_{\text{IS}} = V_{\text{CC}} \text{ or } V_{\text{EE}} \text{ (Endpoints)} \\ &I_{\text{S}} \leq 2.0 \text{ mA (Figures 1, 2)} \end{aligned}$ | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 150<br>100<br>80 | 190<br>125<br>100 | 230<br>140<br>115 | | | ΔR <sub>on</sub> | Maximum Difference in "ON" Resistance Between Any Two Channels in the Same Package | $\begin{aligned} &V_{in} = V_{IL} \text{ or } V_{IH} \\ &V_{IS} = 1/2 (V_{CC} - V_{EE}) \\ &I_{S} \leq 2.0 \text{ mA} \end{aligned}$ | 4.5<br>4.5<br>6.0 | 0.0<br>- 4.5<br>- 6.0 | 30<br>12<br>10 | 35<br>15<br>12 | 40<br>18<br>14 | Ω | | l <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{IO} = V_{CC} - V_{EE}$<br>Switch Off (Figure 3) | 6.0 | - 6.0 | 0.1 | 0.5 | 1.0 | μΑ | | | Maximum Off-Channel Leakage<br>Current, Common Channel<br>HC4351 | $V_{\text{in}} = V_{\text{IL}} \text{ or } V_{\text{IH}}$<br>$V_{\text{IO}} = V_{\text{CC}} - V_{\text{EE}}$<br>Switch Off (Figure 4) | 6.0 | - 6.0 | 0.2 | 2.0 | 4.0 | | | | HC4353 | | 6.0 | - 6.0 | 0.1 | 1.0 | 2.0 | | | I <sub>on</sub> | Maximum On-Channel Leakage<br>Current, Channel to Channel<br>HC4351 | V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>Switch to Switch = V <sub>CC</sub> - V <sub>EE</sub><br>(Figure 5) | 6.0 | - 6.0 | 0.2 | 2.0 | 4.0 | μΑ | | | HC4353 | | 6.0 | - 6.0 | 0.1 | 1.0 | 2.0 | | ## AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6 \text{ ns}$ ) | | | | | Gu | aranteed Li | mit | | |----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------|-------------------|-----------------|-----------------|------------------|------| | Symbol | Paramo | eter | V <sub>CC</sub> | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Chann<br>(Figure 9) | el-Select to Analog Output | 2.0<br>4.5<br>6.0 | 370<br>74<br>63 | 465<br>93<br>79 | 550<br>110<br>94 | ns | | t <sub>PLH</sub> , Maximum Propagation Delay, Analog Input to Analog Output t <sub>PHL</sub> (Figure 10) | | 2.0<br>4.5<br>6.0 | 60<br>12<br>10 | 75<br>15<br>13 | 90<br>18<br>15 | ns | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | · - · · · · · · · · · · · · · · · · · · | | 2.0<br>4.5<br>6.0 | 325<br>65<br>55 | 410<br>82<br>70 | 485<br>97<br>82 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Enable (Figure 11) | e 1 or 2 to Analog Output | 2.0<br>4.5<br>6.0 | 290<br>58<br>49 | 365<br>73<br>62 | 435<br>87<br>74 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Enable (Figure 11) | e 1 or 2 to Analog Output | 2.0<br>4.5<br>6.0 | 345<br>69<br>59 | 435<br>87<br>74 | 515<br>103<br>87 | ns | | C <sub>in</sub> | Maximum Input Capacitance | | _ | 10 | 10 | 10 | pF | | C <sub>I/O</sub> | Maximum Capacitance Analog I/O<br>Common O/I: HC4351<br>HC4353 | Enable 1 = V <sub>IH</sub> , Enable 2 = V <sub>IL</sub> | _ | 35<br>130<br>50 | 35<br>130<br>50 | 35<br>130<br>50 | pF | | | Feedthrough | | _ | 1.0 | 1.0 | 1.0 | | ## NOTES: - 1. For propagation delays with loads other than 50 pF, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). - 2. Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | Ī | |----------|----------------------------------------------------------|-----------------------------------------|----|---| | $C_{PD}$ | Power Dissipation Capacitance (Per Package) (Figure 14)* | 45 (HC4351)<br>45 (HC4353) | pF | | <sup>\*</sup>Used to determine the no-load dynamic power consumption: P<sub>D</sub> = C<sub>PD</sub> V<sub>CC</sub><sup>2</sup>f + I<sub>CC</sub> V<sub>CC</sub>. For load considerations, see Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). **TIMING REQUIREMENTS** (Input $t_r = t_f = 6 \text{ ns}$ ) | | | | Guaranteed Limit | | | | |---------------------------------|--------------------------------------------------------------------------------------|-------------------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | V <sub>CC</sub> | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | t <sub>su</sub> | Minimum Setup Time, Channel-Select to Latch Enable (Figure 12) | 2.0<br>4.5<br>6.0 | 100<br>20<br>17 | 125<br>25<br>21 | 150<br>30<br>26 | ns | | t <sub>h</sub> | Minimum Hold Time, Latch Enable to Channel Select (Figure 12) | 2.0<br>4.5<br>6.0 | 0<br>0<br>0 | 0<br>0<br>0 | 0<br>0<br>0 | ns | | t <sub>w</sub> | Minimum Pulse Width, Latch Enable (Figure 12) | 2.0<br>4.5<br>6.0 | 80<br>16<br>14 | 100<br>20<br>17 | 120<br>24<br>20 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times, Channel-Select, Latch Enable, and Enables 1 and 2 | 2.0<br>4.5<br>6.0 | 1000<br>500<br>400 | 1000<br>500<br>400 | 1000<br>500<br>400 | ns | NOTE: Information on typical parametric values can be found in Chapter 2 of the Motorola High-Speed CMOS Data Book (DL129/D). ## ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0.0 V) | | | | | | L | .imit* | | | |--------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------------|-----------------|----------------------|-------------------------|------------------| | Symbol | Parameter | Test Condition | v <sub>cc</sub><br>v | V <sub>EE</sub><br>V | 25°C<br>54/74HC | | Unit | | | BW | Maximum On–Channel Bandwidth or<br>Minimum Frequency Response<br>(Figure 6) | $\begin{split} f_{in} &= 1 \text{ MHz Sine Wave} \\ \text{Adjust } f_{in} \text{ Voltage to Obtain 0 dBm at V}_{OS} \\ \text{Increase } f_{in} \text{ Frequency Until dB Meter} \\ \text{Reads} &= 3 \text{ dB} \\ \text{R}_{L} &= 50 \Omega, \text{ C}_{L} = 10 \text{ pF} \end{split}$ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | 80<br>80 | 95<br>95<br>95<br>95 | 53<br>120<br>120<br>120 | MHz | | _ | Off–Channel Feedthrough Isolation<br>(Figure 7) | $ \begin{aligned} f_{in} &\equiv \text{Sine Wave} \\ \text{Adjust } f_{in} &\text{ Voltage to Obtain 0 dBm at V}_{IS} \\ f_{in} &= 10 \text{ kHz}, \text{ R}_{L} = 600 \ \Omega, \text{ C}_{L} = 50 \text{ pF} \end{aligned} $ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - | - 50<br>- 50<br>- 50 | | dB | | | | $f_{in}$ = 1.0 MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10 pF | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - | - 40<br>- 40<br>- 40 | | | | _ | Feedthrough Noise, Channel Select<br>Input to Common O/I<br>(Figure 8) | $V_{in} \leq$ 1 MHz Square Wave ( $t_r = t_f = 6$ ns) Adjust R <sub>L</sub> at Setup so that I <sub>S</sub> = 0 A Enable = GND $R_L = 600 \ \Omega, \ C_L = 50 \ pF$ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | | 25<br>105<br>135 | | mV <sub>PP</sub> | | | | $R_L$ = 10 kΩ, $C_L$ = 10 pF | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | | 35<br>145<br>190 | | | | _ | Crosstalk Between Any Two Switches<br>(Figure 13)<br>(Test does not apply to HC4351) | $f_{in} \equiv$ Sine Wave Adjust $f_{in}$ Voltage to Obtain 0 dBm at $V_{IS}$ $f_{in}$ = 10 kHz, $R_L$ = 600 $\Omega$ , $C_L$ = 50 pF | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - | - 50<br>- 50<br>- 50 | | dB | | | | $f_{in}$ = 1 MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10 pF | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | - | - 60<br>- 60<br>- 60 | | | | THD | Total Harmonic Distortion<br>(Figure 15) | $\begin{split} f_{in} = 1 \text{ kHz, } R_L = 10 \text{ k}\Omega, C_L = 50 \text{ pF} \\ \text{THD} = \text{THD}_{Measured} - \text{THD}_{Source} \\ V_{IS} = 4.0 \text{ V}_{PP} \text{ sine wave} \\ V_{IS} = 8.0 \text{ V}_{PP} \text{ sine wave} \\ V_{IS} = 11.0 \text{ V}_{PP} \text{ sine wave} \end{split}$ | 2.25<br>4.50<br>6.00 | - 2.25<br>- 4.50<br>- 6.00 | ( | 0.10<br>0.08<br>0.05 | | % | \*Limits not tested. Determined by design and verified by qualification. Figure 1a. Typical On Resistance, $V_{CC} - V_{EE} = 2.0 \text{ V}$ Figure 1c. Typical On Resistance, $V_{CC} - V_{EE} = 6.0 \text{ V}$ Figure 1e. Typical On Resistance, $V_{CC}$ – $V_{EE}$ = 12.0 V Figure 1b. Typical On Resistance, $V_{CC} - V_{EE} = 4.5 \$ Figure 1d. Typical On Resistance, V<sub>CC</sub> – V<sub>EE</sub> = 9.0 \ Figure 2. On Resistance Test Set-Up Figure 3. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up Figure 4. Maximum Off Channel Leakage Current, Common Channel, Test Set-Up Figure 5. Maximum On Channel Leakage Current, Channel to Channel, Test Set-Up \*Includes all probe and jig capacitance. Figure 6. Maximum On Channel Bandwidth, Test Set-Up <sup>\*</sup>Includes all probe and jig capacitance. Figure 7. Off Channel Feedthrough Isolation, Test Set-Up \*Includes all probe and jig capacitance. Figure 8. Feedthrough Noise, Channel Select to Common Out, Test Set-Up Figure 9a. Propagation Delays, Channel Select to Analog Out \*Includes all probe and jig capacitance. Figure 9b. Propagation Delay, Test Set-Up Channe Select to Analog Out Figure 10a. Propagation Delays, Analog In to Analog Out \*Includes all probe and jig capacitance. Figure 10b. Propagation Delay, Test Set-Up Analog In to Analog Out Figure 11a. Propagation Delay, Enable 1 or 2 to Analog Out Figure 11b. Propagation Delay, Test Set-Up Enable to Analog Out Figure 12a. Propagation Delay, Latch Enable to Analog Out <sup>\*</sup>Includes all probe and jig capacitance. Figure 13. Crosstalk Between Any Two Switches, Test Set-Up <sup>\*</sup>Includes all probe and jig capacitance. Figure 15a. Total Harmonic Distortion, Test Set-Up <sup>\*</sup>Includes all probe and jig capacitance. Figure 12b. Propagation Delay, Test Set-Up Latch Enable to Analog Out Figure 14. Power Dissipation Capacitance, Test Set-Up Figure 15b. Plot, Harmonic Distortion ## **APPLICATIONS INFORMATION** The Channel Select and Enable control pins should be at $V_{CC}$ or GND logic levels. $V_{CC}$ being recognized as a logic high and GND being recognized as a logic low. In this example: $$V_{CC} = +5 V = logic high$$ $GND = 0 V = logic low$ The maximum analog voltage swings are determined by the supply voltages $V_{CC}$ and $V_{EE}$ . The positive peak analog voltage should not exceed $V_{CC}$ . Similarly, the negative peak analog voltage should not go below $V_{EE}$ . In this example, the difference between $V_{CC}$ and $V_{EE}$ is ten volts. Therefore, using the configuration in Figure 16, a maximum analog signal of ten volts peak–to–peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). However, tying unused analog inputs and outputs to $V_{CC}$ or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch. Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that: $$V_{CC}$$ – GND = 2 to 6 volts $V_{EE}$ – GND = 0 to – 6 volts $V_{CC}$ – $V_{EE}$ = 2 to 12 volts and $V_{EE}$ ≤ GND When voltage transients above $V_{CC}$ and/or below $V_{EE}$ are anticipated on the analog channels, external Germanium or Schottky diodes $(D_x)$ are recommended as shown in Figure 17. These diodes should be able to absorb the maximum anticipated current surges during clipping. Figure 16. Application Example Figure 17. External Germanium or Schottky Clipping Diodes a. Using Pull-Up Resistors b. Using HCT Interface Figure 18. Interfacing LSTTL/NMOS to CMOS Inputs ## **FUNCTION DIAGRAM HC4351** ## **OUTLINE DIMENSIONS** - NOTES: 1. LEADS WITHIN 0.25 (0.010) DIAMETER, TRUE POSITION AT SEATING PLANE, AT MAXIMUM MATERIAL CONDITION. - DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. - 3. DIMENSIONS A AND B INCLUDE MENISCUS. | | MILLIN | IETERS | INC | HES | | | | | |-----|--------|--------|-----------|-------|--|--|--|--| | DIM | MIN | MAX | MIN | MAX | | | | | | Α | 23.88 | 25.15 | 0.940 | 0.990 | | | | | | В | 6.60 | 7.49 | 0.260 | 0.295 | | | | | | С | 3.81 | 5.08 | 0.150 | 0.200 | | | | | | D | 0.38 | 0.56 | 0.015 | 0.022 | | | | | | F | 1.40 | 1.65 | 0.055 | 0.065 | | | | | | G | 2.54 | BSC | 0.100 | BSC | | | | | | Н | 0.51 | 1.27 | 0.020 | 0.050 | | | | | | J | 0.20 | 0.30 | 0.008 | 0.012 | | | | | | K | 3.18 | 4.06 | 0.125 | 0.160 | | | | | | L | 7.62 | BSC | 0.300 BSC | | | | | | | M | 0° | 15° | 0° 15° | | | | | | | N | 0.25 | 1.02 | 0.010 | 0.040 | | | | | - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. CONTROLLING DIMENSION: INCH. - DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. - 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | 1 | N 7 | INC | HES | MILLIN | IETERS | | |---|------|------------------|-------|----------|--------|--| | j | DIM | MIN | MAX | MIN | MAX | | | 1 | Α | 1.010 | 1.070 | 25.66 | 27.17 | | | 1 | В | 0.240 | 0.260 | 6.10 | 6.60 | | | | C | 0.150 | 0.180 | 3.81 | 4.57 | | | | D | 0.015 | 0.022 | 0.39 | 0.55 | | | | Е | 0.050 | BSC | 1.27 BSC | | | | | F | 0.050 0.070 1.27 | | 1.27 | 1.77 | | | | G | 0.100 | BSC | 2.54 | BSC | | | | 7 | 0.008 | 0.015 | 0.21 | 0.38 | | | | K | 0.110 | 0.140 | 2.80 | 3.55 | | | | L | 0.300 | BSC | 7.62 | BSC | | | | M 0° | | 15° | 0° | 15° | | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. MAXIMUM MOLD PROTRUSION 0.150 (0.006) PER SIDE. - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | | | | |-----|--------|--------|-------|-------|--|--|--|--| | DIM | MIN | MAX | MIN | MAX | | | | | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | | | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | | | | С | 2.35 | 2.65 | 0.093 | 0.104 | | | | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | | | | F | 0.50 | 0.90 | 0.020 | 0.035 | | | | | | G | 1.27 | BSC | 0.050 | BSC | | | | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | | | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | | | | M | 0 ° | 7 ° | 0° | 7° | | | | | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | | | | | R | 0.25 | 0.75 | 0.010 | 0.029 | | | | | ON Semiconductor and was are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada **Europe, Middle East and Africa Technical Support:** Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative