# Hex 3-State Inverting Buffer with Common Enables and LSTTL Compatible Inputs # **High-Performance Silicon-Gate CMOS** The MC74HCT366A is identical in pinout to the LS366. The device inputs are compatible with standard CMOS or LSTTL outputs. This device is a high-speed hex buffer with 3-state outputs and two common active-low Output Enables. When either of the enables is high, the buffer outputs are placed into high-impedance states. The HCT366A has inverting outputs. #### **Features** - Output Drive Capability: 15 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS, and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1.0 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7A - Chip Complexity: 90 FETs or 22.5 Equivalent Gates - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - These are Pb-Free Devices\* # ON Semiconductor® http://onsemi.com ## MARKING DIAGRAMS SOIC-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. Figure 1. Pin Assignment # A1 $\frac{4}{4}$ $\frac{5}{5}$ Y1 A2 $\frac{6}{4}$ $\frac{7}{4}$ Y2 A3 $\frac{10}{4}$ $\frac{9}{4}$ Y3 A4 $\frac{12}{4}$ $\frac{11}{4}$ Y4 A5 $\frac{14}{4}$ $\frac{13}{4}$ Y5 OUTPUT ENABLE 1 $\frac{1}{15}$ $\frac{1}{15}$ $\frac{1}{15}$ PIN 16 = V<sub>CC</sub> PIN 8 = GND Figure 2. Logic Diagram #### **FUNCTION TABLE** | | Output | | | |-------------|-------------|---|---| | Enable<br>1 | Enable<br>2 | Α | Y | | L | L | L | Н | | L | L | Н | L | | Н | Х | X | Z | | Х | Н | X | Z | X = don't care Z = high impedance # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|-----------|-----------------------| | MC74HCT366ADG | SOIC-16 | 48 Units / Rail | | MC74HCT366ADR2G | (Pb-Free) | 2500 Units / Reel | | MC74HCT366ADTR2G | TSSOP-16 | 2500 Units / Reel | | NLVHCT366ADTRG* | (Pb-Free) | 2500 Units / Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|--------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | I <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. †Deratting — SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | | |------------------------------------|-----------------------------------------------------------------------------------------|--------------|-------------|---------------------------|----| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | 2.0 | 6.0 | V | | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | | | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | | | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 2$ (Figure 1) $V_{CC} = 3$ $V_{CC} = 4$ $V_{CC} = 6$ | .0 V<br>.5 V | 0<br>0<br>0 | 1000<br>600<br>500<br>400 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. ## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed Li | mit | | |-----------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|------| | Symbol | Parameter | Test Conditions | v <sub>cc</sub><br>v | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage | $V_{out} = V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 4.5<br>to<br>5.5 | 2.0 | 2.0 | 2.0 | V | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage | $V_{out} = 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 4.5<br>to<br>5.5 | 0.80 | 0.80 | 0.80 | V | | V <sub>OH</sub> | Minimum High-Level Output<br>Voltage | $V_{in} = V_{IH}$<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | 1.9<br>4.4<br>5.9 | V | | | | $\begin{tabular}{l l l l l l l l l l l l l l l l l l l $ | 4.5 | 2.48<br>3.98<br>5.48 | 2.34<br>3.84<br>5.34 | 2.20<br>3.70<br>5.20 | | | V <sub>OL</sub> | Maximum Low-Level Output<br>Voltage | $ V_{in} = V_{IL} $<br>$ I_{out} \le 20 \mu A$ | 2.0<br>4.5<br>6.0 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | 0.1<br>0.1<br>0.1 | V | | | | $\label{eq:Vin} \begin{array}{ll} V_{in} = V_{IL} & I_{out} \leq 3.6 \text{ mA} \\ I_{out} \leq 6.0 \text{ mA} \\ I_{out} \leq 7.8 \text{ mA} \end{array}$ | 4.5 | 0.26<br>0.26<br>0.26 | 0.33<br>0.33<br>0.33 | 0.40<br>0.40<br>0.40 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. # DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed Li | mit | | |-----------------|---------------------------------------------------|----------------------------------------------------------------------------------------|----------------------|-----------------|----------------|---------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | l <sub>OZ</sub> | Maximum Three–State<br>Leakage Current | Output in High-Impedance State $V_{in} = V_{IL}$ or $V_{IH}$ $V_{out} = V_{CC}$ or GND | 6.0 | ± 0.5 | ±5.0 | ± 10 | μА | | I <sub>CC</sub> | Maximum Quiescent Supply<br>Current (per Package) | $V_{in} = V_{CC}$ or GND $I_{out} = 0 \mu A$ | 6.0 | 4 | 40 | 160 | μА | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. # AC ELECTRICAL CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6 ns) | | | | Guaranteed Limit | | | | |----------------------------------------|-------------------------------------------------------------------------|--------------------------|------------------------|------------------------|------------------------|------| | Symbol | Parameter | V <sub>CC</sub> | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation Delay, Input A to Output Y (Figures 1 and 3) | 2.0<br>3.0<br>4.5<br>6.0 | 120<br>60<br>24<br>20 | 150<br>75<br>30<br>26 | 180<br>90<br>36<br>31 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Output Y (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 220<br>110<br>44<br>37 | 275<br>140<br>55<br>47 | 330<br>170<br>66<br>56 | ns | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Maximum Propagation Delay, Output Enable to Output Y (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 220<br>110<br>44<br>37 | 275<br>140<br>55<br>47 | 330<br>170<br>66<br>56 | ns | | t <sub>TLH</sub> ,<br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 3) | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>22<br>12<br>10 | 75<br>28<br>15<br>13 | 90<br>34<br>18<br>15 | ns | | C <sub>in</sub> | Maximum Input Capacitance | _ | 10 | 10 | 10 | pF | | C <sub>out</sub> | Maximum Three-State Output Capacitance (Output in High-Impedance State) | _ | 15 | 15 | 15 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|---------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Buffer)* | 60 | pF | <sup>\*</sup> Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . # **SWITCHING WAVEFORMS** $(V_I = 0 \text{ to } 3 \text{ V}, V_M = 1.3 \text{ V})$ TEST CIRCUITS \*Includes all probe and jig capacitance \*Includes all probe and jig capacitance Figure 3. Figure 4. # **LOGIC DETAIL** #### **PACKAGE DIMENSIONS** # TSSOP-16 DT SUFFIX CASE 948F ISSUE B #### PACKAGE DIMENSIONS # SOIC-16 **D SUFFIX** CASE 751B-05 ISSUE K #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - CONTROLLING DIMENSION: MILLIMETER - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | |-----|----------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | В | 3.80 | 4.00 | 0.150 | 0.157 | | С | 1.35 | 1.75 | 0.054 | 0.068 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.40 | 1.25 | 0.016 | 0.049 | | G | 1.27 BSC | | 0.050 | BSC | | J | 0.19 | 0.25 | 0.008 | 0.009 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0° | 7° | | Р | 5.80 | 6.20 | 0.229 | 0.244 | | R | 0.25 | 0.50 | 0.010 | 0.019 | #### **SOLDERING FOOTPRINT** ON Semiconductor and iii) are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative