# Octal 3-State Noninverting D Flip-Flop with LSTTL-Compatible Inputs ### **High-Performance Silicon-Gate CMOS** The MC74HCT574A is identical in pinout to the LS574. This device may be used as a level converter for interfacing TTL or NMOS outputs to High Speed CMOS inputs. Data meeting the setup time is clocked to the outputs with the rising edge of the Clock. The Output Enable input does not affect the states of the flip-flops, but when Output Enable is high, all device outputs are forced to the high-impedance state. Thus, data may be stored even when the outputs are not enabled. The HCT574A is identical in function to the HCT374A but has the flip—flop inputs on the opposite side of the package from the outputs to facilitate PC board layout. #### **Features** - Output Drive Capability: 15 LSTTL Loads - TTL NMOS Compatible Input Levels - Outputs Directly Interface to CMOS, NMOS and TTL - Operating Voltage Range: 4.5 to 5.5 V - Low Input Current: 1.0 μA - In Compliance with the Requirements Defined by JEDEC Standard No. 7 A - Chip Complexity: 286 FETs or 71.5 Equivalent Gates - These Devices are Pb-Free and are RoHS Compliant Figure 1. Logic Diagram #### ON Semiconductor® http://onsemi.com SOIC-20 DW SUFFIX CASE 751D TSSOP-20 DT SUFFIX CASE 948E #### **PIN ASSIGNMENT** | OUTPUT | | | | _ | | |---------------|---|----|----|---|----------| | <b>ENABLE</b> | d | 1• | 20 | þ | $V_{CC}$ | | D0 | d | 2 | 19 | þ | Q0 | | D1 | d | 3 | 18 | þ | Q1 | | D2 | þ | 4 | 17 | þ | Q2 | | D3 | þ | 5 | 16 | þ | Q3 | | D4 | d | 6 | 15 | þ | Q4 | | D5 | d | 7 | 14 | þ | Q5 | | D6 | d | 8 | 13 | þ | Q6 | | D7 | d | 9 | 12 | þ | Q7 | | GND | d | 10 | 11 | þ | CLOCK | | | | | | | | #### MARKING DIAGRAMS A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb–Free Package (Note: Microdot may be in either location) #### **FUNCTION TABLE** | | Inputs | | | | | |----|---------|---|----------------|--|--| | OE | Clock | D | Q | | | | L | \ | Н | Н | | | | L | | L | L <sub>.</sub> | | | | L | L,H, ∕_ | Х | No Change | | | | Н | Χ | Х | Z | | | X = don't careZ = high impedance #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 5 of this data sheet. | Design Criteria | Value | Units | |---------------------------------|--------|-------| | Internal Gate Count* | 71.5 | ea | | Internal Gate Propagation Delay | 1.5 | ns | | Internal Gate Power Dissipation | 5.0 | μW | | Speed Power Product | 0.0075 | рЈ | <sup>\*</sup>Equivalent to a two-input NAND gate. #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|-------------------------------------------------------------|--------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | -0.5 to +7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | $-0.5$ to $V_{CC}$ + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | $-0.5$ to $V_{CC}$ + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ±35 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ±75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, SOIC Package† | 500 | mW | | T <sub>stg</sub> | Storage Temperature | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 secs (SOIC Package) | 260 | °C | $V_{\rm out}$ should be constrained to the range GND $\leq$ ( $V_{\rm in}$ or $V_{\rm out}$ ) $\leq$ $V_{\rm CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{\rm CC}$ ). Unused outputs must be left open. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, V<sub>in</sub> and Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | |------------------------------------|------------------------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | 4.5 | 5.5 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time (Figure 2) | 0 | 500 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. <sup>†</sup>Derating: SOIC Package: -7 mW/°C from 65° to 125°C #### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed L | imit | | |------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|-----------------|------------------------|------------|------| | Symbol | Parameter | Test Conditions | v <sub>cc</sub> | –55 to<br>25°C | ≤ <b>85</b> ° <b>C</b> | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | $V_{out}$ = 0.1 V or $V_{CC}$ – 0.1 V $ I_{out} \le 20 \mu A$ | 4.5<br>5.5 | 2.0<br>2.0 | 2.0<br>2.0 | 2.0<br>2.0 | V | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | $V_{out} = 0.1 \text{ V or } V_{CC} - 0.1 \text{ V}$<br>$ I_{out} \le 20 \mu\text{A}$ | 4.5<br>5.5 | 0.8<br>0.8 | 0.8<br>0.8 | 0.8<br>0.8 | V | | V <sub>OH</sub> | Minimum High-Level Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu A$ | 4.5<br>5.5 | 4.4<br>5.4 | 4.4<br>5.4 | 4.4<br>5.4 | | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 6.0 \text{ mA}$ | 4.5 | 3.98 | 3.84 | 3.7 | V | | V <sub>OL</sub> | Maximum Low-Level Output Voltage | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 20 \mu A$ | 4.5<br>5.5 | 0.1<br>0.1 | 0.1<br>0.1 | 0.1<br>0.1 | | | | | $V_{in} = V_{IH} \text{ or } V_{IL}$<br>$ I_{out} \le 6.0 \text{ mA}$ | 4.5 | 0.26 | 0.33 | 0.4 | | | l <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 5.5 | ±0.1 | ±1.0 | ±1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply Current (per Package) | V <sub>in</sub> = V <sub>CC</sub> or GND<br>I <sub>out</sub> = 0 μA | 5.5 | 4.0 | 40 | 160 | μА | | I <sub>OZ</sub> | Maximum Three–State Leakage<br>Current | $V_{in} = V_{IL} \text{ or } V_{IH} \text{ (Note 1)}$<br>$V_{out} = V_{CC} \text{ or GND}$ | 5.5 | -0.5 | -5.0 | -10 | μΑ | | Δl <sub>CC</sub> | Additional Quiescent Supply Current | V <sub>in</sub> = 2.4 V, Any One Input<br>V <sub>in</sub> = V <sub>CC</sub> or GND, Other Inputs | | ≥ <b>–55</b> °C | 25°C to | o 125°C | | | | | $I_{\text{out}} = 0 \mu\text{A}$ | 5.5 | 2.9 | 2 | .4 | mA | <sup>1.</sup> Output in high-impedance state. #### AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub> = 5.0 V $\pm$ 10%, C<sub>L</sub> = 50 pF, Input $t_r$ = $t_f$ = 6.0 ns) | | | Guaranteed Limit | | | | |----------------------------------------|----------------------------------------------------------------------|------------------|--------|---------|------| | Symbol | Parameter | – 55 to<br>25°C | ≤ 85°C | ≤ 125°C | Unit | | f <sub>MAX</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 2 and 5) | 30 | 24 | 20 | MHz | | t <sub>PLH</sub> , | Maximum Propagation Delay, Clock to Q (Figures 2 and 5) | 30 | 38 | 45 | ns | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Maximum Propagation Delay, Output Enable to Q (Figures 3 and 6) | 28 | 35 | 42 | ns | | t <sub>PZH</sub> , | Maximum Propagation Delay Time, Output Enable to Q (Figures 3 and 6) | 28 | 35 | 42 | ns | | t <sub>TLH</sub> , | Maximum Output Transition Time, Any Output (Figures 2, 3 and 5) | 12 | 15 | 18 | ns | | t <sub>THL</sub> | | | | | | | C <sub>in</sub> | Maximum Input Capacitance | 10 | 10 | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|------------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Flip-Flop)* | 58 | pF | <sup>\*</sup>Used to determine the no–load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . #### **TIMING REQUIREMENTS** (V<sub>CC</sub> = 5.0 V $\pm 10\%$ , C<sub>L</sub> = 50 pF, Input t<sub>r</sub> = t<sub>f</sub> = 6.0 ns) | | | | | | Guarante | ed Limit | | | | |---------------------|-----------------------------------|--------|---------|------|----------|----------|------|------|------| | | | | – 55 to | 25°C | ≤ 8 | 5°C | ≤ 12 | 25°C | | | Symbol | Parameter | Figure | Min | Max | Min | Max | Min | Max | Unit | | t <sub>su</sub> | Minimum Setup Time, Data to Clock | 4 | 10 | | 13 | | 15 | | ns | | t <sub>h</sub> | Minimum Hold Time, Clock to Data | 4 | 5.0 | | 5.0 | | 5.0 | | ns | | t <sub>w</sub> | Minimum Pulse Width, Clock | 2 | 15 | | 19 | | 22 | | ns | | t <sub>r</sub> , If | Maximum Input Rise and Fall Times | 2 | | 500 | | 500 | | 500 | ns | #### **EXPANDED LOGIC DIAGRAM** #### **SWITCHING WAVEFORMS** Figure 2. Figure 3. Figure 4. \*Includes all probe and jig capacitance Figure 5. Test Circuit Figure 6. Test Circuit #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|---------------------------|-----------------------| | MC74HCT574ADWG | SOIC-20 WIDE<br>(Pb-Free) | 38 Units / Rail | | MC74HCT574ADWR2G | SOIC-20 WIDE<br>(Pb-Free) | 1000 Tape & Reel | | MC74HCT574ADTR2G | TSSOP-20<br>(Pb-Free) | 2500 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS #### TSSOP-20 **DT SUFFIX** CASE 948E-02 **ISSUE C** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEPD 0.25 (0.010) PER SIDE. - SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL - CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE –W–. | MILLIMETERS | | INC | HES | | |-------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | MIN | MAX | MIN | MAX | | | 6.40 | 6.60 | 0.252 | 0.260 | | | 4.30 | 4.50 | 0.169 | 0.177 | | | | 1.20 | | 0.047 | | | 0.05 | 0.15 | 0.002 | 0.006 | | | 0.50 | 0.75 | 0.020 | 0.030 | | | 0.65 | BSC | 0.026 BSC | | | | 0.27 | 0.37 | 0.011 | 0.015 | | | 0.09 | 0.20 | 0.004 | 0.008 | | | 0.09 | 0.16 | 0.004 | 0.006 | | | 0.19 | 0.30 | 0.007 | 0.012 | | | 0.19 | 0.25 | 0.007 | 0.010 | | | | MIN<br>6.40<br>4.30<br><br>0.05<br>0.50<br>0.65<br>0.27<br>0.09<br>0.09 | MIN MAX 6.40 6.60 4.30 4.50 1.20 0.05 0.15 0.50 0.75 0.65 BSC 0.27 0.09 0.20 0.09 0.16 0.19 0.30 | MIN MAX MIN 6.40 6.60 0.252 4.30 4.50 0.169 1.20 0.05 0.15 0.002 0.50 0.75 0.020 0.65 0.58 0.026 0.27 0.37 0.011 0.09 0.20 0.004 0.19 0.30 0.007 0.19 0.30 0.007 | | ## **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS SOIC-20 **DW SUFFIX** CASE 751D-05 **ISSUE G** #### NOTES: - DIMENSIONS ARE IN MILLIMETERS. - INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. - DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. - DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | 2.35 | 2.65 | | | | A1 | 0.10 | 0.25 | | | | В | 0.35 | 0.49 | | | | С | 0.23 | 0.32 | | | | D | 12.65 | 12.95 | | | | Е | 7.40 | 7.60 | | | | е | 1.27 | BSC | | | | Н | 10.05 | 10.55 | | | | h | 0.25 | 0.75 | | | | L | 0.50 | 0.90 | | | | θ | 0° | 7 ° | | | ON Semiconductor and the 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative