# **Octal Bus Buffer** The MC74VHC244 is an advanced high speed CMOS octal bus buffer fabricated with silicon gate CMOS technology. The MC74VHC244 is a noninverting 3-state buffer, and has two active-low output enables. This device is designed to be used with 3-state memory address drivers, etc. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7 V, allowing the interface of 5 V systems to 3 V systems. - High Speed: $t_{PD} = 3.9 \text{ ns}$ (Typ) at $V_{CC} = 5 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4 \mu A$ (Max) at $T_A = 25$ °C - High Noise Immunity: $V_{NIH} = V_{NIL} = 28\% V_{CC}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2 V to 5.5 V Operating Range - Low Noise: V<sub>OLP</sub> = 0.9 V (Max) - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ESD Performance: Human Body Model > 2000 V Machine Model > 200 V - Chip Complexity: 136 FETs - These Devices are Pb-Free and are RoHS Compliant Figure 1. Logic Diagram # ON Semiconductor™ http://onsemi.com #### **MARKING DIAGRAMS** SOIC-20 DW SUFFIX CASE 751D SOEIAJ-20 M SUFFIX CASE 967 VHC244 = Specific Device Code A = Assembly Location WL, L = Wafer Lot Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) # PIN ASSIGNMENT #### **ORDERING INFORMATION** See detailed ordering and shipping information in the Ordering Information Table on page 2 of this data sheet. #### **FUNCTION TABLE** | INP | OUTPUTS | | |----------|---------|--------| | OEA, OEB | A, B | YA, YB | | L | L | L | | L | Н | Н | | Н | X | Z | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |--------------------------|---------------------------------------|-----------------------| | MC74VHC244DW - OBSOLETE* | SOIC-20 WB | 38 Units/Rail | | MC74VHC244DWR2G | SOIC-20 WB<br>(Pb-Free) | 1000/Tape & Reel | | MC74VHC244DTG | TSSOP-20<br>(Pb-Free) | 75 Units/Rail | | MC74VHC244DTR2G | TSSOP-20<br>(Pb-Free) | 2500/Tape & Reel | | MC74VHC244M - OBSOLETE* | SOIC EIAJ-20 1600 Units/Box (Pb-Free) | | | MC74VHC244MELG | SOIC EIAJ-20<br>(Pb-Free) | 2000/Tape & Reel | <sup>\*</sup>This device is obsolete, information available for reference. # MAXIMUM RATINGS (Note 1) | Symbol | Parameter | Value | Unit | |----------------------|----------------------------------------------------------------------------------------------|------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage | -0.5 to +7.0 | V | | V <sub>IN</sub> | Digital Input Voltage | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | -0.5 to V <sub>CC</sub> +0.5 | V | | I <sub>IK</sub> | Input Diode Current | -20 | mA | | lok | Output Diode Current | ±20 | mA | | l <sub>out</sub> | DC Output Current, per Pin | ±25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ±75 | mA | | P <sub>D</sub> | Power Dissipation in Still Air SC TSSc | DIC 500<br>OP 450 | mW | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note Machine Model (Note Charged Device Model (Note | >200 | V | | I <sub>LATCHUP</sub> | Latchup Performance Above V <sub>CC</sub> and Below GND at 125°C (Note | ± 300 | mA | | $\theta_{\sf JA}$ | Thermal Resistance, Junction-to-Ambient SC TSS6 | DIC 96<br>OP 128 | °C/W | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect - 3. Tested to EIA/JESD22-A115-A - 4. Tested to JESD22-C101-A - 5. Tested to EIA/JESD78 <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. V<sub>in</sub> and V<sub>out</sub> should be constrained to the range GND ≤ (V<sub>in</sub> or V<sub>out</sub>) ≤ V<sub>CC</sub>. Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or V<sub>CC</sub>). Unused outputs must be left open. Tested to EIA/JESD22-A114-A #### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Characteristics | | Min | Max | Unit | |---------------------------------|------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | DC Supply Voltage | | 2.0 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage | | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage | | 0 | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature Range, all Package Types | | -55 | 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Time | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$<br>$V_{CC} = 5.0 \text{ V} \pm 0.5 \text{ V}$ | 0 | 100<br>20 | ns/V | # DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 2. Failure Rate vs. Time Junction Temperature # DC CHARACTERISTICS (Voltages Referenced to GND) | | | | V <sub>CC</sub> | 1 | Γ <sub>A</sub> = 25°0 | С | <b>T</b> <sub>A</sub> ≤ | 85°C | -55°C ≤ T | A ≤ 125°C | | |-----------------|------------------------------------------------------|---------------------------------------------------------------------|-------------------|-------------------------|-----------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|------| | Symbol | Parameter | Condition | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | V <sub>IH</sub> | Minimum High-Level | | 2.0 | 1.5 | | | 1.5 | 1.5 | 1.5 | | V | | | Input Voltage | | 3.0 to<br>5.5 | V <sub>CCX</sub><br>0.7 | | | V <sub>CCX</sub><br>0.7 | V <sub>CCX</sub><br>0.7 | V <sub>CCX</sub><br>0.7 | | | | $V_{IL}$ | Maximum Low-Level | | 2.0 | | | 0.5 | | 0.5 | | 0.5 | V | | | Input Voltage | | 3.0 to<br>5.5 | | | V <sub>CCX</sub><br>0.3 | | V <sub>CCX</sub><br>0.3 | | V <sub>CCX</sub><br>0.3 | | | $V_{OH}$ | Maximum High-Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | 2.0 | 1.9 | 2.0 | | 1.9 | | 1.9 | | V | | | Output Voltage | I <sub>OH</sub> = -50 μA | 3.0<br>4.5 | 2.9<br>4.4 | 3.0<br>4.5 | | 2.9<br>4.4 | | 2.9<br>4.4 | | | | | | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OH} = -4 \text{ mA}$ | 3.0 | 2.58 | | | 2.48 | | 2.34 | | | | | | I <sub>OH</sub> = -8 mA | 4.5 | 3.94 | | | 3.8 | | 3.66 | | | | V <sub>OL</sub> | Maximum Low-Level Output Voltage | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$I_{OL} = 50 \mu A$ | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = 4$ mA<br>$I_{OH} = 8$ mA | 3.0 | | 0.0 | 0.36 | | 0.44 | | 0.52<br>0.52 | - | | I <sub>IN</sub> | Input Leakage Current | V <sub>IN</sub> = 5.5 V or GND | 0 to<br>5.5 | | | ±0.1 | | ±1.0 | | ±1.0 | μΑ | | I <sub>OZ</sub> | Maximum 3–State<br>Leakage Current | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$V_{OUT} = V_{CC}$ or GND | 5.5 | | | ±0.25 | | ±2.5 | | ±2.5 | μΑ | | I <sub>CC</sub> | Maximum Quiescent<br>Supply Current<br>(per package) | V <sub>IN</sub> = V <sub>CC</sub> or GND | 5.5 | | | 4.0 | | 40.0 | | 40.0 | μΑ | # AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | | | T <sub>A</sub> = 2 | 25°C | T <sub>A</sub> ≤ | 85°C | | C ≤ T <sub>A</sub><br>25°C | | |------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|----------------|--------------------|--------|------------------|--------------|------------|----------------------------|------| | Symbol | Parameter | Test Conditions | М | in Typ | Max | Min | Max | Min | Max | Unit | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Maximum Propagation<br>Delay, A to YA or | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ $C_L = 3.3 \pm 0.3 \text{ V}$ $C_L = 3.3 \pm 0.3 \text{ V}$ | 15 pF<br>50 pF | 5.8<br>8.3 | | 1.0<br>1.0 | 10.0<br>13.5 | 1.0<br>1.0 | 11.0<br>14.5 | ns | | | B to YB | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $C_L = 6$ $C_L = 6$ | | 3.9<br>5.4 | | 1.0<br>1.0 | 6.5<br>8.5 | 1.0<br>1.0 | 7.5<br>9.5 | | | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | Output Enable Time OEA to YA or | $\begin{aligned} &V_{CC}=3.3\pm0.3 \ V & C_L=3.3 \\ &R_L=1 \ k\Omega & C_L=3.3 \end{aligned}$ | | 6.6<br>9.1 | | 1.0<br>1.0 | 12.5<br>16.0 | 1.0<br>1.0 | 13.5<br>17.0 | ns | | OEB to YB | OER to AR | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $C_L = 6.0 \pm 1.0 \text{ C}$ $C_L = 6.0 \pm 1.0 \text{ C}$ | | 4.7<br>6.2 | | 1.0<br>1.0 | 8.5<br>10.5 | 1.0<br>1.0 | 9.5<br>11.5 | | | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | Output Disable Time<br>OEA to YA or | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ $C_L = 8$<br>$R_L = 1 \text{ k}\Omega$ | 50 pF | 10. | 3 14.0 | 1.0 | 16.0 | 1.0 | 17.0 | ns | | | OEB to YB | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $C_L = 8$ $R_L = 1 \text{ k}\Omega$ | 50 pF | 6.7 | 9.2 | 1.0 | 10.5 | 1.0 | 11.5 | | | t <sub>OSLH</sub> ,<br>t <sub>OSHL</sub> | Output to Output Skew | $V_{CC} = 3.3 \pm 0.3 \text{ V}$ $C_L = 9.00 \text{ (Note 6)}$ | 50 pF | | 1.5 | | 1.5 | | 1.5 | ns | | | | $V_{CC} = 5.0 \pm 0.5 \text{ V}$ $C_L = 9$ (Note 6) | 50 pF | | 1.0 | | 1.0 | | 1.5 | | | C <sub>in</sub> | Maximum Input<br>Capacitance | | | 4 | 10 | | 10 | | 10 | pF | | C <sub>out</sub> | Maximum Three-State Output Capacitance (Output in High-Impedance State) | | | 6 | | | | | | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0V | | | |----------|----------------------------------------|----------------------------------------|----|--| | $C_{PD}$ | Power Dissipation Capacitance (Note 7) | 19 | pF | | # **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0 \text{ ns}$ , $C_L = 50 \text{ pF}$ , $V_{CC} = 5.0 \text{ V}$ ) | | | T <sub>A</sub> = 25°C | | | |------------------|----------------------------------------------|-----------------------|------|------| | Symbol | Parameter | Тур | Max | Unit | | V <sub>OLP</sub> | Quiet Output Maximum Dynamic V <sub>OL</sub> | 0.6 | 0.9 | V | | V <sub>OLV</sub> | Quiet Output Minimum Dynamic V <sub>OL</sub> | -0.6 | -0.9 | V | | V <sub>IHD</sub> | Minimum High Level Dynamic Input Voltage | | 3.5 | V | | V <sub>ILD</sub> | Maximum Low Level Dynamic Input Voltage | | 1.5 | V | <sup>6.</sup> Parameter guaranteed by design. t<sub>OSLH</sub> = |t<sub>PLHm</sub> - t<sub>PLHn</sub>|, t<sub>OSHL</sub> = |t<sub>PHLm</sub> - t<sub>PHLn</sub>|. 7. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/8 (per bit). C<sub>PD</sub> is used to determine the no-load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. # **SWITCHING WAVEFORMS** Figure 3. Switching Waveform Figure 4. Switching Waveform # **TEST CIRCUITS** \*Includes all probe and jig capacitance \*Includes all probe and jig capacitance Figure 5. Test Circuit Figure 6. Test Circuit Figure 7. Input Equivalent Circuit # **PACKAGE DIMENSIONS** ### SOIC-20 WB **DW SUFFIX** CASE 751D-05 ISSUE G #### NOTES: - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. 5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | | |-----|-------------|-------|--|--|--| | DIM | MIN | MAX | | | | | Α | 2.35 | 2.65 | | | | | A1 | 0.10 | 0.25 | | | | | В | 0.35 | 0.49 | | | | | С | 0.23 | 0.32 | | | | | D | 12.65 | 12.95 | | | | | E | 7.40 | 7.60 | | | | | е | 1.27 | BSC | | | | | Н | 10.05 | 10.55 | | | | | h | 0.25 | 0.75 | | | | | L | 0.50 | 0.90 | | | | | θ | 0° | 7 ° | | | | #### **PACKAGE DIMENSIONS** TSSOP-20 CASE 948E-02 **ISSUE C** #### NOTES: - 71ES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE - DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE —W—. | DETERMINED AT DATOWIT LANE -W | | | | | | | | |-------------------------------|--------|--------|-----------|-------|--|--|--| | | MILLIN | IETERS | INC | HES | | | | | DIM | MIN | MAX | MIN | MAX | | | | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | | | | В | 4.30 | 4.50 | 0.169 | 0.177 | | | | | С | | 1.20 | | 0.047 | | | | | D | 0.05 | 0.15 | 0.002 | 0.006 | | | | | F | 0.50 | 0.75 | 0.020 | 0.030 | | | | | G | 0.65 | BSC | 0.026 BSC | | | | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | | | | J | 0.09 | 0.20 | 0.004 | 0.008 | | | | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | | | | K | 0.19 | 0.30 | 0.007 | 0.012 | | | | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | | | | L | 6.40 | BSC | 0.252 BSC | | | | | | M | 0° | 8° | 0° | 8° | | | | #### PACKAGE DIMENSIONS SOEIAJ-20 CASE 967-01 **ISSUE A** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - B. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY - 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 (0.018). | | MILLIN | IETERS | INC | HES | |----------------|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | C | 0.15 | 0.25 | 0.006 | 0.010 | | D | 12.35 | 12.80 | 0.486 | 0.504 | | Е | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 | BSC | 0.050 | BSC | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.81 | | 0.032 | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ite (SCILLC) and the series are injected to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative