

Flexis<sup>™</sup> Microcontroller Series

# MCF51QE128 32-bit Fact Sheet





## **Target Applications**

- HVAC building and control systems
- Health care monitoring and instrumentation
- Fire/security control and monitoring systems
- Factory and automation systems
- Measurement equipment
- Hand-held medical/industrial applications
- Low-power industrial applications

#### Overview

The Flexis<sup>™</sup> series of controllers is the connection point on the Freescale Controller Continuum, where 8- and 32-bit compatibility becomes reality. The Flexis series includes complementary families of 8-bit S08 and 32-bit ColdFire<sup>®</sup> V1 microcontrollers that share a common set of peripherals and development tools to deliver the ultimate in migration flexibility.

The QE family, comprised of a pin-compatible 8-bit and 32-bit device duo, is the first family in the Flexis series.

The 32-bit MCF51QE128 device extends the low end of the ColdFire embedded controller family with up to 128 KB flash memory and a 12-bit analog to digital converter (ADC) with up to 24 channels. The MCF51QE128 includes up to 3.6V supply voltage, a 50 MHz CPU core and three timers for improved motor control—perfect for medical devices such as health care monitoring instrumentation and industrial equipment including networked smoke detectors and security cameras.

The 32-bit MCF51QE128 is pin-, peripheral- and tool-compatible with the 8-bit S08QE128 device, providing unprecedented design freedom across the performance spectrum.



| Features                                                                                                                                                                                     | Benefits                                                                                                                                                                                                    |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 32-Bit ColdFire V1 Central Processing Unit (CPU)                                                                                                                                             |                                                                                                                                                                                                             |  |  |
| • Up to 50 MHz ColdFire V1 core from 2.1V to 3.6V, and 20 MHz CPU at 1.8V to 2.1V across temperature range of -40°C to +85°C                                                                 | <ul> <li>Offers high performance, even at low voltage levels for battery operated applications</li> <li>Provides bus speed operation of 25.117 MHz from 2.1V to 3.6V and 10 MHz from 1.8 to 2.1V</li> </ul> |  |  |
| ColdFire Instruction Set Revision C (ISA_C)                                                                                                                                                  | <ul> <li>Provides additional instructions for easy handling<br/>of 8-bit and 16-bit data</li> </ul>                                                                                                         |  |  |
| Support for up to 256 interrupt/reset sources                                                                                                                                                | Allows for software flexibility and optimization<br>for real-time applications                                                                                                                              |  |  |
| On-Chip Memory                                                                                                                                                                               |                                                                                                                                                                                                             |  |  |
| <ul> <li>Up to 128 KB flash read/program/erase over full operating voltage and temperature</li> <li>Up to 8 KB random-access memory (RAM)</li> </ul>                                         | <ul> <li>Security circuitry prevents unauthorized access<br/>to RAM and flash contents to reduce system<br/>power consumption</li> </ul>                                                                    |  |  |
| Power-Saving Modes                                                                                                                                                                           |                                                                                                                                                                                                             |  |  |
| <ul> <li>Two ultra-low-power (ULP) stop modes, one of which allows limited use of peripherals</li> <li>New ULP power wait mode</li> <li>6 µs typical wake up time from stop3 mode</li> </ul> | <ul> <li>Allows continued application sampling in a reduced<br/>power state which extends the battery life</li> </ul>                                                                                       |  |  |
| <ul> <li>Internal clock Source (ICS) Module containing a<br/>frequency locked-loop (FLL) controlled by internal<br/>or external reference</li> </ul>                                         | • Eliminates use of an external clock source.<br>This ultimately reduces system costs associated<br>with development                                                                                        |  |  |
| <ul> <li>Oscillator (OSC) Loop-control Pierce oscillator;<br/>crystal or ceramic resonator range of 31.25 kHz to<br/>38.4 kHz or 1 MHz to 16 MHz</li> </ul>                                  | <ul> <li>Includes ultra-low-power OSC for accurate<br/>timebase in low-power modes</li> </ul>                                                                                                               |  |  |





| Features                                                                                                                                                                                                                                                                     | Benefits                                                                                                                                                                                                                                                                                  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Peripherals                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                           |  |
| <ul> <li>Two analog comparators with option to compare<br/>to an internal reference — output can be optionally<br/>routed to timer/pulse width modulator (PWM) as<br/>input capture trigger</li> </ul>                                                                       | <ul> <li>Requires only single pin for input signal,<br/>freeing up additional pins for other use</li> <li>Allows other components in system to see result<br/>of comparator with minimal delay</li> <li>Can be used for single slope ADC and RC time<br/>constant measurements</li> </ul> |  |
| <ul> <li>Analog Digital Converter (ADC) up to 24-channel,<br/>12-bit resolution; 2.5 µs conversion time; automatic<br/>compare function; 1.7 mV/°C temperature sensor;<br/>internal bandgap reference channel; operation in stop3</li> </ul>                                 | <ul> <li>Having 24 channels allows up to 24 analog<br/>devices to be sampled at extremely high speeds.<br/>Provides functionality across operational voltage<br/>of the MCU</li> </ul>                                                                                                    |  |
| <ul> <li>2x Serial Communications Interface (SCI) – Two<br/>modules offering asynchronous communications,<br/>13-bit break option, flexible baud rate generator,<br/>double buffered transmit and receive and optional<br/>H/W parity checking<br/>and generation</li> </ul> | <ul> <li>Provides standard UART communications<br/>peripheral</li> <li>Allows full-duplex, asynchronous, NRZ serial<br/>communication between MCU and remote devices</li> <li>Edge interrupt can wake up MCU from<br/>low-power mode</li> </ul>                                           |  |
| <ul> <li>2x SCI (Serial Peripheral Interfaces) – Two modules<br/>with full-duplex or single-wire bidirectional;<br/>double-buffered transmit and receive; master<br/>or slave mode; MSB-first or LSB-first shifting</li> </ul>                                               | <ul> <li>Having two SPI provides dedication to two<br/>separate devices. An example would be to have<br/>one SPI dedicated to a ZigBee<sup>®</sup>-ready transceiver,<br/>and the other for MCUs or peripherals</li> </ul>                                                                |  |
| Time pulse-width modulation (TPM) one<br>6-channel (TMP3) and two 3-channel (TPM1 and<br>TPM2); selectable input capture, output compare,<br>or buffered edge- or center-aligned PWM on<br>each channel                                                                      | <ul> <li>Three TPMs allow for three different time bases,<br/>with a total of twelve timer channels</li> </ul>                                                                                                                                                                            |  |
| <ul> <li>Two I<sup>2</sup>Cs with; Up to 100 kbps with maximum<br/>bus loading; multi-master operation; programmable<br/>slave address; interrupt-driven byte-by-byte<br/>data transfer; supports broadcast mode and<br/>10-bit addressing</li> </ul>                        | <ul> <li>Two I<sup>2</sup>C ports enable increased system memory by<br/>using an additional I<sup>2</sup>C EEPROM. This also creates<br/>an opportunity to add an additional I<sup>2</sup>C device</li> </ul>                                                                             |  |
| Input/Output                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                           |  |
| <ul> <li>16 bits of Rapid General Purpose Input/Output<br/>(RGPIO) connected to the CPU's high-speed local<br/>bus with set, clear and toggle functionality</li> <li>70 GPIO (General Purpose Input/Output),<br/>one input-only and one output-only pin</li> </ul>           | <ul> <li>Results in large number of flexible I/O pins that<br/>allow developers to easily interface device into<br/>their own designs</li> </ul>                                                                                                                                          |  |
| 16 Keyboard Interrupts (KBI) pins with<br>selectable polarity                                                                                                                                                                                                                | Can be used for reading input from a keypad<br>or used as general pin interrupts                                                                                                                                                                                                          |  |
| System Protection                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                           |  |
| <ul> <li>Watchdog computer operating properly (COP)<br/>reset with option to run from dedicated 1 kHz<br/>internal clock source or bus clock</li> </ul>                                                                                                                      | <ul> <li>Allows device to recognize runaway code<br/>(infinite loops) and resets processor to avoid<br/>lock-up states</li> </ul>                                                                                                                                                         |  |
| Low-voltage detection with reset or interrupt;     selectable trip points                                                                                                                                                                                                    | Alarms the developer of voltage drops outside<br>of the typical operating range                                                                                                                                                                                                           |  |
| Illegal op code detection with reset                                                                                                                                                                                                                                         | Allows the device to recognize erroneous code<br>and resets the processor to avoid lock-up states                                                                                                                                                                                         |  |
| Flash block protection                                                                                                                                                                                                                                                       | <ul> <li>Prevents unintentional programming of protected<br/>flash memory, which greatly reduces the chance of<br/>losing vital system code for vendor applications</li> </ul>                                                                                                            |  |
| Development Support                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                           |  |
| Classic ColdFire Debug B+ functionality mapped<br>into a single-pin BDM interface                                                                                                                                                                                            | Allows developers to use the same hardware<br>cables between S08 and ColdFire V1 platforms                                                                                                                                                                                                |  |
| Real-time debug support                                                                                                                                                                                                                                                      | <ul> <li>Six hardware breakpoints which can be configured<br/>into a 1- or 2-level trigger with a programmable<br/>response (CPU halt or interrupt)</li> </ul>                                                                                                                            |  |
| Program trace support                                                                                                                                                                                                                                                        | <ul> <li>Capture of processor status and debug data into<br/>on-chip trace buffer provides program trace<br/>capabilities and programmable start/stop<br/>recording conditions</li> </ul>                                                                                                 |  |

Learn More:

| Package Options |                |         |  |
|-----------------|----------------|---------|--|
| Part Number     | Temp. Range    | Package |  |
| MCF51QE128CLK   | -40°C to +85°C | 80 LQFP |  |
| MCF51QE128CLH   | -40°C to +85°C | 64 LQFP |  |
| MCF51QE64CLH    | -40°C to +85°C | 64 LQFP |  |
| MCF51QE32CLH    | -40°C to +85°C | 64 LQFP |  |
| MCF51QE32LH     | 0°C to +70°C   | 64 LQFP |  |

#### **Cost-Effective Development Tools**

#### DEMOQE128

#### \$99\*

Cost-effective demonstration kit, including the S08 and ColdFire<sup>®</sup> V1 daughter cards, as well as a serial port and built-in USB-BDM cable for debugging and programming.

### EVBQE128 \$325\*

Full-featured evaluation system for the QE128 device family. This evaluation system enables full evaluation of both the MC9S08QE128 and MCF51QE128 devices.

# CodeWarrior<sup>®</sup> Development Studio for Microcontrollers 6.0

Complimentary\*\* Special Edition CodeWarrior Development Studio for Microcontrollers is a single tool suite that supports software development for Freescale's 8-bit and 32-bit ColdFire V1 microcontrollers. Designers can further accelerate application development with the help of Processor Expert, an award-winning rapid application development tool integrated into the CodeWarrior tool suite.

\* Prices indicated are MSRP

QE family, please visit **www.freescale.com/flexis.** 

For more information about the Flexis

Freescale and the Freescale logo are trademarks or registered trademarks of Freescale Semiconductor, Inc. in the U.S. and other countries. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2009.



Document Number: MCF51QE128FS REV 1

<sup>\*\*</sup> Subject to license agreement