## **4M Late Write HSTL** The MCM69R736C/818C is a 4M—bit synchronous late write fast static RAM designed to provide high performance in secondary cache and ATM switch, Telecom, and other high speed memory applications. The MCM69R818C (organized as 256K words by 18 bits) and the MCM69R736C (organized as 128K words by 36 bits) are fabricated in Motorola's high performance silicon gate BiCMOS technology. The differential clock (CK) inputs control the timing of read/write operations of the RAM. At the rising edge of CK, all addresses, write enables, and synchronous selects are registered. An internal buffer and special logic enable the memory to accept write data on the rising edge of CK, a cycle after address and control signals. Read data is also driven on the rising edge of CK. The RAM uses HSTL inputs and outputs. The adjustable input trip–point $(V_{ref})$ and output voltage $(V_{DDQ})$ gives the system designer greater flexibility in optimizing system performance. The synchronous write and byte enables allow writing to individual bytes or the entire word. The impedance of the output buffers is programmable, allowing the outputs to match the impedance of the circuit traces which reduces signal reflections. - Byte Write Control - Single 3.3 V +10%, -5% Operation - HSTL I/O (JEDEC Standard JESD8-6 Class I Compatible) - HSTL User Selectable Input Trip-Point - HSTL Compatible Programmable Impedance Output Drivers - Register to Register Synchronous Operation - · Asynchronous Output Enable - Boundary Scan (JTAG) IEEE 1149.1 Compatible - · Differential Clock Inputs - Optional x18 or x36 Organization - MCM69R736C/818C-4 = 4 ns MCM69R736C/818C-4.4 = 4.4 ns MCM69R736C/818C-5 = 5 ns MCM69R736C/818C-6 = 6 ns - Sleep Mode Operation (ZZ pin) - 119-Bump, 50 mil (1.27 mm) Pitch, 14 mm x 22 mm Plastic Ball Grid Array (PBGA) Package # MCM69R736C MCM69R818C REV 1 8/10/99 ### **FUNCTIONAL BLOCK DIAGRAM** ### **PIN ASSIGNMENTS TOP VIEW** | | | | MCI | <b>VI69R</b> | 736C | | | |---|------------------------------|-----------------------------|-----------------------------------------|----------------------------|-----------------------------------------|-----------------------------|-----------------------| | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | | A | O<br>VDDQ<br>O<br>NC | O<br>SA<br>O | O<br>SA | O<br>NC<br>O | O<br>SA<br>O | O<br>SA<br>O | ° V <sub>DDQ</sub> ° | | В | NC | NC | O<br>SA | NC | SA | NC | NC | | С | O<br>NC | O<br>SA | O<br>SA | $\circ$ VDD | O<br>SA<br>O | O<br>SA | O<br>NC | | D | O<br>NC<br>O<br>DQc | O<br>DQc | O<br>SA<br>O<br>VSS<br>O | V <sub>DD</sub><br>O<br>ZQ | o<br>Vss<br>o | DQb | O<br>DQb | | Е | O<br>DQc<br>O | O<br>DQc | o<br>Vss<br>o | $\frac{\circ}{SS}$ | V <sub>SS</sub> | O<br>DQb<br>O | O<br>DQb | | F | V <sub>DDQ</sub> | O<br>DQc | o<br>V <sub>SS</sub> | $\frac{\circ}{G}$ | VSS<br>O<br>VSS | O<br>DQb | O<br>V <sub>DDQ</sub> | | G | O<br>DQc | DQc<br>O<br>DQc | SBc | O<br>NC | SBb | O<br>DQb | DQb | | Н | DQc<br>O<br>DQc | O<br>DQc | SBc<br>O<br>VSS | O<br>NC | VSS | DQb<br>ODQb<br>ODQb | DQb | | J | VDDQ | $V_{DD}^{\circ}$ | ∨ref<br>∨ss | $V_{DD}^{\circ}$ | Vref<br>O<br>Vss | $V_{DD}$ | V <sub>DDQ</sub> | | K | O<br>DQd | O<br>DQd | V <sub>SS</sub> | O<br>CK<br>O<br>CK | V <sub>SS</sub> | O<br>DQa | O<br>DQa | | L | O<br>DQd<br>O | O<br>DQd | SBd<br>O | O<br>CK | SBa<br>O<br>VSS | O<br>DQa<br>O | O<br>DQa | | M | VDD0 | O<br>DQd | O<br>Vss | ○<br>SW | O<br>Vss | ○<br>DQa | O<br>V <sub>DDQ</sub> | | N | O<br>DQd | O<br>DQd | Vss<br>O<br>Vss | O<br>SA | O<br>Vee | ○<br>DQa | O<br>DQa | | Р | VDDQ<br>O<br>DQd<br>O<br>DQd | DQd<br>O<br>DQd<br>O<br>DQd | V <sub>SS</sub><br>O<br>V <sub>SS</sub> | SW<br>O<br>SA<br>O<br>SA | V <sub>SS</sub><br>○<br>V <sub>SS</sub> | DQa<br>O<br>DQa<br>O<br>DQa | O<br>DQa | | R | O<br>NC | O<br>SA | O<br>Vcc | O<br>V <sub>DD</sub> | 0 | O<br>SA | 0 | | Т | O<br>NC<br>O<br>NC | O<br>NC | VSS<br>O<br>VSS<br>O<br>SA | O<br>SA | VSS<br>VDD<br>O<br>SA | O<br>NC | NC<br>O<br>ZZ<br>O | | U | O<br>VDDQ | O<br>TMS | O<br>TDI | O<br>TCK | O<br>TDO | O<br>NC | O<br>VDDQ | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | |---|-----------------------------|----------------------|-----------------------|----------------------------|-----------------------------------------|----------------------|-----------------------| | A | O<br>V <sub>DDQ</sub> | O<br>SA | O<br>SA | O<br>NC | O<br>SA | O<br>SA | O<br>V <sub>DDQ</sub> | | В | O<br>NC | ONC | SA | O<br>NC | O<br>SA | O<br>NC | O<br>NC | | C | O<br>NC | O<br>SA | SA | $^{\circ}_{\text{DD}}$ | O<br>SA | O<br>SA | O<br>NC | | D | O<br>DQb | NC | $\circ$ VSS | ZQ | $^{\circ}$ VSS | O<br>DQa | O<br>NC | | E | O<br>NC | O<br>DQb | o<br>V <sub>SS</sub> | <u>○</u><br>SS | o<br>Vss<br>o | O<br>NC | O<br>DQa | | F | O<br>V <sub>DDQ</sub> | O<br>NC<br>O | V <sub>SS</sub> | <u>G</u> ○ | V <sub>SS</sub> | O<br>DQa<br>O | O<br>V <sub>DDQ</sub> | | Н | NC<br>O<br>DQb | DQb<br>O<br>NC | SBb<br>O<br>VSS | NC<br>O<br>NC | V <sub>SS</sub><br>O<br>V <sub>SS</sub> | NC<br>O<br>DQa | DQa<br>O<br>NC | | J | 0 | O<br>V <sub>DD</sub> | O<br>V <sub>ref</sub> | 0 | ○<br>V <sub>ref</sub> | O<br>V <sub>DD</sub> | O<br>V <sub>DDQ</sub> | | К | V <sub>DDQ</sub><br>O<br>NC | DQb | VSS | V <sub>DD</sub><br>○<br>CK | VSS | O<br>NC | ODQa | | L | O<br>DQb | O<br>NC | $\circ$<br>VSS | ○<br>CK | $\frac{\circ}{SBa}$ | ○<br>DQa | O<br>NC | | M | $\circ$ VDDQ | O<br>DQb | °<br>Vss<br>○ | ○<br>SW | o<br>Vss<br>o | O<br>NC | $V_{DDQ}$ | | N | O<br>DQb | O<br>NC<br>O | o<br>V <sub>SS</sub> | O<br>SA<br>O | ∨ <sub>SS</sub> | O<br>DQa | O<br>NC | | P | O<br>NC<br>O | DQb<br>O | V <sub>SS</sub> | SA<br>O | V <sub>SS</sub> | O<br>NC | O<br>DQa<br>O | | R | NC<br>O | SA<br>O | VSS | V <sub>DD</sub> | V <sub>DD</sub> | SA<br>O | NC<br>O | | U | NC<br>O | SA<br>O | SA<br>O<br>TDI | NC<br>O<br>TCK | SA<br>O | SA<br>O<br>NC | <b>ZZ</b><br>O | | ) | VDDQ | TMS | TDI | TCK | TDO | NC | V <sub>DDQ</sub> | MCM69R818C ### MCM69R736C PIN DESCRIPTIONS | PBGA Pin Locations | Symbol | Туре | Description | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 4K | СК | Input | Address, data in, and control input register clock. Active high. | | 4L | CK | Input | Address, data in, and control input register clock. Active low. | | (a) 6K, 7K, 6L, 7L, 6M, 6N, 7N, 6P, 7P<br>(b) 6D, 7D, 6E, 7E, 6F, 6G, 7G, 6H, 7H<br>(c) 1D, 2D, 1E, 2E, 2F, 1G, 2G, 1H, 2H<br>(d) 1K, 2K, 1L, 2L, 2M, 1N, 2N, 1P, 2P | DQx | I/O | Synchronous Data I/O. | | 4F | G | Input | Output Enable: Asynchronous pin, active low. | | 2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C, 5C, 6C, 4N, 4P, 2R, 6R, 3T, 4T, 5T | SA | Input | Synchronous Address Inputs: Registered on the rising clock edge. | | 5L, 5G, 3G, 3L<br>(a), (b), (c), (d) | SBx | Input | Synchronous Byte Write Enable: Enables writes to byte x in conjunction with the $\overline{SW}$ input. Has no effect on read cycles, active low. | | 4E | SS | Input | Synchronous Chip Enable: Registered on the rising clock edge, active low. | | 4M | SW | Input | Synchronous Write: Registered on the rising clock edge, active low. Writes all enabled bytes. | | 4U | TCK | Input | Test Clock (JTAG). | | 3U | TDI | Input | Test Data In (JTAG). | | 5U | TDO | Output | Test Data Out (JTAG). | | 2U | TMS | Input | Test Mode Select (JTAG). | | 4D | ZQ | Input | Programmable Output Impedance: Programming pin. | | 7T | ZZ | Input | Enables sleep mode, active high. | | 4C, 2J, 4J, 6J, 4R, 5R | $V_{DD}$ | Supply | Core Power Supply. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | V <sub>DDQ</sub> | Supply | Output Power Supply: Provides operating power for output buffers. | | 3J, 5J | V <sub>ref</sub> | Supply | Input Reference: Provides reference voltage for input buffers. | | 3D, 5D, 3E, 5E, 3F, 5F, 3H, 5H, 3K, 5K, 3M, 5M, 3N, 5N, 3P, 5P, 3R | V <sub>SS</sub> | Supply | Ground. | | 4A, 1B, 2B, 4B, 6B, 7B, 1C, 7C, 4G,<br>4H, 1R, 7R, 1T, 2T, 6T, 6U | NC | -1 | No Connection: There is no connection to the chip. | | 4A, 1B, 2B, 4B, 6B, 7B, 1C, 7C, 4G,<br>4H, 1R, 7R, 1T, 2T, 6T, 6U | 7 C | R | | ### MCM69R818C PIN DESCRIPTIONS | PBGA Pin Locations | Symbol | Туре | Description | |------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 4K | СК | Input | Address, data in, and control input register clock. Active high. | | 4L | СK | Input | Address, data in, and control input register clock. Active low. | | (a) 6D, 7E, 6F, 7G, 6H, 7K, 6L, 6N, 7P<br>(b) 1D, 2E, 2G, 1H, 2K, 1L, 2M, 1N, 2P | DQx | I/O | Synchronous Data I/O. | | 4F | G | Input | Output Enable: Asynchronous pin, active low. | | 2A, 3A, 5A, 6A, 3B, 5B, 2C, 3C, 5C, 6C,<br>4N, 4P, 2R, 6R, 2T, 3T, 5T, 6T | SA | Input | Synchronous Address Inputs: Registered on the rising clock edge. | | 5L, 3G<br>(a), (b) | SBx | Input | Synchronous Byte Write Enable: Enables writes to byte x in conjunction with the $\overline{SW}$ input. Has no effect on read cycles, active low. | | 4E | SS | Input | Synchronous Chip Enable: Registered on the rising clock edge, active low. | | 4M | SW | Input | Synchronous Write: Registered on the rising clock edge, active low. Writes all enabled bytes. | | 4U | TCK | Input | Test Clock (JTAG). | | 3U | TDI | Input | Test Data In (JTAG). | | 5U | TDO | Output | Test Data Out (JTAG). | | 2U | TMS | Input | Test Mode Select (JTAG). | | 4D | ZQ | Input | Programmable Output Impedance: Programming pin. | | 7T | ZZ | Input | Enables sleep mode, active high. | | 4C, 2J, 4J, 6J, 4R, 5R | $V_{DD}$ | Supply | Core Power Supply. | | 1A, 7A, 1F, 7F, 1J, 7J, 1M, 7M, 1U, 7U | V <sub>DDQ</sub> | Supply | Output Power Supply: Provides operating power for output buffers. | | 3J, 5J | V <sub>ref</sub> | Supply | Input Reference: Provides reference voltage for input buffers. | | 3D, 5D, 3E, 5E, 3F, 5F, 5G, 3H, 5H, 3K, 5K, 3L, 3M, 5M, 3N, 5N, 3P, 5P, 3R | Vss | Supply | Ground. | | 4A, 1B, 2B, 4B, 6B, 7B, 1C, 7C, 2D, 7D, 1E, 6E, 2F, 1G, 4G, 6G, 2H, 4H, 7H, 1K, 6K, 2L, 7L, 6M, 2N, 7N, 1P, 6P, 1R, 7R, 1T, 4T, 6U | NC | N- | No Connection: There is no connection to the chip. | | 1T, 4T, 6U | 57.70 | R | EVIS | ### ABSOLUTE MAXIMUM RATINGS (Voltages Referenced to VSS, See Note) | Rating | Symbol | Value | Unit | |--------------------------|-------------------|-------------------------------|------| | Core Supply Voltage | V <sub>DD</sub> | -0.5 to 4.6 | V | | Output Supply Voltage | V <sub>DDQ</sub> | -0.5 to V <sub>DD</sub> + 0.5 | V | | Voltage On Any Pin | V <sub>in</sub> | -0.5 to V <sub>DD</sub> + 0.5 | V | | Input Current (per I/O) | l <sub>in</sub> | ±50 | mA | | Output Current (per I/O) | l <sub>out</sub> | ±25 | mA | | Operating Temperature | TA | 0 to 70 | °C | | Temperature Under Bias | T <sub>bias</sub> | -10 to 85 | °C | | Storage Temperature | T <sub>stg</sub> | -55 to 125 | °C | NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability. This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. This BiCMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. This device contains circuitry that will ensure the output devices are in High-Z at power up. ### PBGA PACKAGE THERMAL CHARACTERISTICS | Rating | Symbol | Max | Unit | Notes | |------------------------------------------------------|-------------------|-----|------|-------| | Junction to Ambient (Still Air) | $R_{ heta JA}$ | 53 | °C/W | 1, 2 | | Junction to Ambient (@200 ft/min) Single-Layer Board | $R_{ heta JA}$ | 38 | °C/W | 1, 2 | | Junction to Ambient (@200 ft/min) Four-Layer Board | $R_{ heta JA}$ | 22 | °C/W | | | Junction to Board (Bottom) | R <sub>0</sub> JB | 14 | °C/W | 3 | | Junction to Case (Top) | $R_{\theta JC}$ | 5 | °C/W | 4 | #### NOTES: - 1. Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87. - 3. Indicates the average thermal resistance between the die and the printed circuit board. - 4. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). ### **CLOCK TRUTH TABLE** | K | ZZ | SS | SW | SBa | SBb | SBc | SBd | DQ (n) | DQ (n+1) | Mode | |-----|----|----|----|-----|-----|-----|-----|--------|-----------------------|-----------------------| | L-H | L | L | Н | X | Х | X | X | Х | D <sub>out</sub> 0-35 | Read Cycle All Bytes | | L-H | L | L | L | L | Ĥ | Н | Н | High–Z | D <sub>in</sub> 0–8 | Write Cycle 1st Byte | | L-H | L | L | L | Н | L | Н | Н | High–Z | D <sub>in</sub> 9–17 | Write Cycle 2nd Byte | | L-H | L | L | L | Н | Н | L | Н | High–Z | D <sub>in</sub> 18–26 | Write Cycle 3rd Byte | | L-H | L | L | L | Н | Н | Н | L | High–Z | D <sub>in</sub> 27–35 | Write Cycle 4th Byte | | L-H | L | L | L | L | L | L | L | High–Z | D <sub>in</sub> 0-35 | Write Cycle All Bytes | | L-H | L | | L | Н | Н | Н | Н | High–Z | High–Z | Abort Write Cycle | | L-H | L | Н | Н | Х | Х | Х | Х | Х | High–Z | Deselect Cycle | | L-H | L | Н | L | Х | Х | Х | Х | High–Z | High–Z | Deselect Cycle | | Х | Н | Х | Х | Х | Х | Х | Х | High–Z | High–Z | Sleep Mode | ### DC OPERATING CONDITIONS AND CHARACTERISTICS $(V_{DD} = 3.3 \text{ V} + 10\%, -5\%, 0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C}$ , Unless Otherwise Noted) ### **RECOMMENDED OPERATING CONDITIONS** (See Notes 1 through 4) | Parameter | Symbol | Min | Max<br>-4 | Max<br>-4.4 | Max<br>-5 | Max<br>-6 | Max | Unit | Notes | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------|-------------|-----------|-----------|-----|------|-------| | Core Power Supply Voltage | $V_{DD}$ | 3.15 | _ | _ | _ | _ | 3.6 | V | | | Output Driver Supply Voltage | V <sub>DDQ</sub> | 1.4 | _ | _ | _ | _ | 1.9 | V | | | Active Power Supply Current (Device Selected, All Outputs Open, Freq = Max, V <sub>DD</sub> = Max, V <sub>DDQ</sub> = Max). Includes Supply Currents for V <sub>DD</sub> . | I <sub>DD1</sub> | _ | 795 | 775 | 750 | 750 | _ | mA | 5 | | Quiescent Active Power Supply Current (Device Selected, All Outputs Open, Freq = 0, V <sub>DD</sub> = Max, V <sub>DDQ</sub> = Max). Includes supply currents for V <sub>DD</sub> . | I <sub>DD2</sub> | _ | 540 | 540 | 540 | 540 | _ | mA | 6 | | Active Standby Power Supply Current (Device Deselected, Freq = Max, VDD = Max, VDDQ = Max) | I <sub>SB1</sub> | _ | 400 | 400 | 400 | 400 | | mA | 7 | | CMOS Standby Supply Current (Device Deselected, Freq = 0, VDD = Max, VDDQ = Max, All Inputs Static at CMOS Levels) | I <sub>SB2</sub> | _ | 390 | 390 | 390 | 390 | | mA | 6, 7 | | Sleep Mode Current (ZZ = V <sub>IH</sub> ,<br>Freq = Max, V <sub>DD</sub> = Max, V <sub>DDQ</sub> = Max) | IZZ | _ | 100 | 100 | 100 | 100 | _ | mA | 6 | | Input Reference DC Voltage | V <sub>ref</sub> (dc) | 0.6 | - | | ( | 52 | 1.1 | V | 8 | ### NOTES: - 1. All data sheet parameters specified to full range of VDD unless otherwise noted. All voltages are referenced to voltage applied to VSS - 2. Supply voltage applied to V<sub>DD</sub> connections. - 3. Supply voltage applied to VDDQ connections. - 4. All power supply currents measured with outputs open or deselected. - 5. 50% read and 50% write; all addresses switching. - 6. CMOS levels for I/Os are $V_{IC} \le V_{SS} + 0.2 \text{ V}$ or $\ge V_{DDQ} 0.2 \text{ V}$ . CMOS levels for other inputs are $V_{in} \le V_{SS} + 0.2 \text{ V}$ or $\ge V_{DD} 0.2 \text{ V}$ . - 7. Device deselected as defined by the Truth Table. - 8. Although considerable latitude in the selection of the nominal dc value (i.e., rms value) of V<sub>ref</sub> is supported, the peak–to–peak ac component superimposed on V<sub>ref</sub> may not exceed 5% of the dc component of V<sub>ref</sub>. ### DC INPUT CHARACTERISTICS | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------------------------------|-----------------------|------------------------|------------------------|------|-------| | DC Input Logic High | V <sub>IH</sub> (dc) | V <sub>ref</sub> + 0.1 | V <sub>DD</sub> + 0.3 | V | | | DC Input Logic Low | V <sub>IL</sub> (dc) | -0.3 | V <sub>ref</sub> – 0.1 | V | 1 | | Input Leakage Current | l <sub>lkg(l)</sub> | _ | ±5 | μΑ | 2 | | Clock Input Signal Voltage | V <sub>in</sub> (dc) | -0.3 | V <sub>DD</sub> + 0.3 | V | | | Clock Input Differential Voltage (See Figure 3) | V <sub>DIF</sub> (dc) | 0.2 | V <sub>DD</sub> + 0.6 | V | 3 | | Clock Input Common Mode Voltage Range (See Figure 3) | V <sub>CM</sub> (dc) | 0.6 | 1.1 | V | 4 | - 1. Inputs may undershoot to -1.5 V (peak) for up to 35% tKHKH (e.g., 1.5 ns at a clock cycle time of 4.4 ns). See Flgure 2. - 2. 0 V $\leq$ V<sub>in</sub> $\leq$ V<sub>DD</sub> for all pins. - 3. Minimum instantaneous differential input voltage required for differential input clock operation. - 4. Maximum rejectable common mode input voltage variation. ### DC OUTPUT BUFFER CHARACTERISTICS — PROGRAMMABLE IMPEDANCE PUSH-PULL OUTPUT BUFFER MODE $(V_{DD} = 3.3 \text{ V}, V_{DDQ} = 1.5 \text{ V}, T_A = 70^{\circ}\text{C}, \text{ See Notes 1 and 2})$ | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------|-------------------|-------------------------------------------|-------------------------------------------|------|-------| | Output Logic Low | lOL | (V <sub>DDQ</sub> /2) /<br>[(RQ/5) + 30%] | (V <sub>DDQ</sub> /2) /<br>[(RQ/5) – 15%] | А | 3 | | Output Logic High | ІОН | (V <sub>DDQ</sub> /2) /<br>[(RQ/5) + 30%] | (V <sub>DDQ</sub> /2) /<br>[(RQ/5) – 15%] | А | 4 | | Light Load Output Logic Low | V <sub>OL</sub> 1 | V <sub>SS</sub> | 0.2 | V | 5 | | Light Load Output Logic High | V <sub>OH</sub> 1 | V <sub>DDQ</sub> – 0.2 | $V_{DDQ}$ | V | 6 | #### NOTES: - 1. The impedance controlled mode is expected to be used in point-to-point applications, driving high-impedance inputs. - 2. The ZQ pin is connected through RQ to VSS for the controlled impedance mode. - 3. $V_{OL} = V_{DDQ}/2$ . - 4. $V_{OH} = V_{DDQ}/2$ . - 5. $IOL \le 100 \,\mu\text{A}$ . - 6. $|I_{OH}| \le 100 \,\mu\text{A}$ . ### DC OUTPUT BUFFER CHARACTERISTICS — MINIMUM IMPEDANCE PUSH-PULL OUTPUT BUFFER MODE $(V_{DD} = 3.3 \text{ V} + 10\%, -5\%, 0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C}, ZQ = V_{DD})$ (See Notes 1 and 2) | Parameter | Symbol | Min | Max | Unit | Notes | |------------------------------|-------------------|------------------------|------------------|------|-------| | Output Logic Low | V <sub>OL</sub> 2 | Vss | 0.4 | ٧ | 3 | | Output Logic High | V <sub>OH</sub> 2 | V <sub>DDQ</sub> - 0.4 | V <sub>DDQ</sub> | V | 4 | | Light Load Output Logic Low | V <sub>OL</sub> 3 | V <sub>SS</sub> | 0.2 | V | 5 | | Light Load Output Logic High | V <sub>OH</sub> 3 | V <sub>DDQ</sub> – 0.2 | $V_{DDQ}$ | V | 6 | #### NOTES: - 1. The push–pull output mode is expected to be used in bussed applications and may be series or parallel terminated. Conforms to the JEDEC Standard JESD8-6 Class I. - 2. The ZQ pin is connected to VDD to enable the minimum impedance mode. - 3. $I_{OL} \ge |-8 \text{ mA}|$ . - 4. $IOH \ge 8 \text{ mA}$ . - 5. $I_{OL} \ge 100 \,\mu\text{A}$ . - 6. $|I_{OH}| \ge 100 \,\mu\text{A}$ . ### **CAPACITANCE** (f = 1.0 MHz, dV = 3.0 V, $V_{DD}$ = 3.3 V +10%, -5%, $0^{\circ}$ C $\leq$ $T_{A} \leq$ $70^{\circ}$ C, Periodically Sampled Rather Than 100% Tested) | Characteristic | Symbol | Тур | Max | Unit | |--------------------------|------------------|-----|-----|------| | Input Capacitance | C <sub>in</sub> | 4 | 5 | pF | | Input/Output Capacitance | C <sub>I/O</sub> | 7 | 8 | pF | | CK, CK Capacitance | CCK | 4 | 5 | pF | | PRESUBJEC | | | | | ### **AC OPERATING CONDITIONS AND CHARACTERISTICS** $(V_{DD} = 3.3 \text{ V} + 10\%, -5\%, 0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ | Input Pulse Levels | 0.25 to 1.25 V | Clock Input Timing Reference Level | . Differential Cross-Point | |------------------------------------------|------------------|------------------------------------|----------------------------| | Input Rise/Fall Time 1 V | /ns (20% to 80%) | ZQ for 50 $\Omega$ Impedance | 250 Ω | | Input Timing Measurement Reference Level | 0.75 V | R <sub>0</sub> JA Device | 22°C/W | | Output Timing Reference Level | 0.75 V | | | ### **READ/WRITE CYCLE TIMING** | | | 69R73 | 36C-4<br>18C-4 | | 6C-4.4<br>8C-4.4 | 69R73 | 36C-5<br>18C-5 | | 36C-6<br>18C-6 | | | |-------------------------------------------------------|----------------------------------|-------|----------------|------|------------------|-------|----------------|-----|----------------|------|-------| | Parameter | Symbol | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Notes | | Cycle Time | tKHKH | 4 | _ | 4.4 | _ | 5 | _ | 6 | _ | ns | | | Clock High Pulse Width | <sup>t</sup> KHKL | 1.5 | _ | 1.5 | _ | 2 | _ | 2.4 | _ | ns | | | Clock Low Pulse Width | <sup>t</sup> KLKH | 1.5 | _ | 1.5 | _ | 2 | _ | 2.4 | - 1 | ns | | | Clock High to Output Low–Z | tKHQX1 | 0.5 | _ | 1 | _ | 1 | _ | 1 | B | ns | 1, 2 | | Clock High to Output Valid | <sup>t</sup> KHQV | _ | 2 | _ | 2.2 | _ | 2.5 | - | 3 | ns | | | Clock High to Output Hold | tKHQX | 0.7 | _ | 0.7 | _ | 1 | - | 1 | | ns | 1 | | Clock High to Output High–Z | tKHQZ | _ | 2 | _ | 2.2 | _ | 2.5 | 7 | 3 | ns | 1, 2 | | Output Enable Low to Output Low–Z | <sup>†</sup> GLQX | 0.5 | _ | 0.5 | _ | 0.5 | - | 0.5 | Ó | ns | | | Output Enable Low to Output<br>Valid | <sup>t</sup> GLQV | _ | 2 | _ | 2.2 | - | 2.5 | 7-7 | 3 | ns | | | Output Enable to Output Hold | tGHQX | 0.5 | _ | 0.5 | 7-1 | 0.5 | | 0.5 | _ | ns | | | Output Enable High to Output<br>High–Z | <sup>t</sup> GHQZ | _ | 2 | | 2.2 | _ | 2.5 | _ | 3 | ns | 1, 2 | | ZZ High to Sleep Mode | tZZE | _ | 50 | | 50 | 17. | 50 | _ | 50 | ns | | | ZZ Low to Recovery | <sup>t</sup> ZZR | 200 | - | 200 | 6. | 200 | 10 | 200 | _ | ns | | | Setup Times: Address Data In Chip Select Write Enable | tavkh<br>tdvkh<br>tsvkh<br>twvkh | 0.5 | | 0.5 | 04/ | 0.5 | <u>o_</u> | 0.5 | _ | ns | | | Hold Times: Address Data In Chip Select Write Enable | tKHAX<br>tKHDX<br>tKHSX<br>tKHWX | 0.75 | | 0.75 | | 1 | _ | 1 | _ | ns | | ### NOTES: - 1. This parameter is sampled and not 100% tested. - 2. Measured at ±200 mV from steady state. - 3. Guaranteed by design only. ### **TIMING LIMITS** The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time. On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time. Figure 1. AC Test Load ### AC INPUT CHARACTERISTICS (See Note 1) | Parameter | Symbol | Min | Max | Notes | |------------------------------------------|-----------------------|---------------------------|---------------------------|-------| | AC Input Logic High (See Figure 4) | V <sub>IH</sub> (ac) | V <sub>ref</sub> + 200 mV | _ | | | AC Input Logic Low (See Figures 2 and 4) | V <sub>IL</sub> (ac) | _ | V <sub>ref</sub> – 200 mV | 2 | | Input Reference Peak-to-Peak AC Voltage | V <sub>ref</sub> (ac) | _ | 5% V <sub>ref</sub> (dc) | 3 | | Clock Input Differential Voltage | V <sub>dif</sub> (ac) | 400 mV | V <sub>DDQ</sub> + 600 mV | 4 | - 1. Inputs may overshoot to V<sub>DD</sub> + 1.5 V (peak) for up to 35% t<sub>KHKH</sub> (e.g., 1.5 ns at a clock cycle time of 4.4 ns). See Figure 2. - 2. Inputs may undershoot to -0.5 V (peak) for up to 20% t<sub>KHKH</sub> (e.g., 2 ns at a clock cycle time of 10 ns). See Figure 2. - Although considerable latitude in the selection of the nominal dc value (i.e., rms value) of V<sub>ref</sub> is supported, the peak-to-peak ac component superimposed on V<sub>ref</sub> may not exceed 5% of the dc component of V<sub>ref</sub>. - 4. Minimum instantaneous differential input voltage required for differential input clock operation. Figure 2. Undershoot Voltage <sup>\*</sup> $V_{CM}$ , the Common Mode Input Voltage, equals $V_{TR} - [(V_{TR} - V_{CP})/2]$ . Figure 3. Differential Inputs/Common Mode Input Voltage Figure 4. AC Input Conditions REGISTER/REGISTER READ-WRITE-READ CYCLES REGISTER/REGISTER READ-WRITE-READ (G Controlled) SLEEP MODE TIMING ### **FUNCTIONAL OPERATION** ### **READ AND WRITE OPERATIONS** All control signals except $\overline{G}$ are registered on the rising edge of the CK clock. These signals must meet the setup and hold times shown in the AC Characteristics table. On the rising edge of the following clock, read data is clocked into the output register and available at the outputs at tkHQV. During this same cycle a new read address can be applied to the address pins. A deselect cycle (dead cycle) must occur prior to a write cycle. Read cycles may follow write cycles immediately. $\overline{G}$ , $\overline{SS}$ , and $\overline{SW}$ control output drive. Chip deselect via a high on $\overline{SS}$ at the rising edge of the CK clock has its effect on the output drivers after the next rising edge of the CK clock. $\overline{SW}$ low deselects the output drivers immediately (on the same cycle). Output drive is also controlled directly by output enable, $\overline{G}$ . No clock edges are required to generate output disable with $\overline{G}$ . $\overline{G}$ asynchronously enables the output drivers. Output data will be valid the latter of $t_{GLQV}$ and $t_{KHQV}$ . Outputs will begin driving at $t_{KHQX1}$ . Outputs will hold previous data until $t_{KHQX}$ or $t_{GHQX}$ . ### WRITE AND BYTE WRITE FUNCTIONS Note that in the following discussion the term "byte" refers to nine bits of the RAM I/O bus. In all cases, the timing parameters described for synchronous write input (SW) apply to each of the byte write enable inputs (SBa, SBb, etc.). Byte write enable inputs have no effect on read cycles. This allows the system designer not interested in performing byte writes to connect the byte enable inputs to active low (VSS). Reads of all bytes proceed normally and write cycles, activated via a low on $\overline{SW}$ , and the rising edge of the CK clock, write the entire RAM I/O width. This way the designer is spared having to drive multiple write input buffer loads. Byte writes are performed using the byte write enable inputs in conjunction with the synchronous write input $(\overline{SW})$ . It is important to note that writing any one byte will inhibit a read of all bytes at the current address. The RAM can not simultaneously read one byte and write another at the same address. A write cycle initiated with none of the byte write enable inputs active, is neither a read or a write. No write will occur, but the outputs will be deselected as in a normal write cycle. ### **LATE WRITE** The write address is sampled on the first rising edge of clock, and write data is sampled on the following rising edge. The late write feature is implemented with single stage write buffering. Write buffering is transparent to the user. A comparator monitors the address bus and, when necessary, routes buffer contents to the outputs to assure coherent operation. This occurs in all cases, whether there is a byte write or a full word is written. ### PROGRAMMABLE IMPEDANCE OPERATION The designer can program the RAMs output buffer impedance by terminating the $\overline{ZQ}$ pin to VSS through a precision resistor (RQ). The value of RQ is five times the output impedance desired. For example, a 250 $\Omega$ resistor will give an output impedance of 50 $\Omega$ . Impedance updates occur continuously and the frequency of the update is based on the subdivided CK clock. Note that if the CK clock stops so does the impedance update. The actual change in the impedance occurs in small increments and is monotonic. There are no significant disturbances that occur on the output because of this smooth update method. The impedance update is not related to any particular type of cycle because the impedance is updated continuously and is based on the CK clock. Updates occur regardless of whether the device is performing a read, write, or a deselect cycle and does not depend on the state of $\overline{\mathbb{G}}$ . At power up or recovery from sleep mode, the output impedance defaults to approximately 50 $\Omega$ . It will take 4,000 to 16,000 cycles for the impedance to be completely updated if the programmed impedance is much higher or lower than 50 $\Omega$ . The output buffers can also be programmed in a minimum impedance configuration by connecting ZQ to VDD. ### POWER UP AND INITIALIZATION The following supply voltage application sequence is recommended: V<sub>SS</sub>, V<sub>DD</sub>, then V<sub>DDQ</sub>. Please note, per the Absolute Maximum Ratings table, V<sub>DDQ</sub> is not to exceed V<sub>DD</sub> + 0.5 V, whatever the instantaneous value of V<sub>DD</sub>. Once supplies have reached specification levels, a minimum dwell of 1.0 ms with CK clock inputs cycling is required before beginning normal operations. At power up the output impedance will be set at approximately 50 $\Omega$ as stated above. ### **SLEEP MODE** This device is equipped with an optional sleep or low power mode. The sleep mode pin is asynchronous and active high. During normal operation, the ZZ pin is pulled low. When ZZ is pulled high, the chip will enter sleep mode where the device will meet the lowest possible power conditions. The Sleep Mode Timing diagram shows the following modes of operation: Normal Operation, No Read/Write Allowed, and Sleep Mode. ### **Normal Operation** All inputs must meet setup and hold times prior to sleep and t<sub>77R</sub> nanoseconds after recovering from sleep. Clock (K) must also meet cycle high and low times during these periods. Two cycles prior to sleep, initiation of either a read or write operation is not allowed. #### No Read/Write Allowed During the period of time just prior to sleep and during recovery from sleep, the assertion of any write or read signal is not allowed. If a write or read operation occurs during these periods, the memory array may be corrupted. Validity of data out from the RAM can not be guaranteed immediately after ZZ is asserted (prior to being in sleep). During sleep mode recovery, the output impedance must be given additional time above and beyond tzzR in order to match desired impedance (see explanation in Output Impedance Circuitry paragraph). ### Sleep Mode The RAM automatically deselects itself. The RAM disconnects its internal clock buffer. The external clock may continue to run without impacting the RAMs sleep current (177). All outputs will remain in a High–Z state while in sleep mode. All inputs are allowed to toggle. The RAM will not be selected, and perform any reads or writes. ### SERIAL BOUNDARY SCAN TEST ACCESS PORT OPERATION ### **OVERVIEW** The serial boundary scan test access port (TAP) on this RAM is designed to operate in a manner consistent with IEEE 1149.1-1990 (commonly referred to as JTAG), but does not implement all of the functions required for IEEE 1149.1 compliance. Certain functions have been modified or eliminated because their implementation places extra delays in the RAMs critical speed path. Nevertheless, the RAM supports the standard TAP controller architecture. The TAP controller is the state machine that controls the TAPs operation and can be expected to function in a manner that does not conflict with the operation of devices with IEEE 1149.1 compliant TAPs. The TAP operates using conventional JEDEC Standard 8-1B low voltage (3.3 V) TTL/CMOS logic level signaling. ### **DISABLING THE TEST ACCESS PORT** It is possible to use this device without utilizing the TAP. To disable the TAP controller without interfering with normal operation of the device, TCK must be tied to VSS to preclude mid-level inputs. TDI and TMS are designed so an undriven input will produce a response identical to the application of a logic 1, and may be left unconnected. But they may also be tied to VDD through a 1 k resistor. TDO should be left unconnected. ### TAP DC OPERATING CHARACTERISTICS $(V_{DD} = 3.3 \text{ V} + 10\%, -5\%, 0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C}$ , Unless Otherwise Noted) | Parameter | Symbol | Min | Max | Unit | Notes | |-----------------------------|-------------------|-----------------------|-----------------------|------|-------| | Logic Input Logic High | V <sub>IH</sub> 1 | 2.0 | V <sub>DD</sub> + 0.3 | V | | | Logic Input Logic Low | V <sub>IL</sub> 1 | -0.3 | 0.8 | V | | | Logic Input Leakage Current | l <sub>lkg</sub> | _ | ±5 | μΑ | 1 | | CMOS Output Logic Low | V <sub>OL</sub> 1 | _ | 0.2 | V | 2 | | CMOS Output Logic High | V <sub>OH</sub> 1 | V <sub>DD</sub> – 0.2 | _ | V | 3 | | TTL Output Logic Low | V <sub>OL</sub> 2 | _ | 0.4 | V | 4 | | TTL Output Logic High | V <sub>OH</sub> 2 | 2.4 | _ | V | 5 | - 1. 0 V $\leq$ V<sub>in</sub> $\leq$ V<sub>DD</sub> for all logic input pins. - 2. $I_{OL}1 \le 100 \,\mu\text{A}$ @ $V_{OL}$ = 0.2 V. Sampled, not 100% tested. - 3. $|I_{\mbox{OH}}1| \leq 100~\mu\mbox{A} \ @\ \mbox{V}_{\mbox{DDQ}} 0.2 \ \mbox{V.}$ Sampled, not 100% tested. - 4. $I_{OL}2 \le 8 \text{ mA } @ V_{OL} = 0.4 \text{ V}.$ - 5. $|I_{OH}2| \le 8 \text{ mA } @ V_{OH} = 2.4 \text{ V}.$ ### TAP AC OPERATING CONDITIONS AND CHARACTERISTICS (V<sub>DD</sub> = 3.3 V + 10%, -5%, 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, Unless Otherwise Noted) | Input Pulse Levels 0 to 3.0 V | Output Test Load 50 $\Omega$ Parallel Terminated T–Line with 20 pF | |------------------------------------------------|--------------------------------------------------------------------| | Input Rise/Fall Time | Receiver Input Capacitance | | Input Timing Measurement Reference Level 1.5 V | Test Load Termination Supply Voltage (V <sub>T</sub> ) 1.5 V | | Output Timing Reference Level 1.5 V | | ### TAP CONTROLLER TIMING | Parameter | Symbol | Min | Max | Unit | Notes | |----------------------------|-------------------|-----|----------------|------|-------| | Cycle Time | t <sub>THTH</sub> | 100 | _ | ns | | | Clock High Time | tTHTL | 40 | _ | ns | | | Clock Low Time | tтьтн | 40 | _ | ns | | | TMS Setup | <sup>t</sup> MVTH | 10 | _ | ns | | | TMS Hold | tTHMX | 10 | | ns | | | TDI Valid to TCK High | <sup>t</sup> DVTH | 10 | - | ns | | | TCK High to TDI Don't Care | tTHDX | 10 | <del>-</del> - | ns | | | Capture Setup | tcs | 10 | | ns | 1 | | Capture Hold | <sup>t</sup> CH | 10 | | ns | 1 | | TCK Low to TDO Unknown | t <sub>TLQX</sub> | 0 | | ns | | | TCK Low to TDO Valid | tTLOV | | 20 | ns | | ### NOTE: ### **AC TEST LOAD** ### TAP CONTROLLER TIMING DIAGRAM <sup>1.</sup> t<sub>CS</sub> + t<sub>CH</sub> defines the minimum pause in RAM I/O pad transitions to assure accurate pad data capture. ### **TEST ACCESS PORT PINS** ### TCK — TEST CLOCK (INPUT) Clocks all TAP events. All inputs are captured on the rising edge of TCK and all outputs propagate from the falling edge of TCK. ### TMS — TEST MODE SELECT (INPUT) The TMS input is sampled on the rising edge of TCK. This is the command input for the TAP controller state machine. An undriven TMS input will produce the same result as a logic 1 input level. ### TDI — TEST DATA IN (INPUT) The TDI input is sampled on the rising edge of TCK. This is the input side of the serial registers placed between TDI and TDO. The register placed between TDI and TDO is determined by the state of the TAP controller state machine and the instruction that is currently loaded in the TAP instruction register (see Figure 6). An undriven TDI pin will produce the same result as a logic 1 input level. ### TDO — TEST DATA OUT (OUTPUT) Output that is active depending on the state of the TAP state machine (see Figure 6). Output changes in response to the falling edge of TCK. This is the output side of the serial registers placed between TDI and TDO. ### TRST — TAP RESET This device does not have a TRST pin. TRST is optional in IEEE 1149.1. The test-logic-reset state is entered while TMS is held high for five rising edges of TCK. Power-on reset circuitry is included internally. This type of reset does not affect the operation of the system logic. The reset affects test logic only. ### **TEST ACCESS PORT REGISTERS** ### **OVERVIEW** The various TAP registers are selected (one at a time) via the sequences of 1s and 0s input to the TMS pin as the TCK is strobed. Each of the TAP registers are serial shift registers that capture serial input data on the rising edge of TCK and push serial data out on subsequent falling edge of TCK. When a register is selected, it is "placed" between the TDI and TDO pins. ### **INSTRUCTION REGISTER** The instruction register holds the instructions that are executed by the TAP controller when it is moved into the run test/idle or the various data register states. The instructions are 3 bits long. The register can be loaded when it is placed between the TDI and TDO pins. The instruction register is automatically preloaded with the IDCODE instruction at power up or whenever the controller is placed in test-logicreset state. ### **BYPASS REGISTER** The bypass register is a single bit register that can be placed between TDI and TDO. It allows serial test data to be passed through the RAMs TAP to another device in the scan chain with as little delay as possible. ### **BOUNDARY SCAN REGISTER** The boundary scan register is identical in length to the number of active input and I/O connections on the RAM (not counting the TAP pins). This also includes a number of place holder locations (always set to a logic 1) reserved for density upgrade address pins. There are a total of 70 bits in the case of the x36 device and 51 bits in the case of the x18 device. The boundary scan register, under the control of the TAP controller, is loaded with the contents of the RAM I/O ring when the controller is in capture-DR state and then is placed between the TDI and TDO pins when the controller is moved to shift-DR state. Several TAP instructions can be used to activate the boundary scan register. The Bump/Bit Scan Order tables describe which device bump connects to each boundary scan register location. The first column defines the bit's position in the boundary scan register. The shift register bit nearest TDO (i.e., first to be shifted out) is defined as bit 1. The second column is the name of the input or I/O at the bump and the third column is the bump number. ### **IDENTIFICATION (ID) REGISTER** The ID register is a 32-bit register that is loaded with a device and vendor specific 32-bit code when the controller is put in capture-DR state with the IDCODE command loaded in the instruction register. The code is loaded from a 32-bit on-chip ROM. It describes various attributes of the RAM as indicated below. The register is then placed between the TDI and TDO pins when the controller is moved into shift-DR state. Bit 0 in the register is the LSB and the first to reach TDO when shifting begins. ### **ID Register Presence Indicator** | Bit No. | 0 | |---------|---| | Value | 1 | ### Motorola JEDEC ID Code (Compressed Format, per IEEE Standard 1149.1-1990 | Bit No. | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | |---------|--------------------------|----|---|---|---|---|---|---|---|---|---|--| | Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | | Pasarya | Posserved For Future Use | | | | | | | | | | | | #### Reserved For Future Use | Bit No. | 17 | 16 | 15 | 14 | 13 | 12 | |---------|----|----|----|----|----|----| | Value | Х | Х | Х | Х | Х | Х | ### **Device Width** | Configuration | Bit No. | 22 | 21 | 20 | 19 | 18 | |---------------|---------|----|----|----|----|----| | 128K x 36 | Value | 0 | 0 | 1 | 0 | 0 | | 256K x 18 | Value | 0 | 0 | 0 | 1 | 1 | ### **Device Depth** | Configuration | Bit No. | 27 | 26 | 25 | 24 | 23 | |---------------|---------|----|----|----|----|----| | 128K x 36 | Value | 0 | 0 | 1 | 0 | 1 | | 256K x 18 | Value | 0 | 0 | 1 | 1 | 0 | ### **Revision Number** | Bit No. | 31 | 30 | 29 | 28 | |---------|----|----|----|----| | Value | х | х | х | х | Figure 5. ID Register Bit Meanings ### MCM69R736C Bump/Bit Scan Order | Bit<br>No. | Signal<br>Name | Bump<br>ID | Bit<br>No. | Signal<br>Name | Bump<br>ID | |------------|----------------|------------|------------|----------------|------------| | 1 | M2 | 5R | 36 | SA | 3B | | 2 | SA | 4P | 37 | NC | 2B | | 3 | SA | 4T | 38 | SA | 3A | | 4 | SA | 6R | 39 | SA | 3C | | 5 | SA | 5T | 40 | SA | 2C | | 6 | ZZ | 7T | 41 | SA | 2A | | 7 | DQa | 6P | 42 | DQc | 2D | | 8 | DQa | 7P | 43 | DQc | 1D | | 9 | DQa | 6N | 44 | DQc | 2E | | 10 | DQa | 7N | 45 | DQc | 1E | | 11 | DQa | 6M | 46 | DQc | 2F | | 12 | DQa | 6L | 47 | DQc | 2G | | 13 | DQa | 7L | 48 | DQc | 1G | | 14 | DQa | 6K | 49 | DQc | 2H | | 15 | DQa | 7K | 50 | DQc | 1H | | 16 | SBa | 5L | 51 | SBc | 3G | | 17 | CK | 4L | 52 | ZQ | 4D | | 18 | CK | 4K | 53 | SS | 4E | | 19 | G | 4F | 54 | NC | 4G | | 20 | SBb | 5G | 55 | NC | 4H | | 21 | DQb | 7H | 56 | SW | 4M | | 22 | DQb | 6H | 57 | SBd | 3L | | 23 | DQb | 7G | 58 | DQd | 1K | | 24 | DQb | 6G | 59 | DQd | 2K | | 25 | DQb | 6F | 60 | DQd | 1L | | 26 | DQb | 7E | 61 | DQd | 2L | | 27 | DQb | 6E | 62 | DQd | 2M | | 28 | DQb | 7D | 63 | DQd | 1N | | 29 | DQb | 6D | 64 | DQd | 2N | | 30 | SA | 6A | 65 | DQd | 1P | | 31 | SA | 6C | 66 | DQd | 2P | | 32 | SA | 5C | 67 | SA | 3T | | 33 | SA | 5A | 68 | SA | 2R | | 34 | NC | 6B | 69 | SA | 4N | | 35 | SA | 5B | 70 | M1 | 3R | ### MCM69R818C Bump/Bit Scan Order | Bit<br>No. | Signal<br>Name | Bump<br>ID | | Bit<br>No. | Signal<br>Name | Bump<br>ID | |------------|----------------|------------|---|------------|----------------|------------| | 1 | M2 | 5R | | 36 | SBb | 3G | | 2 | SA | 6T | | 37 | ZQ | 4D | | 3 | SA | 4P | | 38 | SS | 4E | | 4 | SA | 6R | | 39 | NC | 4G | | 5 | SA | 5T | | 40 | NC | 4H | | 6 | ZZ | 7T | | 41 | SW | 4M | | 7 | DQa | 7P | | 42 | DQb | 2K | | 8 | DQa | 6N | | 43 | DQb | 1L | | 9 | DQa | 6L | | 44 | DQb | 2M | | 10 | DQa | 7K | | 45 | DQb | 1N | | 11 | SBa | 5L | | 46 | DQb | 2P | | 12 | CK | 4L | | 47 | SA | 3T | | 13 | СК | 4K | | 48 | SA | 2R | | 14 | G | 4F | | 49 | SA | 4N | | 15 | DQa | 6H | | 50 | SA | 2T | | 16 | DQa | 7G | | 51 | M1 | 3R | | 17 | DQa | 6F | | | | | | 18 | DQa | 7E | | | | | | 19 | DQa | 6D | Ť | | | | | 20 | SA | 6A | | | | | | 21 | SA | 6C | | | | | | 22 | SA | 5C | | | | | | 23 | SA | 5A | | | | | | 24 | NC | 6B | | | | | | 25 | SA | 5B | | | | | | 26 | SA | 3B | | | | | | 27 | NC | 2B | | | | | | 28 | SA | ЗА | | | | | | 29 | SA | 3C | | | | | | 30 | SA | 2C | | | | | | 31 | SA | 2A | | | | | | 32 | DQb | 1D | | | | | | 33 | DQb | 2E | | | | | | 34 | DQb | 2G | | | | | | 35 | DQb | 1H | | | | | - 1. The NC pads listed in this table are indeed no connects, but are represented in the boundary scan register by a "place holder" bit that is forced to logic 1. These pads are reserved for use as address inputs on higher density RAMs that follow this pad out and scan order standard. - 2. In scan mode, differential inputs CK and $\overline{\text{CK}}$ are referenced to each other and must be at opposite logic levels for reliable operation. - 3. ZQ, M1 and M2 are not ordinary inputs and may not respond to standard I/O logic levels. ZQ, M1 and M2 must be driven to within 100 mV of a V<sub>DD</sub> or V<sub>SS</sub> supply rail to ensure consistent results. - 4. ZZ must remain at $V_{\mbox{\scriptsize IL}}$ during boundary scan to ensure consistent results. ### TAP CONTROLLER INSTRUCTION SET ### **OVERVIEW** There are two classes of instructions defined in IEEE Standard 1149.1-1990; the standard (public) instructions and device specific (private) instructions. Some public instructions, are mandatory for IEEE 1149.1 compliance. Optional public instructions must be implemented in prescribed ways. Although the TAP controller in this device follows the IEEE 1149.1 conventions, it is not IEEE 1149.1 compliant because some of the mandatory instructions are not fully implemented. The TAP on this device may be used to monitor all input and I/O pads, but can not be used to load address, data, or control signals into the RAM or to preload the I/O buffers. In other words, the device will not perform IEEE 1149.1 EXTEST, INTEST, or the preload portion of the SAMPLE/PRELOAD command. When the TAP controller is placed in capture-IR state, the two least significant bits of the instruction register are loaded with 01. When the controller is moved to the shift-IR state. the instruction register is placed between TDI and TDO. In this state, the desired instruction is serially loaded through the TDI input (while the previous contents are shifted out at TDO). For all instructions, the TAP executes newly loaded instructions only when the controller is moved to update-IR state. The TAP instruction sets for this device are listed in the following tables. ### STANDARD (PUBLIC) INSTRUCTIONS ### **BYPASS** The BYPASS instruction is loaded in the instruction register when the bypass register is placed between TDI and TDO. This occurs when the TAP controller is moved to the shift-DR state. This allows the board level scan path to be shortened to facilitate testing of other devices in the scan path. ### SAMPLE/PRELOAD SAMPLE/PRELOAD is an IEEE 1149.1 mandatory public instruction. When the SAMPLE/PRELOAD instruction is loaded in the instruction register, moving the TAP controller into the capture-DR state loads the data in the RAMs input and I/O buffers into the boundary scan register. Because the RAM clock(s) are independent from the TAP clock (TCK) it is possible for the TAP to attempt to capture the I/O ring contents while the input buffers are in transition (i.e., in a metastable state). Although allowing the TAP to sample metastable inputs will not harm the device, repeatable results can not be expected. RAM input signals must be stabilized for long enough to meet the TAPs input data capture setup plus hold time (t<sub>CS</sub> plus t<sub>CH</sub>). The RAMs clock inputs need not be paused for any other TAP operation except capturing the I/O ring contents into the boundary scan register. Moving the controller to shift-DR state then places the boundary scan register between the TDI and TDO pins. Because the PRELOAD portion of the command is not implemented in this device, moving the controller to the update-DR state with the SAMPLE/PRELOAD instruction loaded in the instruction register, has the same effect as the pause-DR command. This functionality is not IEEE 1149.1 compliant. #### **EXTEST** EXTEST is an IEEE 1149.1 mandatory public instruction. It is to be executed whenever the instruction register, whatever length it may be in the device, is loaded with all logic 0s. EXTEST is not implemented in this device. Therefore, this device is not IEEE 1149.1 compliant. Nevertheless, this RAM TAP does respond to an all 0s instruction, as follows. With the EXTEST (000) instruction loaded in the instruction register, the RAM responds just as it does in response to the SAMPLE/PRELOAD instruction described above, except the DQ pins are forced to High-Z any time the instruction is loaded. ### IDCODE The IDCODE instruction causes the ID ROM to be loaded into the ID register when the controller is in capture-DR mode and places the ID register between the TDI and TDO pins in shift-DR mode. The IDCODE instruction is the default instruction loaded in at power up and any time the controller is placed in the test-logic-reset state. ## THE DEVICE SPECIFIC (PUBLIC) INSTRUCTION SAMPLE-Z If the SAMPLE-Z instruction is loaded in the instruction register, all DQ pins are forced to an inactive drive state (High-Z) and the boundary scan register is connected between TDI and TDO when the TAP controller is moved to the shift-DR state. ### THE DEVICE SPECIFIC (PRIVATE) INSTRUCTION NO OP Do not use these instructions; they are reserved for future use. ### STANDARD (PUBLIC) INSTRUCTION CODES | Instruction | Instruction Code* Description | | | |-----------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | , , , , , , , , , , , , , , , , , , , | | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all DQ pins to High–Z state. <b>NOT IEEE 1149.1 COMPLIANT.</b> | | | IDCODE | 001** | Preloads ID register and places it between TDI and TDO. Does not affect RAM operation. | | | SAMPLE/PRELOAD | 100 | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Does not affect RAM operation. Does not implement IEEE 1149.1 PRELOAD function. <b>NOT IEEE 1149.1 COMPLIANT.</b> | | | BYPASS | 111 | Places bypass register between TDI and TDO. Does not affect RAM operation. | | | SAMPLE–Z 010 Captures I/O ring contents. Places the boundary scan register between TDI and TDQ pins to High–Z state. | | Captures I/O ring contents. Places the boundary scan register between TDI and TDO. Forces all DQ pins to High–Z state. | | <sup>\*</sup> Instruction codes expressed in binary; MSB on left, LSB on right. ### STANDARD (PRIVATE) INSTRUCTION CODES | Instruction | Code* | Description | |----------------------------------------------------------------------------|-------|------------------------------------------------------------------| | NO OP | 011 | Do not use these instructions; they are reserved for future use. | | NO OP | 101 | Do not use these instructions; they are reserved for future use. | | NO OP 110 Do not use these instructions; they are reserved for future use. | | Do not use these instructions; they are reserved for future use. | <sup>\*</sup> Instruction codes expressed in binary; MSB on left, LSB on right. NOTE: The value adjacent to each state transition represents the signal present at TMS at the rising edge of TCK. Figure 6. TAP Controller State Diagram <sup>\*\*</sup> Default instruction automatically loaded at power up and in test-logic-reset state. ## ORDERING INFORMATION (Order by Full Part Number) Full Part Numbers — MCM69R736CZP4 MCM69R736CZP4.4 MCM69R736CZP5 MCM69R736CZP6 MCM69R818CZP4 MCM69R818CZP4.4 MCM69R818CZP5 MCM69R818CZP6 MCM69R736CZP4R MCM69R736CZP4.4R MCM69R736CZP5R MCM69R736CZP6R MCM69R818CZP4R MCM69R818CZP4.4R MCM69R818CZP5R MCM69R818CZP6R ### PACKAGE DIMENSIONS **ZP PACKAGE** 7 X 17 BUMP PBGA SIDE VIEW - DIMENSIONING AND TOLERANCING PER ASME - ALL DIMENSIONS IN MILLIMETERS - DIMENSION b IS THE MAXIMUM SOLDER BALL - DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER | | MILLIMETERS | | | | | |-----|-------------|-------|--|--|--| | DIM | MIN | MAX | | | | | Α | | 2.40 | | | | | A1 | 0.50 | 0.70 | | | | | A2 | 1.30 | 1.70 | | | | | A3 | 0.80 | 1.00 | | | | | D | 22.00 BSC | | | | | | D1 | 20.32 BSC | | | | | | D2 | 19.40 | 19.60 | | | | | Е | 14.00 BSC | | | | | | E1 | 7.62 BSC | | | | | | E2 | 11.90 | 12.10 | | | | | b | 0.60 | 0.90 | | | | | е | 1.27 BSC | | | | | Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and ⋒ are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. USA/EUROPE/Locations Not Listed: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado, 80217. 1-303-675-2140 or 1-800-441-2447 Mfax™: RMFAX0@email.sps.mot.com - TOUCHTONE 1-602-244-6609 Motorola Fax Back System HOME PAGE: http://motorola.com/sps/ - US & Canada ONLY 1-800-774-1848 – http://sps.motorola.com/mfax/ JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu. Minato-ku, Tokyo 106-8573 Japan. 81-3-3440-3569 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tao Po, N.T., Hong Kong. 852-26668334 CUSTOMER FOCUS CENTER: 1-800-521-6274