

# MCU 2600

# Contents

| Section | Title                                                                                                                                        |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1.      | Introduction                                                                                                                                 |
| 2.      | Functional Description                                                                                                                       |
| 3.      | Outline Dimensions and Pin Connections                                                                                                       |
| 4.      | Electrical Characteristics                                                                                                                   |
| 4.1.    | Absolute Maximum Ratings                                                                                                                     |
| 4.2.    | Recommended Operating Characteristics                                                                                                        |
| 4.3.    | Recommended Crystal Characteristics                                                                                                          |
| 4.4.    | Characteristics                                                                                                                              |
| 4.5.    | Waveforms                                                                                                                                    |
| 5.      | Inner Configuration of the Connection Pins                                                                                                   |
| 6.      | Description of the Connections and Signals                                                                                                   |
|         | <ol> <li>1.</li> <li>2.</li> <li>3.</li> <li>4.</li> <li>4.1.</li> <li>4.2.</li> <li>4.3.</li> <li>4.4.</li> <li>4.5.</li> <li>5.</li> </ol> |

## **Clock Generator IC**

Integrated circuit in CI technology for generating the main clock  $\varnothing$ M for digital TV receivers according to the DIGIT 2000 concept.

#### 1. Introduction

The MCU 2600 Clock Generator IC supplies the digital signal processors, decoders, converters etc. of the DIGIT 2000 digital TV system with the required main clock signal, which is of trapezoidal shape, with rounded corners, in order to avoid interference. For PAL and SECAM, the clock frequency is four times the PAL color subcarrier frequency, and for NTSC, the clock frequency is four times the NTSC color subcarrier frequency:

for PAL and

SECAM:  $f_{\oslash M} = 4 \times 4.433 61875 \text{ MHz} = 17.734475 \text{ MHz}$ for NTSC:  $f_{\oslash M} = 4 \times 3.579545 \text{ MHz} = 14.318180 \text{ MHz}$ for D2-MAC:  $f_{\oslash M} = 20.25 \text{ MHz}$ 

#### 2. Functional Description

As can be seen from the block diagram Fig. 2-1, three VCOs (voltage-controlled oscillators) integrated in the MCU 2600 Clock Generator IC (one for PAL and SECAM, one for NTSC, and one for D2-MAC operation) form part of a PLL (phase-locked loop) circuit, the other parts of which, the phase comparator and the digital PLL filter are placed in the VPU 2203 or the CVPU 2233 or the CVPU 2235 or the DMA 2270. The filtered phase difference signal  $\Delta \phi$  is supplied in digital serial form (Fig. 2-2) to pin 6 of the MCU 2600. This data transfer is controlled by means of the data clock signal which is fed to pin 5 of the MCU 2600 and whose frequency is ¼ of the main clock signal  $\oslash M$ .

With the negative transition of the data clock signal, the data is written into the shift register, and with the positive transition, the content of the shift register is shifted by 1 bit. After 12 bit have been written into the shift register and the data clock signal has attained again the stable high level (Fig. 2-2), an internal delay of about one data clock



period occurs. This following, the data are taken over into the parallel register. From there, the information is fed to the oscillator control circuit and to the 9-stage D/A converter that produces the tuning voltage for the three voltage-controlled oscillators. The write-and-store cycle is initiated at the begin of each horizontal sweep.

The closed control loop ensures a phase-true locking between the oscillator signal (from which is produced the  $\emptyset$  M main clock) and the color subcarrier burst or the digital data burst contained in the received signal.

The signal produced by the VCO in action, is transferred to the filter via the oscillator control circuit. The filter forms the required main clock  $\emptyset$ M and is followed by the output buffer that provides a low-impedance output signal suited for clocking the DIGIT 2000 signal processors.

The timing of the data transfer from the VPU 2203, CVPU 2233 or CVPU 2235 Video Processor or the DMA 2270 D2--MAC Decoder to the MCU 2600 Clock Generator IC is illustrated in Fig. 2-2. The first three bits serve for selecting the required VCO, depending on whether PAL/SECAM, NTSC, or D2-MAC operation is chosen. The following nine bits (LSB first) provide the tuning signal for the VCO in the shape of two's complement. These nine bits are composed of the filtered sign-containing phase deviation  $\Delta \phi$  (7 bits) and the sign-containing alignment value for the oscillator (8 bits).

If the MCU 2600 Clock Generator IC is employed in a multistandard TV set, the required VCO is selected in the way already described. For use in a single-standard receiver, the selection of the operating VCO is free and independent of the data signal. The not-used oscillators can be blocked externally by applying ground to pins 9, 10 or 12. In the case of a multi-standard TV set with up to three operated VCOs, the priority level for operation is internally fixed with the highest level for VCO 1 and the lowest level for VCO 3. This means, when switching on and also in the case of data faults the oscillator control circuit will select the oscillator with the highest level, if the input of this oscillator is not externally grounded.

It should be noted that all connection rails on the PC board must be designed under the point of view of HF signals. An inductance of 10 nH/cm can be assumed at a 0.5 to 1 mm wide rail. This makes an inductive impedance of several Ohms per cm length for the important 3<sup>rd</sup> harmonic of  $f_{\oslash M}$ . Best performance is given by ground plaine layout of the PC board. All ground and signal lines should be as wide as possible, inductance-free and without loops in the neighbourhood of high HF currents. All supply pins of the clock generator IC must be equipped with ceramic bypass capacitors directly at the IC to ground pins on the shortest possible way.

Fig. 2-1: Block diagram of the MCU 2600 clock generator and application circuit



## Fig. 2-2:

Timing of the data transfer from CCU via the VPU, CVPU or DMA to the MCU 2600 a) PLL clock fed to pin 5,

b) PLL data fed to pin 6,

### 3. Outline Dimensions and Pin Connections



Fig. 3-1: MCU 2600 in 14-pin Dil Plastic Package, 20 A 14 according to DIN 41 870

Weight approx. 1 g Dimensions in mm

### **Pin Connections**

- 1 Ground of Output Buffer
- 2 leave vacant!
- 3 Main Clock Output ØM
- 4 V<sub>SUP</sub> Output Buffer Supply
- 5 PLL Clock Input
- 6 PLL Data Input
- 7 Ground
- 8 Output VCO 3 (D2-MAC)
- 9 Input VCO 3 (D2-MAC)
- 10 Input VCO 2 (NTSC)
- 11 Output VCO 2 (NTSC)
- 12 Input VCO 1 (PAL, SECAM)
- 13 Output VCO 1 (PAL, SECAM)
- 14 V<sub>SUP</sub> Supply Voltage

# 4. Electrical Characteristics

All voltages are referred to ground.

## 4.1. Absolute Maximum Ratings

| Symbol            | Parameter                     | Pin No.   | Min.       | Max.     | Unit |
|-------------------|-------------------------------|-----------|------------|----------|------|
| T <sub>A</sub>    | Ambient Operating Temperature | _         | 0          | 65       | °C   |
| T <sub>S</sub>    | Storage Temperature           |           | 40         | + 125    | °C   |
| V <sub>SUP</sub>  | Supply Voltage                | 4, 14     | -          | 6        | V    |
| V <sub>VCOI</sub> | VCO Input Voltage             | 9, 10, 12 |            | 6        | V    |
| V <sub>VCOO</sub> | VCO Output Voltage            | 8, 11, 13 | -          | 6        | V    |
| I <sub>PI</sub>   | PLL Bus Input Current         | 5, 6      | <b>_</b> · | 2        | mA   |
| I <sub>ØMO</sub>  | ØM Clock Output Current       | 3         | - 100      | + 100 ×) | mA   |

X) It is not permitted to connect the output to ground continuously.

| Symbol                                 | Parameter                         | Pin No. | Min.  | Тур.                        | Max. | Unit |
|----------------------------------------|-----------------------------------|---------|-------|-----------------------------|------|------|
| V <sub>SUP</sub>                       | Supply Voltage                    | 4, 14   | 4.75  | 5.0                         | 5.25 | V    |
| C <sub>SBP</sub>                       | Supply Bypass Capacitor           | 4, 14   | -     | 10.5×)                      | -    | nF   |
| V <sub>PiL</sub>                       | PLL Bus Input Low Voltage         | 5, 6    | -0.3  | 0                           | 0.4  | V    |
| V <sub>PIH</sub>                       | PLL Bus Input High Current        |         | -0.15 | 0                           | 0.15 | mA   |
| f <sub>ØP</sub>                        | ØP PLL Clock Input Frequency      | 6       | -     | <u>f<sub>ØM</sub><br/>4</u> | _    | _    |
| t <sub>øpih</sub><br>t <sub>øpil</sub> | ØP PLL Clock Input High/Low Ratio |         | 0.7   | 1                           | 1.4  | -    |

# 4.2. Recommended Operating Conditions at $T_A$ = 0 to 65 °C, $f_{\oslash M}$ = 14.3 to 20.3 MHz

 $^{\rm X}\)$  Ceramic capacitors of 10 nF and 470 pF in parallel

# 4.3. Recommended Crystal Characteristics

| Symbol                           | Parameter                              | Min. | Тур.      | Max. | Unit |
|----------------------------------|----------------------------------------|------|-----------|------|------|
| T <sub>A</sub>                   | Ambient Operating Temperature          | - 10 | -         | +70  | °C   |
| T <sub>S</sub>                   | Storage Temperature                    | - 40 | _         | + 90 | °C   |
| f <sub>s</sub>                   | Series Resonance Frequency<br>for NTSC | _    | 14.318180 | _    | MHz  |
|                                  | for PAL and SECAM                      | -    | 17.734475 | -    | MHz  |
|                                  | for D2-MAC                             | -    | 20.250000 | ·    | MHz  |
| $\frac{\Delta f_s}{f_s}$         | Accuracy of Adjustment                 | _    | -         | ±40  | ppm  |
| $\frac{\Delta f_s}{f_s}$         | Frequency Deviation versus Temperature | _    |           | ±40  | ppm  |
| R <sub>r</sub>                   | Series Resistance                      | -    | _         | 50   | Ω    |
| C <sub>0</sub>                   | Shunt Capacitance                      | _    | -         | 7    | pF   |
| C <sub>1</sub>                   | Motional Capacitance                   | 12   | 15        | 18   | ∕fF  |
| Р                                | Rated Drive Level                      | _    | 0.02      |      | mW   |
| f <sub>s</sub><br>f <sub>H</sub> | Spurious Frequency Attenuation         | 20   | -         | -    | dB   |

| Symbol                                         | Parameter                                                               | Pin No. | Min. | Тур. | Max.                           | Unit       | Test Conditions                                                                             |  |  |  |  |
|------------------------------------------------|-------------------------------------------------------------------------|---------|------|------|--------------------------------|------------|---------------------------------------------------------------------------------------------|--|--|--|--|
| I <sub>SUP</sub>                               | Supply Current                                                          | 4, 14   | _    | 70   | 90                             | mA         | $f_{\varnothing M} = 14.3 \text{ to } 20.3 \text{ MHz}$                                     |  |  |  |  |
| VØMODC                                         | ØM Clock Output<br>D.C. Voltage                                         | 3       | 2.0  | -    | 3.0                            | V          | $C_L = 50 \text{ to } 100 \text{ pF}$ $f_{\varnothing M} = 14.3 \text{ to } 20.3 \text{ M}$ |  |  |  |  |
| t <sub>ØMOH</sub><br>t <sub>ØMOL</sub>         | Ø M Clock Output<br>High/Low Ratio                                      | -       | 0.92 | -    | 1.08                           |            | -<br>-<br>-                                                                                 |  |  |  |  |
| t <sub>ØMOHL</sub>                             | Ø M Clock Output<br>High to Low Transition Time                         |         | -    | -    | <u>0.14</u><br>f <sub>øм</sub> | -          | -                                                                                           |  |  |  |  |
| VØMOAC                                         | Ø M Clock Output                                                        |         | 1.3  | -    | -                              | V          | C <sub>L</sub> = 100 pF                                                                     |  |  |  |  |
|                                                | A.C. Voltage (p-p)                                                      |         | -    | -    | 2.2                            | V          | C <sub>L</sub> =50 pF                                                                       |  |  |  |  |
| V <sub>PIH</sub>                               | PLL Bus Input High Voltage                                              | 5, 6    | -    | 1.5  | -                              | v          | $f_{\emptyset M} = 14.3 \text{ to } 20.3 \text{ MHz}, f_{CL} = \frac{f_{0}}{1000}$          |  |  |  |  |
| I <sub>PIL</sub>                               | PLL Bus Input Low Current                                               |         | -    | 1.0  | 1.4                            | mA         | - · · ·                                                                                     |  |  |  |  |
| $\Delta f_{\varnothing M}$                     | ØM Clock Frequency<br>Adjustment Range                                  | 3       | ±2.0 | ±4.0 | -                              | kHz        | adjusted by 8 Bits                                                                          |  |  |  |  |
| $\Delta f_{\varnothing M}$                     | Ø M Clock Frequency<br>PLL Control Range                                |         | ±1.0 | ±2.0 | -                              | kHz        | controlled by 7 Bits                                                                        |  |  |  |  |
| $\frac{\Delta f_{\varnothing M}}{\text{Step}}$ | Slope of the ØM Clock<br>Frequency Tuning referred<br>to the Data Steps |         | -    | 31   | _                              | Hz<br>Step |                                                                                             |  |  |  |  |

# 4.4. Characteristics at $T_A=0$ to 65 $^\circ\text{C},\,V_{SUP}=4.75$ to 5.25 V

# Table 4-1: VCO select code

|       | provided with Cr |       | Data* (<br>Bit 0 | Data* (Address 14, High Byte)<br>Bit 0 Bit 1 Bit 2 |       |       |  |  |  |  |  |
|-------|------------------|-------|------------------|----------------------------------------------------|-------|-------|--|--|--|--|--|
| VCO 1 | VCO 2            | VCO 3 |                  |                                                    |       |       |  |  |  |  |  |
| Cr    | Cr               | Cr    | 0                | 1                                                  | 0     | VCO 2 |  |  |  |  |  |
| Cr    | Cr               | Cr    | 0                | 0                                                  | 1     | VCO 3 |  |  |  |  |  |
| Cr    | Cr               | Cr    | a                | ll other codes                                     |       | VCO 1 |  |  |  |  |  |
| Cr    | Cr               | GND   | 0                | 1                                                  | 0     | VCO 2 |  |  |  |  |  |
| Cr    | Cr               | GND   | 0                | 1                                                  | 1     | VCO 2 |  |  |  |  |  |
| Cr    | Cr               | GND   | a                |                                                    | VCO 1 |       |  |  |  |  |  |
| Cr    | GND              | Cr    | 0                | 0                                                  | 1     | VCO 3 |  |  |  |  |  |
| Cr    | GND              | Cr    | 0                | 1                                                  | 1     | VCO 3 |  |  |  |  |  |
| Cr    | GND              | Cr    | a                | ll other codes                                     |       | VCO 1 |  |  |  |  |  |
| GND   | Cr               | Cr    | 0                | 0                                                  | 1     | VCO 3 |  |  |  |  |  |
| GND   | Cr               | Cr    | 1                | 0                                                  | 1     | VCO 3 |  |  |  |  |  |
| GND   | Cr               | Cr    | a                | Il other codes                                     |       | VCO 2 |  |  |  |  |  |
| Cr    | GND              | GND   | x                | x                                                  | x     | VCO 1 |  |  |  |  |  |
| GND   | Cr               | GND   | x                | x                                                  | x     | VCO 2 |  |  |  |  |  |
| GND   | GND              | Cr    | x                | x                                                  | x     | VCO 3 |  |  |  |  |  |

**Notes:** x = without influence.

For single-standard or multi-standard TV receivers it is recommended to use the oscillator VCO 1 for PAL and SECAM, VCO 2 for NTSC, and VCO 3 for D2-MAC

\* Data received from CCU via VPU, CVPU or DMA

# MCU 2600

| Tuning Data<br>(Two's Complement) |    |   |   |   |   |   |   |    | Decimal<br>Steps |   |       |   |                           |     |         |          | $\frac{\Delta f_{\oslash M}}{f_{\oslash M}}$ |   |           |     |
|-----------------------------------|----|---|---|---|---|---|---|----|------------------|---|-------|---|---------------------------|-----|---------|----------|----------------------------------------------|---|-----------|-----|
| MS<br>O                           | SB |   | 4 | 4 |   | 4 | Ľ | SB |                  |   | 055   |   |                           |     |         |          |                                              |   | . 500     |     |
| U                                 | 1  | 1 |   | I | I | I | I | 1  |                  | + | 255-  |   |                           |     |         |          |                                              |   | r + 560 p | opm |
| 0                                 | 1  | 0 | 1 | 1 | 1 | 1 | 1 | 1  |                  | + | 191 - | - |                           | -   | Īī      | -        | -                                            | - | + 420     |     |
| 0                                 | 0  | 1 | 1 | 1 | 1 | 1 | 1 | 1  |                  | + | 127 - | - |                           | r - | Control | ge       | lits)                                        | - | + 280     |     |
| 0                                 | 0  | 0 | 1 | 1 | 1 | 1 | 1 | 1  |                  | + | 63 -  | - | Adjustment Range (8 Bits) | -   |         | Range    | В <u>С</u>                                   | - | + 140     |     |
| 0                                 | 0  | Ō | 0 | 0 | Ō | 0 | 0 | 0  |                  |   | 0     |   | nge (                     |     |         | _        | _                                            |   | 0         | _   |
| 1                                 | 1  | 1 | 1 | 1 | 1 | 1 | 1 | 1  |                  |   | -1    | _ | int Ra                    | -   |         | -        |                                              | - | -2        |     |
| 1                                 | 1  | 1 | 0 | 0 | 0 | 0 | 0 | 0  |                  | - | 64 -  | - | ustme                     |     | Īē      | 5 -      | -                                            | - | 142       |     |
| 1                                 | 1  | 0 | 0 | 0 | 0 | 0 | 0 | 0  |                  | - | 128 - | - | ilpA .                    | _   | Contro  | ge<br>ge | its)                                         |   | 282       |     |
| 1                                 | 0  | 1 | 0 | 0 | 0 | 0 | 0 | 0  |                  | - | 192 - | - |                           | -   | l =     | Bange    | С<br>В                                       | - | 424       |     |
| 1                                 | 0  | 0 | 0 | 0 | 0 | 0 | 0 | 0  |                  |   | 256-  |   |                           |     |         |          |                                              |   |           |     |

Fig. 4-1: Tuning range of the VCO referred to the control data

# 4.5. Waveforms



# 5. Inner Configuration of the Connection Pins

The following figures schematically show the circuitry at the various pins.







**Fig. 5-3:** Pins 7 to 14, Crystal Connections



**Fig. 5-2:** Pins 5 to 7 and 14, Input Connections

### 6. Description of the Connections and Signals

#### Pin 1 – Ground of Output Buffer

This pin serves as separate ground pin for the output buffer and must be carefully decoupled from the crystal oscillators and the input signals.

Pin 3 –  $\oslash$  M Main Clock Output (Fig. 5-1) This pin supplies the clock signal for the DIGIT 2000 TV receiver for clocking all signal processors used in this system.

# Pin 4 – V<sub>SUP</sub> Output Buffer Supply

A positive supply voltage of 5 V is required which powers the output buffer and must be well decoupled with respect to the other supply pin. For this, a bypass capacitor is required between pins 4 and 1.

## Pin 5 - PLL Clock Input (Fig. 5-2)

Via this pin the MCU 2600 Clock Generator receives the PLL clock for transferring the tuning signal from the VPU, the CVPU or the DMA to the VCO integrated in the MCU 2600.

## Pin 6 - PLL Data Input (Fig. 5-2)

The desired oscillator is selected by the signal fed to pin 6 as described in Table 4-1. Additionally, pin 6 receives the digital PLL information supplied by the VPU, the CVPU or the DMA, to control the VCO included in the MCU 2600 Clock Generator.

## Pin 7 – Ground

This pin serves as ground pin for the whole circuit except the output buffer. Its connection should be separated carefully from the pin 1 ground connection.

Pins 8 to 13 – Crystal Connections (Fig. 5-3) In addition to the oscillator function, the respective input pin serves also for switching off the not-used oscillators by connecting their input pins to ground (pin 7).

# Pin 14 - V<sub>SUP</sub> Supply Voltage

This pin is the supply pin for the whole IC except the output buffer. It must be decoupled carefully with respect to the output buffer supply pin 4. For this, a bypass capacitor between pins 14 and 7 is required.

### Production and Marketing Centers:

#### U.S.A.

ITT Semiconductors 55 Merrimack Street Lawrence, MA 01843 Tel. (508) 688-1881 TWX 710-342-1357 Telefax (508) 975-7109

#### W. Germany

INTERMETALL GmbH P.O. Box 840 D-7800 Freiburg Tel. (0761) 517-0 Telex 772 715

#### Japan

ITT Semiconductors FEL P.O. Box 21 Shinjuku-ku Tokyo 163 Tel. (03) 347 88 81 Telefax (03) 347 88 44 Reprinting is generally permitted, indicating the source. However, our consent must be obtained in all cases. Information furnished by ITT is believed to be accurate and reliable. However, no responsibility is assumed by ITT for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of ITT. The information and suggestions are given without obligation and cannot give rise to any liability; they do not indicate the availability of the components mentioned. Delivery of development samples does not imply any obligation of ITT to supply larger amounts of such units to a fixed term. To this effect, only written confirmation of orders will be binding.

Printed in W.-Germany · Imprimé dans la République Fédérale d'Allemagne by Druckerei A. Simon & Sohn, 7800 Freiburg (02/90)

Order-No. 6251-294-2E

**End of Data Sheet** 



Back to Summary Back to Data Sheets ICs

