# 16,384 x 1-Bit Dynamic RAM MK4516(N/J)-10/12/15 #### **FEATURES** - □ Recognized industry standard 16-pin configuration from Mostek - ☐ Single +5 V (± 10%) supply operation - On chip substrate bias generator for optimum performance - ☐ Active power 193 mW maximum Standby power 20 mW maximum (MK4516-10) Standby power 17 mW maximum (MK4516-12/15) - 100 ns access time, 235 ns cycle time (MK4516-10) 120 ns access time, 270 ns cycle time (MK4516-12) 150 ns access time, 320 ns cycle time (MK4516-15) - ☐ Common I/O capability using "early write" - Read, Write, Read-Write, Read-Modify-Write and Page-Mode capability - □ All inputs TTL compatible, low capacitance, and protected against static charge - □ Scaled POLY 5 technology - ☐ Pin compatible with the MK4564 (64K RAM) - □ 128 refresh cycles (2 msec) #### DESCRIPTION The MK4516 is a single +5 V power supply version of the industry standard MK4116, 16,384 x 1 bit dynamic RAM. The high performance features of the MK4516 are achieved by state-of-the-art circuit design techniques as well as utilization of Mostek's "Scaled POLY 5" process technology. Features include access times starting where the current generation 16K RAMs leave off, TTL compatability, and +5 V only operation. The MK4516 is capable of a variety of operations including READ, WRITE, READ-WRITE, READ-MODIFY-WRITE, PAGE MODE, and REFRESH. The MK4516 is designed to be compatible with the JEDEC standards for the 16K x 1 dynamic RAM. The MK4516 is intended to extend the life cycle of the 16K RAM, as well as create new applications due to its superior performance. The compatability with the MK4564 will also permit a common board design to service both the MK4516 and MK4564 (64K RAM) designs. The MK4516 will therefore permit a smoother transition to the 64K RAM as the industry standard MK4027 did for the MK4116. The user requiring only a small memory size need no longer pay the three power supply penalty for achieving the economics of using dynamic RAM over static RAM when using this new generation device. #### PIN OUT Figure 1 #### **DUAL-IN-LINE PACKAGE** #### **PIN FUNCTIONS** RAS (RE) Row Address Strobe A<sub>0</sub>-A<sub>6</sub> Address Inputs CAS (CE) WRITE (W) Read/Write Input Col. Address Strobe DIN (D) Data In N/C Not connected D<sub>OUT</sub> (Q) Data Out $V_{CC}$ Power (+5V) **GND** $V_{SS}$ #### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on V <sub>CC</sub> Supply Relative to V <sub>SS</sub> | -1.0 V to +7.0 V | |---------------------------------------------------------------|------------------| | Operating Temperature, $T_{\Delta}$ (Ambient) | 0°C to +70°C | | Storage Temperature (Ceramic) | -65°C to +150°C | | Storage Temperature (Plastic) | -55°C to +125°C | | Power Dissipation | 1 Watt | | Short Circuit Output Current | 50 mA | <sup>\*</sup>Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **RECOMMENDED DC OPERATING CONDITIONS** $(0^{\circ}C \le T_A \le 70^{\circ}C)$ | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |-----------------|---------------------------------------------|------|-----|--------------------|-------|-------| | v <sub>cc</sub> | Supply Voltage | 4.5 | 5.0 | 5.5 | V | 2 | | V <sub>IH</sub> | Input High (Logic 1) Voltage,<br>All Inputs | 2.4 | _ | V <sub>CC</sub> +1 | V | 2 | | V <sub>IL</sub> | Input Low (Logic 0) Voltage,<br>All Inputs | -2.0 | _ | .8 | V | 2,19 | #### DC ELECTRICAL CHARACTERISTICS (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C) (V<sub>CC</sub> = 5.0 V $\pm$ 10%) | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|-------| | I <sub>CC1</sub> | OPERATING CURRENT Average power supply operating current (RAS, CAS cycling, t <sub>RC</sub> = t <sub>RC</sub> min.) | | 35 | mA | 3 | | I <sub>CC2</sub> | STANDBY CURRENT Power supply standby current (RAS = CAS = V <sub>IH</sub> , | | 3 | mA | | | | D <sub>OUT</sub> = High Impedance) | | 3.5 | mA | 21 | | I <sub>CC3</sub> | RAS ONLY REFRESH CURRENT Average power supply current, refresh mode (RAS cycling, CAS = V <sub>IH</sub> ; t <sub>RC</sub> = t <sub>RC</sub> min.) | | 30 | mA | 3 | | I <sub>CC4</sub> | PAGE MODE CURRENT Average power supply current, page mode operation (RAS = V <sub>IL</sub> , t <sub>RAS</sub> = t <sub>RAS</sub> max., CAS cycling; t <sub>PC</sub> = t <sub>PC</sub> min.) | | 32 | mA | 3,20 | | I <sub>I(L)</sub> | INPUT LEAKAGE Input leakage current, any input $(0 \text{ V} \leq \text{V}_{\text{IN}} \leq +5.5 \text{ V}$ , all other pins not under test = 0 volts) | -10 | 10 | μΑ | | | I <sub>O(L)</sub> | OUTPUT LEAKAGE Output leakage current (D <sub>OUT</sub> is disabled, $0 \text{ V} \le \text{V}_{\text{OUT}} \le +5.5 \text{ V}$ ) | -10 | 10 | μΑ | | | V <sub>OH</sub><br>V <sub>OL</sub> | OUTPUT LEVELS Output High (Logic 1) voltage (I <sub>OUT</sub> = -5 mA) Output Low (Logic 0) voltage (I <sub>OUT</sub> = 4.2 mA | 2.4 | 0.4 | V<br>V | | ## AC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS (4,5,6,16) (0°C $\leq$ $T_A$ $\leq$ 70°C), $V_{CC}$ = 5.0 V $\pm$ 10% | SYMBOL | | | MK45 | 16-10 | MK4516-12 | | MK4516-15 | | | | |------------------------------|------------------|--------------------------------------------|------|-------|-----------|-----|-----------|-----|-------|--------| | STD | ALT | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>RELREL</sub> | t <sub>RC</sub> | Random read or write cycle time | 235 | | 270 | | 320 | | ns | 7,8 | | t <sub>RELREL</sub><br>(RMW) | t <sub>RMW</sub> | Read-modify-write cycle time | 285 | | 320 | | 410 | | ns | 7,8 | | t <sub>RELREL</sub> | t <sub>PC</sub> | Page mode cycle time | 125 | | 145 | | 190 | | ns | 7,8,20 | | t <sub>RELQV</sub> | t <sub>RAC</sub> | Access time from RAS | | 100 | | 120 | | 150 | ns | 8,9 | | <sup>t</sup> CELQV | t <sub>CAC</sub> | Access time from CAS | | 55 | | 65 | | 80 | ns | 8,10 | | t <sub>CEHOZ</sub> | t <sub>OFF</sub> | Output buffer<br>turn-off delay | 0 | 45 | 0 | 50 | 0 | 60 | ns | 11 | | t <sub>T</sub> | t <sub>T</sub> | Transition time (rise and fall) | 3 | 50 | 3 | 50 | 3 | 50 | ns | 6,16 | | t <sub>REHREL</sub> | t <sub>RP</sub> | RAS precharge time | 110 | | 120 | | 135 | | ns | | | t <sub>RELREH</sub> | t <sub>RAS</sub> | RAS pulse width | 115 | 104 | 140 | 10⁴ | 175 | 10⁴ | ns | | | t <sub>CELREH</sub> | t <sub>RSH</sub> | RAS hold time | 70 | | 85 | | 105 | | ns | | | <sup>t</sup> RELCEH | t <sub>CSH</sub> | CAS hold time | 100 | | 120 | | 165 | | ns | | | t <sub>CELCEH</sub> | t <sub>CAS</sub> | CAS pulse width | 55 | 10⁴ | 65 | 104 | 95 | 10⁴ | ns | | | <sup>t</sup> RELCEL | t <sub>RCD</sub> | RAS to CAS delay time | 25 | 45 | 25 | 55 | 25 | 70 | ns | 12 | | t <sub>REHWX</sub> | t <sub>RRH</sub> | Read command hold time referenced to RAS | 0 | | 0 | | 0 | | ns | 13 | | t <sub>AVREL</sub> | t <sub>ASR</sub> | Row Address set-up time | 0 | | 0 | | 0 | | ns | | | t <sub>RELAX</sub> | t <sub>RAH</sub> | Row Address hold time | 15 | | 15 | | 15 | | ns | | | t <sub>AVCEL</sub> | t <sub>ASC</sub> | Column Address set-up time | 0 | | 0 | | 0 | | ns | | | t <sub>CELAX</sub> | t <sub>CAH</sub> | Column Address hold time | 15 | | 15 | | 20 | | ns | | | t <sub>RELA(C)X</sub> | t <sub>AR</sub> | Column Address hold time referenced to RAS | 60 | | 70 | | 90 | | ns | * | | t <sub>WHCEL</sub> | t <sub>RCS</sub> | Read command set-up time | 0 | | 0 | | 0 | | ns | | | tCEHWX | t <sub>RCH</sub> | Read command hold time referenced to CAS | 0 | | 0 | | 0 | | ns | 13 | | t <sub>CELWX</sub> | t <sub>WCH</sub> | Write command hold time | 25 | | 30 | | 45 | | ns | | | t <sub>RELWX</sub> | t <sub>WCR</sub> | Write command hold time referenced to RAS | 70 | | 85 | | 115 | | ns | | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write command pulse width | 25 | | 30 | | 50 | | ns | | | t <sub>WLREH</sub> | t <sub>RWL</sub> | Write command to RAS lead time | 60 | | 65 | | 110 | | ns | | | twlceh | t <sub>CWL</sub> | Write command to CAS lead time | 45 | | 50 | | 100 | | ns | | #### AC ELECTRICAL CHARACTERISTICS AND RECOMMENDED OPERATING CONDITIONS (Continued) | SYN | <b>NBOL</b> | | MK45 | 16-10 | MK4 | 516-12 | MK45 | 16-15 | | | |---------------------|------------------|--------------------------------------------------|------|-------|-----|--------|------|-------|-------|-------| | STD | ALT | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>DVCEL</sub> | t <sub>DS</sub> | Data-in set-up time | 0 | | 0 | | 0 | | ns | 14 | | t <sub>CELDX</sub> | t <sub>DH</sub> | Data-in hold time | 25 | | 30 | | 45 | | ns | 14 | | t <sub>RELDX</sub> | t <sub>DHR</sub> | Data-in hold time referenced to RAS | 70 | | 85 | | 115 | | ns | | | t <sub>CEHCEL</sub> | t <sub>CP</sub> | CAS precharge time<br>(for page mode cycle only) | 60 | | 70 | | 85 | | ns | 20 | | <sup>t</sup> RVRV | t <sub>REF</sub> | Refresh period | | 2 | | 2 | | 2 | ms | | | t <sub>WLCEL</sub> | twcs | WRITE command set-up time | 0 | | 0 | | 0 | | ns | 15 | | t <sub>CELWL</sub> | t <sub>CWD</sub> | CAS to WRITE delay | 55 | | 65 | | 80 | | ns | 15 | | t <sub>RELWL</sub> | t <sub>RWD</sub> | RAS to WRITE delay | 100 | | 120 | | 150 | | ns | 15 | | t <sub>CEHREL</sub> | t <sub>CRP</sub> | CAS to RAS precharge time | 0 | | 0 | | 0 | | ns | | #### CAPACITANCE $(0^{\circ}C \le T_{\Delta} \le 70^{\circ}C) (V_{CC} = 5.0 \text{ V} \pm 10\%)$ | SYMBOL | PARAMETER | TYP | MAX | UNITS | NOTES | |-----------------|----------------------------------------------------------|-----|-----|-------|-------| | C <sub>I1</sub> | Input (A <sub>O</sub> -A <sub>6</sub> ), D <sub>IN</sub> | 4 | 5 | pF | 17 | | C <sub>12</sub> | Input RAS, CAS, WRITE | 8 | 10 | pF | 17 | | c <sub>o</sub> | Output (D <sub>OUT</sub> ) | 5 | 7 | pF | 17,18 | #### NOTES: - No user connection to Pin 1 (Leadless Chip Carrier only). This pin must be left floating. - 2. All voltages referenced to VSS. - 3. I<sub>CC</sub> is dependent on output loading and cycle rates. Specified values are obtained with the output open. - 4. An initial pause of 500 μs is required after power-up followed by any 8 RAS start-up cycles before proper device operation is achieved. RAS may be cycled during the initial pause. If RAS inactive interval exceeds 2ms, the device must be re-initialized by a minimum of 8 RAS start-up cycle. - 5. AC characteristics assume t<sub>T</sub> = 5 ns - 6. $V_{IH}$ min and $V_{IL}$ max are reference levels for measuring timing of input signals. Transition times are measured between $V_{IH}$ and $V_{IL}$ . - 7. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range (0°C $\leq$ T<sub>A</sub> $\leq$ 70°C) is assured - 8. Load = 2 TTL loads and 100 pF - 9. Assumes that $t_{RCD} \le t_{RCD}$ (max). If $t_{RCD}$ is greater than the maximum recommended value shown in this table, $t_{RAC}$ will increase by the amount that $t_{RCD}$ exceeds the value shown. - 10. Assumes that $t_{RCD} \ge t_{RCD}$ (max). - 11. t<sub>OFF</sub> max defines the time at which the output achieves the open circuit condition and is not referenced to V<sub>OH</sub> or V<sub>OL</sub>. - 12. Operation within the t<sub>RCD</sub> (max) limit insures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>. - 13. Either tare or tach must be satisfied for a read cycle. - 14. These parameters are referenced to CAS leading edge in early write cycles and to WRITE leading edge in delayed write or read-modify-write. - 15. twcs, t<sub>CWD</sub>, and t<sub>RWD</sub> are restrictive operating parameters in READ/WRITE and READ/MODIFY/WRITE cycles only. If twcs ≥ twcs (min) the cycle is an EARLY WRITE cycle and the data output will remain open circuit throughout the entire cycle. If t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min) and t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min) the cycle is a READ/WRITE and the data output will contain data read from the selected cell. If neither of the above conditions are met the condition of the data out (at access time and until CAS goes back to V<sub>IH</sub>) is indeterminate - 16. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner. - 17. Effective capacitance calculated from the equation $c = 1 \Delta T$ with $\Delta V = 3$ volts and power supply at nominal level. $\Delta V$ - 18. CAS = VIH to disable DOUT. - 19. Includes the dc level and all instantaneous signal excursions. - Page Mode operation is not guaranteed on the standard MK4516. This function is available on request. - 21. Applies to MK4516-10 only. ### WRITE CYCLE (EARLY WRITE) ### READ-WRITE/READ-MODIFY-WRITE CYCLE Figure 4 "RAS-ONLY"REFRESH CYCLE NOTE: CAS = V<sub>IH</sub>, WRITE = DON'T CARE Figure 5 ### PAGE MODE READ CYCLE (20) Figure 6 ### PAGE MODE WRITE CYCLE (20) Figure 7 #### **OPERATION** The 14 address bits required to decode 1 of the 16,384 cell locations within the MK4516 are multiplexed onto the 7 address inputs and latched into the on-chip address latches by externally applying two negative going TTL-level clocks. The first clock, Row Address Strobe (RAS), latches the 7 row addresses into the chip. The high-to-low transition of the second clock, Column Address Strobe (CAS), subsequently latches the 7 column addresses into the chip. Each of these signals, RAS and CAS, triggers a sequence of events which are controlled by different delayed internal clocks. The two clock chains are linked together logically in such a way that the address multiplexing operation is done outside of the critical timing path for read data access. The later events in the CAS clock sequence are inhibited until the occurrence of a delayed signal derived from the RAS clock chain. This "gated CAS" feature allows the CAS clock to be externally activated as soon as the Row Address Hold specification (tRAH) has been satisfied and the address inputs have been changed from Row address to Column address information. The "gated $\overline{CAS}$ " feature permits $\overline{CAS}$ to be activated at any time after $t_{RAH}$ and it will have no effect on the worst case data access time $(t_{RAC})$ up to the point in time when the delayed row clock no longer inhibits the remaining sequence of column clocks. Two timing endpoints result from the internal gating of $\overline{CAS}$ which are called $t_{RCD}$ (min) and $t_{RCD}$ (max). No data storage or reading errors will result if $\overline{CAS}$ is applied to the MK4516 at a point in time beyond the $t_{RCD}$ (max) limit. However, access time will then be determined exclusively by the access time from $\overline{CAS}$ ( $t_{CAC}$ ) rather than from $\overline{RAS}$ ( $t_{RAC}$ ), and $\overline{RAS}$ access time will be lengthened by the amount that $t_{RCD}$ exceeds the $t_{RCD}$ (max) limit. #### Data Input/Output Data to be written into a selected cell is latched into an on-chip register by a combination of WRITE and CAS while RAS is active. The latter of WRITE or CAS to make its negative transition is the strobe for the Data In $(D_{IN})$ register. This permits several options in the write cycle timing. In a write cycle, if the WRITE input is brought low (active) prior to CAS being brought low (active), the $D_{IN}$ is strobed by CAS, and the Input Data set-up and hold times are referenced to CAS. If the input data is not available at CAS time (late write) or if it is desired that the cycle be a read-write or read-modify-write cycle the WRITE signal should be delayed until after CAS has made its negative transition. In this "delayed write cycle" the data input set-up and hold times are referenced to the negative edge of WRITE rather than CAS. Data is retrieved from the memory in a read cycle by maintaining WRITE in the inactive or high state throughout the portion of the memory cycle in which both the RAS and CAS are low (active). Data read from the selected cell is available at the output port within the specified access time. The output data is the same polarity (not inverted) as the input data. #### **Data Output Control** The normal condition of the Data Output ( $D_{OUT}$ ) of the MK4516 is the high impedance (open-circuit) state; anytime $\overline{CAS}$ is high (inactive) the $D_{OUT}$ pin will be floating. Once the output data port has gone active, it will remain valid until $\overline{CAS}$ is taken to the precharge (inactive high) state. #### Refresh Refresh of the dynamic cell matrix is accomplished by performing a memory cycle at all 128 combinations of the seven row address bits within each 2 ms interval. Although any normal memory cycle will perform the required refreshing, this function is most easily accomplished with "RAS-only" cycles. #### Page Mode Operation \* The Page Mode feature of the MK4516 allows for successive memory operations at multiple column locations within the same row address. This is done by strobing the row address into the chip and maintaining the $\overline{RAS}$ signal low (active) throughout all successive memory cycles in which the row address is common. The first access within a page mode operation will be available at $t_{RAC}$ or $t_{CAC}$ time, whichever is the limiting parameter. However, all successive accesses within the page mode operation will be available at $t_{CAC}$ time (referenced to $\overline{CAS}$ ). With the MK4516, this results in as much as a 55% improvement in access times! Effective memory cycle times are also reduced when using page mode. The page mode boundary of a single MK4516 is limited to the 128 column locations determined by all combinations of the seven column address bits. Operations within the page boundary need not be sequentially addressed and any combination of read-write and read-modify-write cycle are permitted within the page mode operation.