

# 2K × 8 ZEROPOWER™ RAM

- LOW CURRENT (1 µA @ 70 °C) BATTERY INPUT FOR DATA RETENTION IN THE ABSENCE OF POWER
- DATA SECURITY PROVIDED BY AUTOMATIC WRITE PROTECTION DURING POWER FAILURE
- +5 VOLT ONLY READ/WRITE
- CONVENTIONAL SRAM WRITE CYCLES
- LOW POWER 440 mW ACTIVE; 5.5 mW STANDBY
- READ-CYCLE TIME EQUALS WRITE-CYCLE TIME
- LOW-BATTERY WARNING
- TWO POWER-FAIL DESELECT TRIP POINTS AVAILABLE MK48C02A 4.75V  $\ge$  V<sub>PFD</sub>  $\ge$  4.50V MK48C12A 4.50V  $\ge$  V<sub>PFD</sub>  $\ge$  4.20V
- POWER FAIL INTERRUPT OUTPUT

| Part Number | Access Time | R/W<br>Cycle Time |
|-------------|-------------|-------------------|
| MK48CX2A-15 | 150 ns      | 150 ns            |
| MK48CX2A-20 | 200 ns      | 200 ns            |
| MK48CX2A-25 | 250 ns      | 250 ns            |

#### **PIN NAMES**

| A <sub>0</sub> - A <sub>10</sub> Address Inputs | V <sub>CC</sub> System Power (+5 V) |  |  |  |  |  |  |
|-------------------------------------------------|-------------------------------------|--|--|--|--|--|--|
| E Chip Enable                                   | Write Enable                        |  |  |  |  |  |  |
| GND Ground                                      | G Output Enable                     |  |  |  |  |  |  |
| DQ0-DQ7 Data In/Data Out                        | V <sub>B</sub> Battery Input        |  |  |  |  |  |  |
| INT Power Fail Interrupt (Open Drain Type)      |                                     |  |  |  |  |  |  |
| NC No Connection                                |                                     |  |  |  |  |  |  |





| FIGURE 1. PIN CONNECTIONS                 |
|-------------------------------------------|
|                                           |
| N.C. 2 [ 27 N.C.                          |
| A, 3 [ 26 INT                             |
| A <sub>6</sub> 4 [ ] 25 A <sub>8</sub>    |
| A <sub>5</sub> 5 [] 24 A <sub>9</sub>     |
| A <sub>4</sub> 6 □ □ 23 ₩                 |
| A <sub>3</sub> 7 [ ] 22 G                 |
| A <sub>2</sub> 8 [ ] 21 A <sub>10</sub>   |
| A, 9 🗌 🗆 20 Ē                             |
| A <sub>0</sub> 10 □ □ 19 DQ,              |
| DQ <sub>0</sub> 11 [ ] 18 DQ <sub>6</sub> |
| DQ, 12 [ ] 17 DQ,                         |
|                                           |
| GND 14                                    |
|                                           |
| N NC NC                                   |
|                                           |
| A 5 5 29 A8                               |
| A6 L 5 29 J A8<br>A5 L 6 28 J A9          |
| A4 [ 7 27 ] NC                            |
| A3 [ 8 26 ] W                             |
| A2 [ 9 25 ] G                             |
| A1 [ 10 24 ] A10                          |
| A0 [ 11 23 ] E<br>NC [ 12 22 ] DO7        |
|                                           |
| 14 15 16 17 18 19 20                      |
|                                           |
| PO0 PO0                                   |
|                                           |

| V <sub>cc</sub>                                      | Ē                                                                        | Ğ                                            | W                                                          | MODE                              | DQ                                                      |
|------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------|------------------------------------------------------------|-----------------------------------|---------------------------------------------------------|
| <v<sub>CC (Max)<br/>&gt;V<sub>CC</sub> (Min)</v<sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IL</sub><br>V <sub>IL</sub> | X<br>X<br>V <sub>IL</sub><br>V <sub>IH</sub> | X<br>V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | Deselect<br>Write<br>Read<br>Read | High-Z<br>D <sub>IN</sub><br>D <sub>OUT</sub><br>High-Z |
| <v<sub>PFD (Min)<br/>&gt;V<sub>SO</sub></v<sub>      | X                                                                        | х                                            | Х                                                          | Power-Fail<br>Deselect            | High-Z                                                  |
| ≤V <sub>SO</sub>                                     | X                                                                        | х                                            | X                                                          | Battery<br>Back-up                | High-Z                                                  |

# TRUTH TABLE (MK48C02A/12A)

### DESCRIPTION

The MK48C02A/12A is a CMOS RAM with internal power fail support circuitry for battery backup ap-

### FIGURE 2. BLOCK DIAGRAM

plications. The fully static RAM uses an HCMOS six transistor cell and is organized 2K x 8. Included in the device is a feature to conserve battery energy and a method of providing data security during V<sub>CC</sub> transients. A precision voltage detector write-protects the RAM to prevent inadvertent loss of data when V<sub>CC</sub> falls out of tolerance. In this way, all input and output pins (including E and W) become "don't care". The device permits full functional ability of the RAM for V<sub>CC</sub> above 4.75V (MK48C02A) and 4.5V (MK48C12A). Data protection is provided for V<sub>CC</sub> below 4.5V (MK48C02A) and 4.2V (MK48C12A), and maintains data in the absence of V<sub>CC</sub> with no additional support circuitry other than a primary cell. The current supplied by the battery during data retention is for junction leakage only (typically less than 5na) because all powerconsuming circuitry is turned off. The low battery drain allows use of a long life Lithium primary cell.



## OPERATION

### **Read Mode**

The MK48C02A/12A is in the Read Mode whenever  $\overline{W}$  (Write Enable) is high and  $\overline{E}$  (Chip Enable) is low, providing a ripple-through access of data from eight of 16,384 locations in the static storage array. Thus, the unique address specified by the 11 Address Inputs (A<sub>n</sub>) defines which one of 2,048 bytes of data is to be accessed.

Valid data will be available to the eight data Output Drivers within  $t_{AA}$  after the last address input signal is stable, providing that the E and G access times are satisfied. If E or G access times are not met, data access will be measured from the limiting parameter ( $t_{CEA}$  or  $t_{OEA}$ ), rather than the address. The state of the eight Data I/O signals is controlled by the E and G control signals. The data lines may be in an indeterminate state between  $t_{OH}$  and  $t_{AA}$ , but the data lines will always have valid data at  $t_{AA}$ .

# FIGURE 3. READ-READ-WRITE TIMING



# AC ELECTRICAL CHARACTERISTICS (READ CYCLE TIMING)

 $(0^{\circ}C \le T_A \le 70^{\circ}C) (V_{CC} (Max) \ge V_{CC} \ge V_{CC} (Min))$ 

|                  | MK48CX2A-15 MK48CX2A-20 MK48CX2A-25 |     |     |     |     |     |     |       |       |
|------------------|-------------------------------------|-----|-----|-----|-----|-----|-----|-------|-------|
| SYM              | PARAMETER                           | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES |
| t <sub>RC</sub>  | Read Cycle Time                     | 150 |     | 200 |     | 250 |     | ns    |       |
| t <sub>AA</sub>  | Address Access Time                 |     | 150 |     | 200 |     | 250 | ns    | 1     |
| t <sub>CEA</sub> | Chip Enable Access Time             |     | 150 |     | 200 |     | 250 | ns    | 1     |
| t <sub>OEA</sub> | Output Enable Access Time           | -   | 75  |     | 80  |     | 90  | ns    | 1     |
| t <sub>CEZ</sub> | Chip Enable Hi to High-Z            |     | 35  |     | 40  |     | 50  | ns    |       |
| t <sub>OEZ</sub> | Output Enable Hi to High-Z          |     | 35  |     | 40  |     | 50  | ns    |       |
| t <sub>он</sub>  | Valid Data Out Hold Time            | 15  |     | 15  |     | 15  |     | ns    | 1     |

#### NOTE

1. Measured using the Output Load Diagram shown in Figure 7.

### WRITE MODE

The MK48C02A/12A is in Write Mode whenever the W and E inputs are held low. The start of a Write is referenced to the latter occurring falling edge of either W or E. A Write is terminated by the earlier rising edge of W or E. The addresses must be held valid throughout the cycle. W or E must return high, for a minimum of t<sub>WR</sub> prior to the initiation of another Read or Write Cycle. Data-in must be valid for t<sub>DS</sub> prior to the End of Write and remain valid for t<sub>DM</sub> afterward.

FIGURE 4. WRITE-WRITE-READ TIMING

Some processors thrash producing spurious Write Cycles during power-up, despite application of a power-on reset. Users should force  $\vec{W}$  or  $\vec{E}$  high during power-up to protect memory after  $V_{CC}$  reaches  $V_{CC}$  (min) but before the processor stablizes.

The MK48C02A/12A  $\widetilde{G}$  input is a DON'T CARE in the write mode.  $\widetilde{G}$  can be tied low and two-wire RAM control can be implemented. A low on  $\widetilde{W}$  will disable the outputs  $t_{WEZ}$  after  $\widetilde{W}$  falls. Take care to avoid bus contention when operating with two-wire control.



# AC ELECTRICAL CHARACTERISTICS (WRITE CYCLE TIMING)

 $(0^{\circ}C \leq T_A \leq 70^{\circ}C) (V_{CC} (Max) \geq V_{CC} \geq V_{CC} (Min))$ 

|                  |                               | MK48CX2A-15 MK48CX2A-20 MK48CX2A-25 |     |     |     |     |     |       |       |
|------------------|-------------------------------|-------------------------------------|-----|-----|-----|-----|-----|-------|-------|
| SYM              | PARAMETER                     | MIN                                 | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES |
| t <sub>WC</sub>  | Write Cycle Time              | 150                                 |     | 200 |     | 250 |     | ns    |       |
| t <sub>AS</sub>  | Address Setup Time            | 0                                   | -   | 0   | -   | 0   |     | ns    |       |
| t <sub>AW</sub>  | Address Valid to End of Write | 120                                 |     | 140 |     | 180 |     | ns    |       |
| t <sub>CEW</sub> | Chip Enable to End of Write   | 90                                  |     | 120 |     | 160 |     | ns    |       |
| twew             | Write Enable to End of Write  | 90                                  |     | 120 |     | 160 |     | ns    |       |
| t <sub>WR</sub>  | Write Recovery Time           | 10                                  |     | 10  |     | 10  |     | ns    |       |
| t <sub>DS</sub>  | Data Setup Time               | 40                                  |     | 60  |     | 100 |     | ns    |       |
| t <sub>DH</sub>  | Data Hold Time                | 0                                   |     | 0   |     | 0   |     | ns    |       |
| t <sub>WEZ</sub> | Write Enable Low to High-Z    |                                     | 50  |     | 60  |     | 80  | ns    |       |



### DATA RETENTION MODE

With V<sub>CC</sub> applied, the MK48C02A/12A operates as a conventional BYTEWIDE static ram. However, V<sub>CC</sub> is being constantly monitored. Should the supply voltage decay, the RAM will automatically powerfail deselect, write protecting itself when V<sub>CC</sub> falls within the V<sub>PFD</sub> (max), V<sub>PFD</sub> (min) window. The MK48C02A has a V<sub>PFD</sub> (max) -V<sub>PFD</sub> (min) window of 4.75 volts to 4.5 volts, providing very high data security, particularly when all of the other system components are specified to 5.0 volts plus and minus 10%. The MK48C12A has a V<sub>PFD</sub> (max) -V<sub>PFD</sub> (min) window of 4.5 volts to 4.2 volts, allowing users constrained to a 10% power supply specification to use the device.

Note: A mid-write cycle power failure may corrupt data at the current address location, but does not jeopardize the rest of the RAM's content. At voltages below V<sub>PFD</sub> (min), the user can be assured the memory will be in a write protected state, provided the V<sub>CC</sub> fall time does not exceed t<sub>F</sub>. The MK48C02A/12A may respond to transient noise spikes that reach into the deselect window if they should occur during the time the device is sampling V<sub>CC</sub>. Therefore decoupling of power supply lines is recommended.

The power switching circuit connects external  $V_{CC}$  to the RAM and disconnects the battery when  $V_{CC}$  rises above  $V_{SO}$ . As  $V_{CC}$  rises the battery voltage is checked. If the voltage is too low, an internal Battery Not OK ( $\overline{BOK}$ ) flag will be set. The  $\overline{BOK}$  flag can be checked after power up. If the  $\overline{BOK}$  flag is set, the first write attempted will be blocked. The flag is automatically cleared after first write, and normal RAM operation resumes. Figure 5 illustrates how a  $\overline{BOK}$  check routine could be structured.

Normal RAM operation can resume  $t_{REC}$  after  $V_{CC}$  exceeds  $V_{PED}$  (Max). Caution should be taken to keep E or W high as  $V_{CC}$  rises past  $V_{PFD}$  (Min) as some systems may perform inadvertent write cycles after  $V_{CC}$  rises but before normal system operation begins.

### INTERRUPT FUNCTION

The MK48C02A/12A provides a power-fail interrupt output labeled INT. The INT pin eliminates the need for external power sensing components in applications where an orderly shut down of the system is necessary. The INT pin is open drain for "wire or" applications and provides the user with 10  $\mu$ s to 40  $\mu$ s advanced warning of an impending power-fail write protect.

## FIGURE 5. CHECKING THE BOK FLAG STATUS





# AC ELECTRICAL CHARACTERISTICS (POWER-DOWN/POWER-UP TIMING) ( $0^{\circ}C \le T_A \le +70^{\circ}C$ )

| SYM              | PARAMETER                                                                  | MIN | MAX | UNITS | NOTES |
|------------------|----------------------------------------------------------------------------|-----|-----|-------|-------|
| t <sub>F</sub>   | V <sub>PFD</sub> (Max) to V <sub>PFD</sub> (Min) V <sub>CC</sub> Fall Time | 300 |     | μS    | 2     |
| t <sub>FB</sub>  | V <sub>PFD</sub> (Min) to V <sub>SO</sub> V <sub>CC</sub> Fall Time        | 10  |     | μS    | 3     |
| t <sub>RB</sub>  | V <sub>SO</sub> to V <sub>PFD</sub> (Min) V <sub>CC</sub> Rise Time        | 1   |     | μS    |       |
| tR               | V <sub>PFD</sub> (Min) to V <sub>PFD</sub> (Max) V <sub>CC</sub> Rise Time | 0   |     | μS    |       |
| tREC             | E or W at V <sub>IH</sub> after V <sub>PFD</sub> (max)                     | 120 |     | μS    |       |
| t <sub>PFX</sub> | INT Low to Auto Deselect                                                   | 10  | 40  | μS    |       |
| t <sub>PFH</sub> | V <sub>PFD</sub> (Max) to INT High                                         |     | 120 | μS    | 4     |
| t <sub>FB</sub>  | V <sub>PFD</sub> (Min) to V <sub>SO</sub>                                  | 10  |     | μS    |       |

# DC ELECTRICAL CHARACTERISTICS (POWER-DOWN/POWER-UP TRIP POINT VOLTAGES) (0°C $\leq$ T<sub>A</sub> $\leq$ +70°C)

| SYM              | PARAMETER                              | MIN  | ТҮР | MAX  | UNITS | NOTES |
|------------------|----------------------------------------|------|-----|------|-------|-------|
| V <sub>PFD</sub> | Power-fail Deselect Voltage (MK48C02A) | 4.50 | 4.6 | 4.75 | V     | 1     |
| V <sub>PFD</sub> | Power-fail Deselect Voltage (MK48C12A) | 4.20 | 4.3 | 4.50 | V     | 1     |
| V <sub>SO</sub>  | Battery Back-up Switchover Voltage     |      | 3   |      | V     | 1     |

### NOTES:

- 1. All voltages referenced to GND.
- VPFD (Max) to VPFD (Min) fall times of less t<sub>F</sub> may result in deselection/write protection not occurring until 40 µs after V<sub>CC</sub> passes V<sub>PFD</sub> (Min). V<sub>PFD</sub> (Max) to (Min) fall times of less than 10 µs may cause corruption of RAM data.
- VPFD (Min) to VSO fall times of less than tFB may cause corruption of RAM data.
- INT may go high anytime after V<sub>CC</sub> exceeds V<sub>PFD</sub> (min) and is guaranteed to go high t<sub>PFH</sub> after V<sub>CC</sub> exceeds V<sub>PFD</sub> (max).

### CAUTION

Negative Undershoots Below -0.3 volts are not allowed on any pin while in Battery Back-up mode.

### FIGURE 6. POWER DOWN/POWER-UP TIMING



Caution should be taken to keep  $\bar{E}$  or  $\bar{W}$  in the high state  $V_{CC}$  rises past  $V_{PFD}$  (min). Some systems may perform inadvertant write cycles after  $V_{CC}$  rises but before normal system operation begins. Even though a power on reset is being applied to the processor a reset condition may not occur until after the system clock is running.

### **ABSOLUTE MAXIMUM RATINGS\***

| Voltage On Any Pin Relative To GND                                                                                                                                                                                                                                           |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ambient Operating (V <sub>CC</sub> On) Temperature (T <sub>A</sub> )                                                                                                                                                                                                         |
| Ambient Storage (V <sub>CC</sub> Off) Temperature                                                                                                                                                                                                                            |
| Total Device Power Dissipation                                                                                                                                                                                                                                               |
| Output Current Per Pin                                                                                                                                                                                                                                                       |
| "Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this |

rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.

CAUTION: Under no conditions can the "Absolute Maximum Rating" for the voltage on any pin be exceeded since it will cause permanent damage. Specifically, do not perform the "standard" continuity test on any input or output pin, i.e. do not force these pins below -0.3 V DC.

# **RECOMMENDED DC OPERATING CONDITIONS**

| SYM             | PARAMETER                    | MIN  | MAX              | UNITS | NOTES |
|-----------------|------------------------------|------|------------------|-------|-------|
| 311             | PANAMETEN                    |      | IMAA             | UNITS | NOTES |
| V <sub>CC</sub> | Supply Voltage (MK48C02A)    | 4.75 | 5.50             | V     | 1     |
| V <sub>CC</sub> | Supply Voltage (MK48C12A)    | 4.50 | 5.50             | V     | 1     |
| GND             | Supply Voltage               | 0    | 0                | V     | 1     |
| VIH             | Logic "1" Voltage All Inputs | 2.2  | $V_{CC} + 0.3 V$ | V     | 1     |
| VIL             | Logic "0" Voltage All Inputs | -0.3 | 0.8              | V     | 1,2   |
| VB              | Battery Voltage              | 1.8  | 4.0              | V     | 1     |

# DC ELECTRICAL CHARACTERISTICS

 $(0^{\circ}C \le T_A \le +70^{\circ}C) (V_{CC} (max) \ge V_{CC} \ge V_{CC} (min))$ 

| SYM              | PARAMETER                                                  | MIN | MAX | UNITS | NOTES |
|------------------|------------------------------------------------------------|-----|-----|-------|-------|
| I <sub>CC1</sub> | Average V <sub>CC</sub> Power Supply Current               |     | 80  | mA    | 3     |
| I <sub>CC2</sub> | TTL Standby Current (E = V <sub>IH</sub> )                 |     | 3   | mA    |       |
| I <sub>CC3</sub> | CMOS Standby Current ( $\overline{E} \ge V_{CC} - 0.2 V$ ) |     | 1   | mA    |       |
| t <sub>IL</sub>  | Input Leakage Current (Any Input)                          | -1  | +1  | μA    | 4     |
| I <sub>OL</sub>  | Output Leakage Current                                     | -5  | +5  | μA    | 4     |
| V <sub>OH</sub>  | Output Logic "1" Voltage (I <sub>OUT</sub> = -1.0 mA)      | 2.4 |     | V     |       |
| VOL              | Output Logic "0" Voltage (I <sub>OUT</sub> = 2.1 mA)       |     | 0.4 | V     |       |
| V <sub>PFL</sub> | INT Logic "0" Voltage (I <sub>OUT</sub> = 0.5 mA)          |     | 0.4 | V     |       |
| IBATT            | Battery Backup Current V <sub>B</sub> = 4.0 V              |     | 1   | μA    |       |
| I <sub>CHG</sub> | Battery Charging Current V <sub>CC</sub> = 5.5 V           | -5  | +5  | nA    |       |
| V <sub>LB</sub>  | Battery OK Flag                                            | 1.8 | 2.6 | V     |       |

## CAPACITANCE $(T_A = 25^{\circ}C)$

| SYM              | PARAMETER                            | MAX   | NOTES |
|------------------|--------------------------------------|-------|-------|
| CI               | Capacitance on all pins (except D/Q) | 7 pF  | 5     |
| C <sub>D/Q</sub> | Capacitance on D/Q pins and INT      | 10 pF | 4,5   |

### NOTES

1. All voltages referenced to GND.

2. Negative spikes of -1.0 volts allowed for up to 10 ns once per cycle.

3. I<sub>CC1</sub> measured with outputs open.

4. Measured with  $GND \le V_1 \le V_{CC}$  and outputs deselected.

5. Effective capacitance calculated from the equation C =  $\frac{|\Delta t|}{\Delta V}$  with  $\Delta V = 3$  volts and power supply at nominal level.





# ORDERING INFORMATION

| MK48C<br>DEVICE<br>FAMILY | X<br>V <sub>CC</sub> RANGE | 2A | X<br>PACKAGE | -XX<br>SPEED |                   |                                                                |
|---------------------------|----------------------------|----|--------------|--------------|-------------------|----------------------------------------------------------------|
|                           |                            |    |              |              |                   |                                                                |
|                           | -                          |    |              |              | -15<br>-20<br>-25 | 150 NS ACCESS TIME<br>200 NS ACCESS TIME<br>250 NS ACCESS TIME |
|                           |                            |    |              |              | ĸ                 | 32 PIN PLCC<br>28 PIN DIP                                      |
|                           |                            |    |              |              |                   |                                                                |
|                           |                            |    |              |              | 0<br>1            | +10%/-5%<br>+10%/-10%                                          |



## FIGURE 8. MK48C02A/12A PLASTIC LEADED CHIP CARRIER, 32 PIN (K TYPE)





