PRELIMINARY # PROCESSED TO MIL-STD-883, METHOD 5004, CLASS B, 65,536 x 1-BIT DYNAMIC RAM MKB4564 (P/E) - 82/83/84 #### **FEATURES** - □ Military temperature range: -55°C ≤ T<sub>C</sub> ≤ +110°C - □ Dynamic burn in at 125°C for 160 hours - ☐ Recognized industry standard 16-pin configuration from Mostek - ☐ Single +5 V (± 10%) supply operation - □ On chip substrate bias generator for optimum performance - Typical ordering information MKB4564P-82 150 ns t<sub>BAC</sub> MKB4564P-83 200 ns t<sub>BAC</sub> MKB4564P-84 250 ns t<sub>BAC</sub> - □ Low power: 300 mW active, max 22 mW standby, max - ☐ Extended D<sub>OUT</sub> hold using CAS control (Hidden Refresh) - □ Common I/O capability using "early write" - □ Read, Write, Read-Write, Read-Modify-Write and Page Mode capability - □ All inputs TTL compatible, low capacitance, and protected against static charge - □ Scaled POLY 5<sup>TM</sup> technology - □ 128 refresh cycles (2 msec) Pin 9 is not needed for refresh #### DESCRIPTION The MKB4564 is the new generation dynamic RAM. Organized 65,536 words by 1 bit, it is the successor to the industry standard MKB4116. The MKB4564 utilizes Mostek's scaled POLY 5 process technology as well as advanced circuit techniques to provide wide operating margins, both internally and to the system user. The use of dynamic circuitry throughout, including the 512 sense amplifiers, assures that power dissipation is minimized without any sacrifice in speed or internal and external operating margins. Refresh characteristics have been chosen to maximize vield (low cost to user) while maintaining compatibility between dynamic RAM generations. Multiplexed address inputs (a feature dating back to the industry standard MK4096, 1973) permit the MKB4564 to be packaged in a standard 16-pin DIP with only 15 pins required for basic functionality. The MKB4564 is designed to be compatible with the JEDEC standards for the 64K x 1 dynamic RAM. The output of the MKB4564 can be held valid up to 10 $\mu$ sec by holding CAS active low. This is quite useful since refresh cycles can be performed while holding data valid from a previous cycle. This feature is referred to as Hidden Refresh. The 64K RAM from Mostek is the culmination of several vears of circuit and process development, proven in predecessor products. #### **PIN OUT** Figure 1 #### **DUAL-IN-LINE PACKAGE** #### LEADLESS CHIP CARRIER (RE) Row Address Strobe #### **PIN FUNCTIONS** DOLIT (Q) Data Out Table 1 | A <sub>0</sub> -A <sub>7</sub> | Address Inputs | RAS (RE) | Row Address Strob | |--------------------------------|----------------|----------|--------------------| | CAS (CE) | | WRITE (W | ) Read/Write Input | | | Strobe | $V_{CC}$ | Power (5 V) | | D <sub>IN</sub> (D) | Data In | $V_{SS}$ | GND | **GND** N/C Not Connected #### **ABSOLUTE MAXIMUM RATINGS\*** | Voltage on V <sub>CC</sub> supply relative to V <sub>SS</sub> | 1.0 V to +7.0 V | |---------------------------------------------------------------|-----------------| | Operating Temperature Tc (case) | | | Storage Temperature | 65°C to +150°C | | Power Dissipation | | | Short Circuit Output Current | | <sup>\*</sup>Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **RECOMMENDED DC OPERATING CONDITIONS** $(-55^{\circ}C \le T_C \le +110^{\circ}C)$ | SYM | PARAMETER | MIN | TYP | MAX | UNITS | NOTES | |-----------------|---------------------------------------------|------|-----|--------------------|-------|-------| | V <sub>cc</sub> | Supply Voltage | 4.5 | 5.0 | 5.5 | V | 1 | | V <sub>IH</sub> | Input High (Logic 1) Voltage,<br>All Inputs | 2.4 | _ | v <sub>cc</sub> +1 | ٧ | 1 | | V <sub>IL</sub> | Input Low (Logic 0)<br>Voltage, All inputs | -2.0 | _ | .8 | ٧ | 1,16 | #### DC ELECTRICAL CHARACTERISTICS (-55°C $\leq$ $T_{C}$ $\leq$ +110°C) (V $_{CC}$ = 5.0 V $\pm$ 10%) | SYM | PARAMETER | MIN | MAX | UNITS | NOTES | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-------|-------| | I <sub>CC1</sub> | OPERATING CURRENT Average power supply operating current (RAS, CAS cycling; t <sub>RC</sub> = t <sub>RC</sub> min.) | | 60.0 | mA | 2 | | I <sub>CC1</sub> | OPERATING CURRENT (Tc = +110°C) | | 45 | mA | 2,18 | | I <sub>CC2</sub> | STANDBY CURRENT<br>Power supply standby current ( $\overline{RAS} = V_{IH}$ ,<br>$D_{OUT} = High Impedance)$ | | 5 | mA | | | I <sub>CC3</sub> | RAS ONLY REFRESH CURRENT Average power supply current, refresh mode (RAS cycling, CAS = V <sub>IH</sub> ; t <sub>RC</sub> = t <sub>RC</sub> min.) | | 45 | mA | 2 | | I <sub>CC4</sub> | PAGE MODE CURRENT Average power supply current, page mode operation (RAS = V <sub>IL</sub> , t <sub>RAS</sub> = t <sub>RAS</sub> max., CAS cycling; t <sub>PC</sub> = t <sub>PC</sub> min.) | | 35 | mA | 2 | | I <sub>KL)</sub> | INPUT LEAKAGE Input leakage current, any input $(0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{CC}})$ , all other pins not under test = 0 V | -10 | 10 | μΑ | | | I <sub>O(L)</sub> | OUTPUT LEAKAGE Output leakage current (D <sub>OUT</sub> is disabled, $0 \text{ V} \leq \text{V}_{\text{OUT}} \leq \text{V}_{\text{CC}}$ ) | -10 | 10 | μА | 8 | | V <sub>OH</sub><br>V <sub>OL</sub> | OUTPUT LEVELS Output High (Logic 1) voltage (I <sub>OUT</sub> = -5 mA Output Low (Logic 0) voltage (I <sub>OUT</sub> = 4.2 mA) | 2.4 | 0.4 | V | | # ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (3,4,5,15) (-55°C $\leq$ T $_{C}$ $\leq$ 110°C), V $_{CC}$ = 5.0 V $\pm$ 10% | SYMBOL | | | MK4564-15 | | MK4564-20 | | MK4564-25 | | | | |-----------------------|------------------|--------------------------------------------|-----------|--------|-----------|--------|-----------|--------|-------|-------| | STD | ALT | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>RELREL</sub> | t <sub>RC</sub> | Random read or write cycle time | 260 | | 345 | | 425 | | ns | 6,7 | | t <sub>RELREL</sub> | t <sub>RMW</sub> | Read-modify-write cycle time | 310 | | 405 | | 490 | | ns | 6,7 | | t <sub>RELREL</sub> | t <sub>PC</sub> | Page mode cycle time | 155 | | 200 | | 240 | | ns | 6,7 | | t <sub>RELQV</sub> | t <sub>RAC</sub> | Access time from RAS | | 150 | | 200 | | 250 | ns | 7,8 | | t <sub>CELQV</sub> | t <sub>CAC</sub> | Access time from CAS | | 85 | | 115 | | 145 | ns | 7,9 | | t <sub>CEHOZ</sub> | t <sub>OFF</sub> | Output buffer turn-off delay | 0 | 40 | 0 | 50 | 0 | 60 | ns | 10 | | t <sub>T</sub> | t <sub>T</sub> | Transition time (rise and fall) | 3 | 50 | 3 | 50 | 3 | 50 | ns | 5,15 | | t <sub>REHREL</sub> | t <sub>RP</sub> | RAS precharge time | 100 | | 135 | | 165 | | ns | | | t <sub>RELREH</sub> | t <sub>RAS</sub> | RAS pulse width | 150 | 10,000 | 200 | 10,000 | 250 | 10,000 | ns | | | t <sub>CELREH</sub> | t <sub>RSH</sub> | RAS hold time | 85 | | 115 | | 145 | | ns | | | t <sub>RELCEH</sub> | t <sub>CSH</sub> | CAS hold time | 150 | | 200 | | 250 | | ns | | | <sup>t</sup> CELCEH | t <sub>CAS</sub> | CAS pulse width | 85 | 10,000 | 115 | 10,000 | 145 | 10,000 | ns | | | t <sub>RELCEL</sub> | t <sub>RCD</sub> | RAS to CAS delay time | 30 | 65 | 35 | 85 | 45 | 105 | ns | 11 | | <sup>t</sup> REHWX | t <sub>RRH</sub> | Read command hold time referenced to RAS | 20 | | 25 | | 30 | | ns | 12 | | t <sub>AVREL</sub> | t <sub>ASR</sub> | Row address set-up time | 0 | | 0 | | 0 | | ns | | | t <sub>RELAX</sub> | t <sub>RAH</sub> | Row address hold time | 20 | | 25 | | 30 | | ns | | | t <sub>AVCEL</sub> | tASC | Column address set-up time | 0 | | 0 | | 0 | | ns | | | t <sub>CELAX</sub> | t <sub>CAH</sub> | Column address hold time | 30 | | 40 | | 50 | | ns | | | <sup>t</sup> RELA(C)X | t <sub>AR</sub> | Column address hold time referenced to RAS | 100 | | 130 | | 160 | | ns | | | t <sub>CELWX</sub> | t <sub>RCH</sub> | Read command hold time referenced to CAS | 0 | | 0 | | 0 | | ns | 12 | | t <sub>CELWX</sub> | t <sub>WCH</sub> | Write command hold time | 45 | | 55 | | 70 | | ns | | | t <sub>RELWX</sub> | t <sub>WCR</sub> | Write command hold time referenced to RAS | 115 | | 150 | | 185 | | ns | | | t <sub>WLWH</sub> | t <sub>WP</sub> | Write command pulse width | 35 | | 45 | | 55 | | ns | | | t <sub>WLREH</sub> | t <sub>RWL</sub> | Write command to RAS lead time | 45 | | 55 | | 65 | | ns | | | t <sub>WLCEH</sub> | t <sub>CWL</sub> | Write command to CAS lead time | 45 | | 55 | | 65 | | ns | | #### ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS (3,4,5,15,) $(-55^{\circ}C \le T_C \le 110^{\circ}C)$ , $V_{CC} = 5.0 \text{ V} \pm 10\%$ | SYMB | OL | | _MK45 | 64-15 | MK45 | 64-20 | MK45 | 64-25 | | | |--------------------------|------------------|-----------------------------------------------|-------|-------|------|-------|------|-------|-------|-------| | STD | ALT | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | NOTES | | t <sub>DVCEL</sub> | t <sub>DS</sub> | Data-in set-up time | 0 | | 0 | | 0 | | ns | 13 | | t <sub>CELDX</sub> | t <sub>DH</sub> | Data-in hold time | 45 | | 55 | | 70 | | ns | 13 | | t <sub>RELDX</sub> | t <sub>DHR</sub> | Data-in hold time referenced to RAS | 115 | | 150 | | 190 | | ns | | | t <sub>CEHCEL</sub> (PC) | t <sub>CP</sub> | CAS precharge time (for page-mode cycle only) | 60 | | 75 | | 85 | | ns | | | t <sub>RVRV</sub> | t <sub>REF</sub> | Refresh period | | 2 | | 2 | | 2 | ms | | | tWLCEL | t <sub>WCS</sub> | WRITE command set-up time | -10 | | -10 | | -10 | | ns | 14 | | t <sub>CELWL</sub> | t <sub>CWD</sub> | CAS to WRITE delay | 55 | | 80 | | 100 | | ns | 14 | | t <sub>RELWL</sub> | t <sub>RWD</sub> | RAS to WRITE delay | 120 | | 165 | | 205 | | ns | 14 | | t <sub>CEHCEL</sub> | t <sub>CPN</sub> | CAS precharge time | 30 | | 35 | | 45 | | ns | | #### **AC ELECTRICAL CHARACTERISTICS** $(-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le 110^{\circ}\text{C}) = 5.0 \text{ V} \pm 10\%$ | SYM | PARAMETER | MAX | UNITS | NOTES | |-----------------|-----------------------------------------------------------------------|-----|-------|-------| | C <sub>11</sub> | Input Capacitance (A <sub>O</sub> - A <sub>7</sub> ), D <sub>IN</sub> | 5 | pF | 14 | | C <sub>I2</sub> | Input Capacitance RAS, CAS, WRITE | 10 | pF | 14 | | c <sub>o</sub> | Output Capacitance (D <sub>OUT</sub> ) | 7 | pF | 14 | #### NOTES: - 1. All voltages referenced to V<sub>SS</sub>. - I<sub>CC</sub> is dependent on output loading and cycle rates. Specified values are obtained with the output open. - 3. An initial pause of 500 µs is required after power-up followed by any 8 RAS cycles before proper device operation is achieved. Note that RAS may be cycled during the initial pause. - 4. $V_{IH}$ min. and $V_{IL}$ max. are reference levels for measuring timing of input signals. Transition times are measured between $V_{IH}$ and $V_{IL}$ . - 5. The minimum specifications are used only to indicate cycle time at which proper operation over the full temperature range (-55°C $\leq$ $T_{C} \leq$ $110^{\circ}$ C) is assured. - 6. Assumes that $t_{RCD} \le t_{RCD}$ (max). If $t_{RCD}$ is greater than the maximum recommended value shown in this table, $t_{RAC}$ will increase by the amount that $t_{RCD}$ exceeds the value shown. - 7. Assumes that t<sub>RCD</sub> ≥ t<sub>RCD</sub> (max). - 8. t<sub>OFF</sub> max, defines the time at which the output achieves the open circuit condition and is not referenced to V<sub>OH</sub> or V<sub>OL</sub>. - Operation within the t<sub>RCD</sub> (max.) limit insures that t<sub>RAD</sub> (max.) can be met. t<sub>RCD</sub> (max.) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> limit, then access time is controlled exclusively by t<sub>CAC</sub>. - 10. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 11. These parameters are referenced to CAS leading edge in early write cycles and to WRITE leading edge in delayed or read-modify-write cycles. - 12. t<sub>WCS</sub>, t<sub>CWD</sub>, and t<sub>RWD</sub> are restrictive operating parameters in READ/WRITE and READ/MODIFY/WRITE cycles only. If t<sub>WCS</sub> ≥ t<sub>WCS</sub> (min) the cycle is an EARLY WRITE cycle and the data output will remain open circuit throughout the entire cycle. If t<sub>CWD</sub> ≥ t<sub>CWD</sub> (min) and t<sub>RWD</sub> ≥ t<sub>RWD</sub> (min) the cycle is a READ/WRITE and the data output will contain data read from the selected cell. If neither of the above conditions are met the condition of the data out (at access time and until CAS goes back to V<sub>IH</sub>) is indeterminate. - 13. In addition to meeting the transition rate specification, all input signals must transmit between $V_{IH}$ and $V_{IL}$ (or between $V_{IL}$ and $V_{IH}$ ) in a monotonic manner - and power supply is at nominal level. This parameter is sample tested only. - 15. CAS = V<sub>IH</sub> to disable D<sub>OUT</sub> - 16. Includes the DC level and all instantaneous signals excursions. - 17. WRITE = don't care. Data out depends on the state of CAS. If CAS = V<sub>IH</sub>, data output is high impedance. If CAS = V<sub>IL</sub>, the data output will contain data from the last valid read cycle. - 18. Power consumption decreases with increasing temperature. #### #### **READ CYCLE** Figure 4 #### WRITE CYCLE (EARLY WRITE) #### Figure 5 #### PAGE MODE READ CYCLE Figure 6 #### PAGE MODE WRITE CYCLE Figure 7 # READ-WRITE/READ-MODIFY-WRITE CYCLE Figure 8 ## "RAS-ONLY" REFRESH CYCLE Figure 9 #### **OPERATION** The eight address bits required to decode 1 of the 65,536 cell locations within the MKB4564 are multiplexed onto the eight address inputs and latched into the on-chip address latches by externally applying two negative going TTL-level clocks. The first clock, Row Address Strobe (RAS), latches the eight row addresses into the chip. The high-to-low transition of the second clock, Column Address Strobe (CAS), subsequently latches the eight column addresses into the chip. Each of these signals, RAS and CAS, triggers a sequence of events which are controlled by different delayed internal clocks. The two clock chains are linked together logically in such a way that the address multiplexing operation is done outside of the critical timing path for read data access. The later events in the CAS clock sequence are inhibited until the occurrence of a delayed signal derived from the RAS clock chain. This "gated CAS" feature allows the CAS clock to be externally activated as soon as the Row Address Hold specification (tRAH) has been satisfied and the address inputs have been changed from Row address to Column address information. The "gated $\overline{\text{CAS}}$ " feature permits $\overline{\text{CAS}}$ to be activated at any time after $t_{\text{RAH}}$ and it will have no effect on the worst case data access time $(t_{\text{RAC}})$ up to the point in time when the dalayed row clock no longer inhibits the remaining sequence of column clocks. Two timing endpoints result from the internal gating of $\overline{\text{CAS}}$ which are called $t_{\text{RCD}}$ (min) and $t_{\text{RCD}}$ (max). No data storage or reading errors will result if $\overline{\text{CAS}}$ is applied to the MKB4564 at a point in time beyond the $t_{\text{RCD}}$ (max) limit. However, access time will then be determined exclusively by the access time from $\overline{\text{CAS}}$ ( $t_{\text{CAC}}$ ) rather than from $\overline{\text{RAS}}$ ( $t_{\text{RAC}}$ ), and $\overline{\text{RAS}}$ access time will be lengthened by the amount that $t_{\text{RCD}}$ exceeds the $t_{\text{RCD}}$ (max) limit. #### **DATA INPUT/OUTPUT** Data to be written into a selected cell is latched into an on-chip register by a combination of WRITE and CAS while RAS is active. The latter of WRITE or CAS to make its negative transition is the strobe for the Data In (D<sub>IN</sub>) register. This permits several options in the write cycle timing. In a write cycle, if the $\overline{WRITE}$ input is brought low(active) prior to $\overline{CAS}$ being brought low (active), the $D_{IN}$ is strobed by $\overline{CAS}$ , and the Input Data set-up and hold times are referenced to $\overline{CAS}$ . If the input data is not available at $\overline{CAS}$ time (late write) or if it is desired that the cycle be a read-write or read-modify-write cycle the $\overline{WRITE}$ signal should be delayed until after $\overline{CAS}$ has made its negative transition. In this "delayed write cycle" the data input set-up and hold times are referenced to the negative edge of $\overline{WRITE}$ rather than $\overline{CAS}$ . Data is retrieved from the memory in a read cycle by maintaining WRITE in the inactive or high state throughout the portion of the memory cycle in which both the RAS and CAS are low (active). Data read from the selected cell is available at the output port within the specified access time. The output data is the same polarity (not inverted) as the input data. #### **DATA OUTPUT CONTROL** The normal condition of the Data Output ( $D_{OUT}$ ) of the MKB4564 is the high impedance (open-circuit) state; anytime $\overline{CAS}$ is high (inactive) the $D_{OUT}$ pin will be floating. Once the output data port has gone active, it will remain valid until $\overline{CAS}$ is taken to the precharge (inactive high) state. #### PAGE MODE OPERATION The Page Mode feature of the MKB4564 allows for the successive memory operations at multiple column locations within the same row address. This is done by strobing the row address into the chip and maintaining the $\overline{RAS}$ signal low (active) throughout all successive memory cycles in which the row address is common. The first access within a page mode operation will be available at $t_{RAC}$ or $t_{CAC}$ time, whichever is the limiting parameter. However, all successive accesses within the page mode operation will be available at $t_{CAC}$ time (referenced to $\overline{CAS}$ ). With the MKB4564 this results in approximately a 45% improvement in access times. Effective memory cycle times are also reduced when using page mode. The page mode boundary of a single MKB4564 is limited to the 256 column locations determined by all combinations of the eight column address bits. Operations within the page boundary need not be sequentially addressed and any combination of read, write, and read-modify-write cycles is permitted within the page mode operation. #### REFRESH Refresh of the dynamic cell matrix is accomplished by performing a memory cycle at each of the 128 row addresses within each 2ms interval. Although any normal memory cycle will perform the required refreshing, this function is most easily accomplished with "RAS-only" cycles. The RAS-only refresh cycle requires that a 7 bit refresh address (AO-A6) be valid at the device address inputs when RAS goes low (active). The state of the output data port during a RAS-only refresh is controlled by CAS. If CAS is high (inactive) during the entire time that RAS is asserted, the output will remain in the high impedance state. If CAS is low (active) the entire time that RAS is asserted, the output port will remain in the same state that it was prior to the issuance of the RAS signal. If CAS makes a low-to-high transition during the RAS-only refresh cycle, the output data buffer will assume the high impedance state. However, CAS may not make a high to low transition during the RAS-only refresh cycle since the device interprets this as a normal RAS/CAS (read or write) type cycle. #### **HIDDEN REFRESH** A RAS-only refresh cycle may take place while maintaining valid output data by extending the CAS active time from a previous memory read cycle. This feature is referred to as a hidden refresh. (See figure below.) ## HIDDEN REFRESH CYCLE (SEE NOTE 19) Figure 10