March 2008 # MM74HCT05 Hex Inverter (Open Drain) ### **Features** - Open drain for wire-NOR function - LS-TTL pinout and threshold compatible - Fanout of 10 LS-TTL loads - Typical propagation delays: - t<sub>PZL</sub> (with 1kΩ resistor) 10ns - t<sub>PLZ</sub> (with 1k $\Omega$ resistor) 8ns # **General Description** The MM74HCT05 is a logic function fabricated by using advanced silicon-gate CMOS technology, which provides the inherent benefits of CMOS—low quiescent power and wide power supply range. The device is also input and output characteristic and pinout compatible with standard DM74LS logic families. The MM74HCT05 open drain Hex Inverter requires the addition of an external resistor to perform a wire-NOR function. All inputs are protected from static discharge damage by internal diodes to $V_{CC}$ and ground. MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug-in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs. # **Ordering Information** | Order Number | Package<br>Number | Package Description | | | |--------------|-------------------|------------------------------------------------------------------------------|--|--| | MM74HCT05M | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | | | MM74HCT05SJ | M14D | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | | MM74HCT05MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | | | MM74HCT05N | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number. # **Connection Diagram** # Logic Diagram # **Typical Application** # Absolute Maximum Ratings<sup>(1)</sup> Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |-----------------------------------|--------------------------------------------|-------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5 to +7.0V | | V <sub>IN</sub> | DC Input Voltage | –1.5 to V <sub>CC</sub> +1.5V | | V <sub>OUT</sub> | DC Output Voltage | –0.5 to V <sub>CC</sub> +0.5V | | I <sub>IK</sub> , I <sub>OK</sub> | Clamp Diode Current | ±20mA | | I <sub>OUT</sub> | DC Output Current, per pin | ±25mA | | I <sub>CC</sub> | DC V <sub>CC</sub> or GND Current, per pin | ±50mA | | T <sub>STG</sub> | Storage Temperature Range | −65°C to +150°C | | P <sub>D</sub> | Power Dissipation Note 2 | 600mW | | | S.O. Package only | 500mW | | TL | Lead Temperature (Soldering 10 seconds) | 260°C | #### Notes: - 1. Unless otherwise specified all voltages are referenced to ground. - 2. Power Dissipation temperature derating plastic "N" package: -12mW/°C from 65°C to 85°C. # **Recommended Operating Conditions** The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | | Max. | Units | |---------------------------------|-----------------------------|--|-----------------|-------| | V <sub>CC</sub> | Supply Voltage | | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage | | V <sub>CC</sub> | V | | V <sub>OUT</sub> | DC Output Voltage | | 5.5 | V | | T <sub>A</sub> | Operating Temperature Range | | +85 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise or Fall Times | | 500 | ns | ## **DC Electrical Characteristics** $(V_{CC} = 5V \pm 10\% \text{ unless otherwise specified})$ | | | | T <sub>A</sub> = | 25°C | T <sub>A</sub> = -40°C<br>to 85°C | | |------------------|----------------------------------------------|---------------------------------------------------------------------------|------------------|--------|-----------------------------------|-------| | Symbol | Parameter | Conditions | Тур. | Guarar | teed Limits | Units | | V <sub>IH</sub> | Minimum HIGH Level Input<br>Voltage | | | 2.0 | 2.0 | V | | V <sub>IL</sub> | Maximum LOW Level Input Voltage | | | 0.8 | 0.8 | V | | V <sub>OL</sub> | Maximum LOW | $V_{IN} = V_{IH}, I_{OUT} = 20 \mu A$ | 0 | 0.1 | 0.1 | V | | | Level Voltage | $V_{IN} = V_{IH}, I_{OUT} = 4.0 \text{mA}, $<br>$V_{CC} = 4.5 \text{V}$ | 0.2 | 0.26 | 0.33 | | | | | $V_{IN} = V_{IH}, I_{OUT} = 4.8 \text{mA}, V_{CC} = 5.5 \text{V}$ | 0.2 | 0.26 | 0.33 | | | I <sub>IN</sub> | Maximum Input Current | $V_{IN} = V_{CC}$ or GND,<br>$V_{IH}$ or $V_{IL}$ | | ± 0.1 | ± 1.0 | μA | | I <sub>LKG</sub> | Maximum HIGH Level Output<br>Leakage Current | $V_{IN} = V_{IH} \text{ or } V_{IL},$<br>$V_{OUT} = V_{CC}$ | | 0.5 | 5.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply Current | $V_{IN} = V_{CC}$ or GND,<br>$I_{OUT} = 0\mu A$ | | 2.0 | 20 | μA | | | | $V_{IN} = 2.4V \text{ or } 0.5V^{(3)}$ | | 0.3 | 0.4 | mA | | I <sub>OHZ</sub> | Off State Current | $V_{CC} = 4.5V - 5.5V, V_{O} = 5.5V$ | | | 10 | μΑ | #### Note: 3. This is measured per input with all other inputs held at $\rm V_{\rm CC}$ or ground. ## **AC Electrical Characteristics** $V_{CC} = 5V$ , $T_A = 25$ °C, $C_L = 15$ pF, $t_r = t_f = 6$ ns unless otherwise noted. | | Symbol | Parameter | Conditions | Тур. | Guaranteed<br>Limit | Units | |---|------------------|---------------------------|------------------|------|---------------------|-------| | | t <sub>PZL</sub> | Maximum Propagation Delay | $R_L = 1k\Omega$ | 8 | 15 | ns | | Ī | t <sub>PLZ</sub> | Maximum Propagation Delay | $R_L = 1k\Omega$ | 9 | 16 | ns | ## **AC Electrical Characteristics** $V_{CC}$ = 5V, ± 10%, $C_L$ = 50pF, $t_r$ = $t_f$ = 6ns unless otherwise specified. | | | | T <sub>A</sub> =2 | 25°C | T <sub>A</sub> = -40°C<br>to 85°C | | |------------------|-------------------------------|----------------------------------|-------------------|-------|-----------------------------------|-------| | Symbol | Parameter | Conditions | Тур. | Guara | nteed Limits | Units | | t <sub>PZL</sub> | Maximum Propagation Delay | $R_L = 1k\Omega$ | 10 | 22 | 28 | ns | | t <sub>PLZ</sub> | Maximum Propagation Delay | $R_L = 1k\Omega$ | 12 | 20 | 25 | ns | | t <sub>THL</sub> | Maximum Output Fall Time | | 10 | 15 | 19 | ns | | C <sub>PD</sub> | Power Dissipation Capacitance | (per gate), $R_L = \infty$ , (4) | | 20 | | pF | | C <sub>IN</sub> | Maximum Input Capacitance | | | 5 | 10 | pF | #### Note: 4. $C_{PD}$ determines the no load dynamic power consumption, $P_D = C_{PD} \, V_{CC}^{\ 2} \, f + I_{CC} \, V_{CC}$ , and the no load dynamic current consumption, $I_S = C_{PD} \, V_{CC} \, f + I_{CC}$ . # **Physical Dimensions** - A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C, - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. - D) LANDPATTERN STANDARD: SOIC127P600X145-14M - E) DRAWING CONFORMS TO ASME Y14.5M-1994 - F) DRAWING FILE NAME: M14AREV13 Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ # Physical Dimensions (Continued) LAND PATTERN RECOMMENDATION DIMENSIONS ARE IN MILLIMETERS ## NOTES: - A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. M14DREVC Figure 2. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ### Physical Dimensions (Continued) 5.0±0.1 -A-0.65 0.43 TYP 6.4 4.4±0.1 -B-1.65 3.2 □ 0.2 C B A PIN #1 IDENT. 6.10 0.45 -LAND PATTERN RECOMMENDATION SEE DETAIL A ALL LEAD TIPS 0.90+0.15 1.2 MAX □ 0.1 C 0.09-0.20 -C-0.10±0.05 0.65 0.19 - 0.30⊕ (0.13\mathred | A | B (S | C (S ) 12.00°TOP & BOTTOM R0.09 min GAGE PLANE 0.25 0°-8° NOTES: 0.6±0.1 A. CONFORMS TO JEDEC REGISTRATION MO-153, SEATING PLANE R0.09min VARIATION AB, REF NOTE 6 -1 00 **B. DIMENSIONS ARE IN MILLIMETERS DETAIL A** C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, - AND TIE BAR EXTRUSIONS - D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982 - E. LANDPATTERN STANDARD: SOP65P640X110-14M - F. DRAWING FILE NAME: MTC14REV6 Figure 3. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ # Physical Dimensions (Continued) NOTES: UNLESS OTHERWISE SPECIFIED THIS PACKAGE CONFORMS TO - A) JEDEC MS-001 VARIATION BA - B) ALL DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS ARE EXCLUSIVE OF BURRS. - C) MOLD FLASH, AND TIE BAR EXTRUSIONS. - D) DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994 - E) DRAWING FILE NAME: MKT-N14AREV7 Figure 4. 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. Build it Now™ CorePLUS™ CROSSVOLTTM **CTL™** Current Transfer Logic™ EcoSPARK® EZSWITCH™ \* Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT<sup>®</sup> $\mathsf{FAST}^{\mathbb{R}}$ FastvCore™ FlashWriter® 3 FPS™ FRFET® Global Power Resource<sup>sм</sup> Green FPS™ Green FPS™e-Series™ GTO™ i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® POWEREDGE® Power-SPM™ $\mathsf{PowerTrench}^{\mathbb{R}}$ Programmable Active Droop™ QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™3 SuperSOT™6 SuperSOT™-8 SupreMOS™ SyncFET™ SYSTEM ® GENERAL The Power Franchise® puwer franchise TinyBoost™ TinyBuck™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ μSerDes™ UHC® Ultra FRFET™ UniFET™ VCX™ #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. 133 <sup>\*</sup> EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor.